crypto: qat - check MMP size before writing to the SRAM
Change "sram_visible" to "mmp_sram_size" and compare it with the MMP size to prevent an overly large MMP file being written to SRAM. Signed-off-by: Jack Xu <jack.xu@intel.com> Co-developed-by: Zhehui Xiang <zhehui.xiang@intel.com> Signed-off-by: Zhehui Xiang <zhehui.xiang@intel.com> Reviewed-by: Giovanni Cabiddu <giovanni.cabiddu@intel.com> Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
This commit is contained in:
parent
fc9818e6c5
commit
b9f7c36de9
|
@ -24,7 +24,7 @@ struct icp_qat_fw_loader_hal_handle {
|
|||
};
|
||||
|
||||
struct icp_qat_fw_loader_chip_info {
|
||||
bool sram_visible;
|
||||
int mmp_sram_size;
|
||||
bool nn;
|
||||
bool lm2lm3;
|
||||
u32 lm_size;
|
||||
|
|
|
@ -696,7 +696,7 @@ static int qat_hal_chip_init(struct icp_qat_fw_loader_handle *handle,
|
|||
handle->pci_dev = pci_info->pci_dev;
|
||||
switch (handle->pci_dev->device) {
|
||||
case ADF_4XXX_PCI_DEVICE_ID:
|
||||
handle->chip_info->sram_visible = false;
|
||||
handle->chip_info->mmp_sram_size = 0;
|
||||
handle->chip_info->nn = false;
|
||||
handle->chip_info->lm2lm3 = true;
|
||||
handle->chip_info->lm_size = ICP_QAT_UCLO_MAX_LMEM_REG_2X;
|
||||
|
@ -730,7 +730,7 @@ static int qat_hal_chip_init(struct icp_qat_fw_loader_handle *handle,
|
|||
break;
|
||||
case PCI_DEVICE_ID_INTEL_QAT_C62X:
|
||||
case PCI_DEVICE_ID_INTEL_QAT_C3XXX:
|
||||
handle->chip_info->sram_visible = false;
|
||||
handle->chip_info->mmp_sram_size = 0;
|
||||
handle->chip_info->nn = true;
|
||||
handle->chip_info->lm2lm3 = false;
|
||||
handle->chip_info->lm_size = ICP_QAT_UCLO_MAX_LMEM_REG;
|
||||
|
@ -763,7 +763,7 @@ static int qat_hal_chip_init(struct icp_qat_fw_loader_handle *handle,
|
|||
+ LOCAL_TO_XFER_REG_OFFSET);
|
||||
break;
|
||||
case PCI_DEVICE_ID_INTEL_QAT_DH895XCC:
|
||||
handle->chip_info->sram_visible = true;
|
||||
handle->chip_info->mmp_sram_size = 0x40000;
|
||||
handle->chip_info->nn = true;
|
||||
handle->chip_info->lm2lm3 = false;
|
||||
handle->chip_info->lm_size = ICP_QAT_UCLO_MAX_LMEM_REG;
|
||||
|
@ -800,7 +800,7 @@ static int qat_hal_chip_init(struct icp_qat_fw_loader_handle *handle,
|
|||
goto out_err;
|
||||
}
|
||||
|
||||
if (handle->chip_info->sram_visible) {
|
||||
if (handle->chip_info->mmp_sram_size > 0) {
|
||||
sram_bar =
|
||||
&pci_info->pci_bars[hw_data->get_sram_bar_id(hw_data)];
|
||||
handle->hal_sram_addr_v = sram_bar->virt_addr;
|
||||
|
|
|
@ -1551,7 +1551,7 @@ int qat_uclo_wr_mimage(struct icp_qat_fw_loader_handle *handle,
|
|||
status = qat_uclo_auth_fw(handle, desc);
|
||||
qat_uclo_ummap_auth_fw(handle, &desc);
|
||||
} else {
|
||||
if (!handle->chip_info->sram_visible) {
|
||||
if (handle->chip_info->mmp_sram_size < mem_size) {
|
||||
dev_dbg(&handle->pci_dev->dev,
|
||||
"QAT MMP fw not loaded for device 0x%x",
|
||||
handle->pci_dev->device);
|
||||
|
|
Loading…
Reference in New Issue