Merge branch 'linux-4.7' of git://github.com/skeggsb/linux into drm-fixes
Fixes for two issues reported by KASAN, a display engine hang due to incorrect BIOS table parsing, and incorrect LTC interrupt handling on Maxwell which could lead to a never-ending interrupt storm. * 'linux-4.7' of git://github.com/skeggsb/linux: drm/nouveau/disp/sor/gm107: training pattern registers are like gm200 drm/nouveau/disp/sor/gf119: both links use the same training register drm/nouveau/core: swap the order of imem/fb drm/nouveau/fbcon: fix out-of-bounds memory accesses drm/nouveau/gr/gf100-: update sm error decoding from gk20a nvgpu headers drm/nouveau/ltc/gm107-: fix typo in the address of NV_PLTCG_LTC0_LTS0_INTR drm/nouveau/bios/disp: fix handling of "match any protocol" entries
This commit is contained in:
commit
9920779c90
|
@ -16,9 +16,9 @@ enum nvkm_devidx {
|
|||
NVKM_SUBDEV_MC,
|
||||
NVKM_SUBDEV_BUS,
|
||||
NVKM_SUBDEV_TIMER,
|
||||
NVKM_SUBDEV_INSTMEM,
|
||||
NVKM_SUBDEV_FB,
|
||||
NVKM_SUBDEV_LTC,
|
||||
NVKM_SUBDEV_INSTMEM,
|
||||
NVKM_SUBDEV_MMU,
|
||||
NVKM_SUBDEV_BAR,
|
||||
NVKM_SUBDEV_PMU,
|
||||
|
|
|
@ -25,7 +25,8 @@ u16 nvbios_outp_match(struct nvkm_bios *, u16 type, u16 mask,
|
|||
u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_outp *);
|
||||
|
||||
struct nvbios_ocfg {
|
||||
u16 match;
|
||||
u8 proto;
|
||||
u8 flags;
|
||||
u16 clkcmp[2];
|
||||
};
|
||||
|
||||
|
@ -33,7 +34,7 @@ u16 nvbios_ocfg_entry(struct nvkm_bios *, u16 outp, u8 idx,
|
|||
u8 *ver, u8 *hdr, u8 *cnt, u8 *len);
|
||||
u16 nvbios_ocfg_parse(struct nvkm_bios *, u16 outp, u8 idx,
|
||||
u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ocfg *);
|
||||
u16 nvbios_ocfg_match(struct nvkm_bios *, u16 outp, u16 type,
|
||||
u16 nvbios_ocfg_match(struct nvkm_bios *, u16 outp, u8 proto, u8 flags,
|
||||
u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ocfg *);
|
||||
u16 nvbios_oclk_match(struct nvkm_bios *, u16 cmp, u32 khz);
|
||||
#endif
|
||||
|
|
|
@ -552,6 +552,7 @@ nouveau_fbcon_init(struct drm_device *dev)
|
|||
if (ret)
|
||||
goto fini;
|
||||
|
||||
fbcon->helper.fbdev->pixmap.buf_align = 4;
|
||||
return 0;
|
||||
|
||||
fini:
|
||||
|
|
|
@ -82,7 +82,6 @@ nv04_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
uint32_t fg;
|
||||
uint32_t bg;
|
||||
uint32_t dsize;
|
||||
uint32_t width;
|
||||
uint32_t *data = (uint32_t *)image->data;
|
||||
int ret;
|
||||
|
||||
|
@ -93,9 +92,6 @@ nv04_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
if (ret)
|
||||
return ret;
|
||||
|
||||
width = ALIGN(image->width, 8);
|
||||
dsize = ALIGN(width * image->height, 32) >> 5;
|
||||
|
||||
if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
|
||||
info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
|
||||
fg = ((uint32_t *) info->pseudo_palette)[image->fg_color];
|
||||
|
@ -111,10 +107,11 @@ nv04_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
((image->dx + image->width) & 0xffff));
|
||||
OUT_RING(chan, bg);
|
||||
OUT_RING(chan, fg);
|
||||
OUT_RING(chan, (image->height << 16) | width);
|
||||
OUT_RING(chan, (image->height << 16) | image->width);
|
||||
OUT_RING(chan, (image->height << 16) | image->width);
|
||||
OUT_RING(chan, (image->dy << 16) | (image->dx & 0xffff));
|
||||
|
||||
dsize = ALIGN(image->width * image->height, 32) >> 5;
|
||||
while (dsize) {
|
||||
int iter_len = dsize > 128 ? 128 : dsize;
|
||||
|
||||
|
|
|
@ -95,7 +95,7 @@ nv50_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
struct nouveau_fbdev *nfbdev = info->par;
|
||||
struct nouveau_drm *drm = nouveau_drm(nfbdev->dev);
|
||||
struct nouveau_channel *chan = drm->channel;
|
||||
uint32_t width, dwords, *data = (uint32_t *)image->data;
|
||||
uint32_t dwords, *data = (uint32_t *)image->data;
|
||||
uint32_t mask = ~(~0 >> (32 - info->var.bits_per_pixel));
|
||||
uint32_t *palette = info->pseudo_palette;
|
||||
int ret;
|
||||
|
@ -107,9 +107,6 @@ nv50_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
if (ret)
|
||||
return ret;
|
||||
|
||||
width = ALIGN(image->width, 32);
|
||||
dwords = (width * image->height) >> 5;
|
||||
|
||||
BEGIN_NV04(chan, NvSub2D, 0x0814, 2);
|
||||
if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
|
||||
info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
|
||||
|
@ -128,6 +125,7 @@ nv50_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
OUT_RING(chan, 0);
|
||||
OUT_RING(chan, image->dy);
|
||||
|
||||
dwords = ALIGN(image->width * image->height, 32) >> 5;
|
||||
while (dwords) {
|
||||
int push = dwords > 2047 ? 2047 : dwords;
|
||||
|
||||
|
|
|
@ -95,7 +95,7 @@ nvc0_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
struct nouveau_fbdev *nfbdev = info->par;
|
||||
struct nouveau_drm *drm = nouveau_drm(nfbdev->dev);
|
||||
struct nouveau_channel *chan = drm->channel;
|
||||
uint32_t width, dwords, *data = (uint32_t *)image->data;
|
||||
uint32_t dwords, *data = (uint32_t *)image->data;
|
||||
uint32_t mask = ~(~0 >> (32 - info->var.bits_per_pixel));
|
||||
uint32_t *palette = info->pseudo_palette;
|
||||
int ret;
|
||||
|
@ -107,9 +107,6 @@ nvc0_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
if (ret)
|
||||
return ret;
|
||||
|
||||
width = ALIGN(image->width, 32);
|
||||
dwords = (width * image->height) >> 5;
|
||||
|
||||
BEGIN_NVC0(chan, NvSub2D, 0x0814, 2);
|
||||
if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
|
||||
info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
|
||||
|
@ -128,6 +125,7 @@ nvc0_fbcon_imageblit(struct fb_info *info, const struct fb_image *image)
|
|||
OUT_RING (chan, 0);
|
||||
OUT_RING (chan, image->dy);
|
||||
|
||||
dwords = ALIGN(image->width * image->height, 32) >> 5;
|
||||
while (dwords) {
|
||||
int push = dwords > 2047 ? 2047 : dwords;
|
||||
|
||||
|
|
|
@ -18,6 +18,7 @@ nvkm-y += nvkm/engine/disp/piornv50.o
|
|||
nvkm-y += nvkm/engine/disp/sornv50.o
|
||||
nvkm-y += nvkm/engine/disp/sorg94.o
|
||||
nvkm-y += nvkm/engine/disp/sorgf119.o
|
||||
nvkm-y += nvkm/engine/disp/sorgm107.o
|
||||
nvkm-y += nvkm/engine/disp/sorgm200.o
|
||||
nvkm-y += nvkm/engine/disp/dport.o
|
||||
|
||||
|
|
|
@ -76,6 +76,7 @@ exec_lookup(struct nv50_disp *disp, int head, int or, u32 ctrl,
|
|||
mask |= 0x0001 << or;
|
||||
mask |= 0x0100 << head;
|
||||
|
||||
|
||||
list_for_each_entry(outp, &disp->base.outp, head) {
|
||||
if ((outp->info.hasht & 0xff) == type &&
|
||||
(outp->info.hashm & mask) == mask) {
|
||||
|
@ -155,25 +156,21 @@ exec_clkcmp(struct nv50_disp *disp, int head, int id, u32 pclk, u32 *conf)
|
|||
if (!outp)
|
||||
return NULL;
|
||||
|
||||
*conf = (ctrl & 0x00000f00) >> 8;
|
||||
switch (outp->info.type) {
|
||||
case DCB_OUTPUT_TMDS:
|
||||
*conf = (ctrl & 0x00000f00) >> 8;
|
||||
if (*conf == 5)
|
||||
*conf |= 0x0100;
|
||||
break;
|
||||
case DCB_OUTPUT_LVDS:
|
||||
*conf = disp->sor.lvdsconf;
|
||||
*conf |= disp->sor.lvdsconf;
|
||||
break;
|
||||
case DCB_OUTPUT_DP:
|
||||
*conf = (ctrl & 0x00000f00) >> 8;
|
||||
break;
|
||||
case DCB_OUTPUT_ANALOG:
|
||||
default:
|
||||
*conf = 0x00ff;
|
||||
break;
|
||||
}
|
||||
|
||||
data = nvbios_ocfg_match(bios, data, *conf, &ver, &hdr, &cnt, &len, &info2);
|
||||
data = nvbios_ocfg_match(bios, data, *conf & 0xff, *conf >> 8,
|
||||
&ver, &hdr, &cnt, &len, &info2);
|
||||
if (data && id < 0xff) {
|
||||
data = nvbios_oclk_match(bios, info2.clkcmp[id], pclk);
|
||||
if (data) {
|
||||
|
|
|
@ -36,7 +36,7 @@ gm107_disp = {
|
|||
.outp.internal.crt = nv50_dac_output_new,
|
||||
.outp.internal.tmds = nv50_sor_output_new,
|
||||
.outp.internal.lvds = nv50_sor_output_new,
|
||||
.outp.internal.dp = gf119_sor_dp_new,
|
||||
.outp.internal.dp = gm107_sor_dp_new,
|
||||
.dac.nr = 3,
|
||||
.dac.power = nv50_dac_power,
|
||||
.dac.sense = nv50_dac_sense,
|
||||
|
|
|
@ -387,22 +387,17 @@ exec_clkcmp(struct nv50_disp *disp, int head, int id, u32 pclk, u32 *conf)
|
|||
if (!outp)
|
||||
return NULL;
|
||||
|
||||
*conf = (ctrl & 0x00000f00) >> 8;
|
||||
if (outp->info.location == 0) {
|
||||
switch (outp->info.type) {
|
||||
case DCB_OUTPUT_TMDS:
|
||||
*conf = (ctrl & 0x00000f00) >> 8;
|
||||
if (*conf == 5)
|
||||
*conf |= 0x0100;
|
||||
break;
|
||||
case DCB_OUTPUT_LVDS:
|
||||
*conf = disp->sor.lvdsconf;
|
||||
*conf |= disp->sor.lvdsconf;
|
||||
break;
|
||||
case DCB_OUTPUT_DP:
|
||||
*conf = (ctrl & 0x00000f00) >> 8;
|
||||
break;
|
||||
case DCB_OUTPUT_ANALOG:
|
||||
default:
|
||||
*conf = 0x00ff;
|
||||
break;
|
||||
}
|
||||
} else {
|
||||
|
@ -410,7 +405,8 @@ exec_clkcmp(struct nv50_disp *disp, int head, int id, u32 pclk, u32 *conf)
|
|||
pclk = pclk / 2;
|
||||
}
|
||||
|
||||
data = nvbios_ocfg_match(bios, data, *conf, &ver, &hdr, &cnt, &len, &info2);
|
||||
data = nvbios_ocfg_match(bios, data, *conf & 0xff, *conf >> 8,
|
||||
&ver, &hdr, &cnt, &len, &info2);
|
||||
if (data && id < 0xff) {
|
||||
data = nvbios_oclk_match(bios, info2.clkcmp[id], pclk);
|
||||
if (data) {
|
||||
|
|
|
@ -62,7 +62,12 @@ int g94_sor_dp_lnk_pwr(struct nvkm_output_dp *, int);
|
|||
int gf119_sor_dp_new(struct nvkm_disp *, int, struct dcb_output *,
|
||||
struct nvkm_output **);
|
||||
int gf119_sor_dp_lnk_ctl(struct nvkm_output_dp *, int, int, bool);
|
||||
int gf119_sor_dp_drv_ctl(struct nvkm_output_dp *, int, int, int, int);
|
||||
|
||||
int gm200_sor_dp_new(struct nvkm_disp *, int, struct dcb_output *,
|
||||
struct nvkm_output **);
|
||||
int gm107_sor_dp_new(struct nvkm_disp *, int, struct dcb_output *,
|
||||
struct nvkm_output **);
|
||||
int gm107_sor_dp_pattern(struct nvkm_output_dp *, int);
|
||||
|
||||
int gm200_sor_dp_new(struct nvkm_disp *, int, struct dcb_output *,
|
||||
struct nvkm_output **);
|
||||
#endif
|
||||
|
|
|
@ -40,8 +40,7 @@ static int
|
|||
gf119_sor_dp_pattern(struct nvkm_output_dp *outp, int pattern)
|
||||
{
|
||||
struct nvkm_device *device = outp->base.disp->engine.subdev.device;
|
||||
const u32 loff = gf119_sor_loff(outp);
|
||||
nvkm_mask(device, 0x61c110 + loff, 0x0f0f0f0f, 0x01010101 * pattern);
|
||||
nvkm_mask(device, 0x61c110, 0x0f0f0f0f, 0x01010101 * pattern);
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
@ -64,7 +63,7 @@ gf119_sor_dp_lnk_ctl(struct nvkm_output_dp *outp, int nr, int bw, bool ef)
|
|||
return 0;
|
||||
}
|
||||
|
||||
static int
|
||||
int
|
||||
gf119_sor_dp_drv_ctl(struct nvkm_output_dp *outp,
|
||||
int ln, int vs, int pe, int pc)
|
||||
{
|
||||
|
|
|
@ -0,0 +1,53 @@
|
|||
/*
|
||||
* Copyright 2016 Red Hat Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: Ben Skeggs <bskeggs@redhat.com>
|
||||
*/
|
||||
#include "nv50.h"
|
||||
#include "outpdp.h"
|
||||
|
||||
int
|
||||
gm107_sor_dp_pattern(struct nvkm_output_dp *outp, int pattern)
|
||||
{
|
||||
struct nvkm_device *device = outp->base.disp->engine.subdev.device;
|
||||
const u32 soff = outp->base.or * 0x800;
|
||||
const u32 data = 0x01010101 * pattern;
|
||||
if (outp->base.info.sorconf.link & 1)
|
||||
nvkm_mask(device, 0x61c110 + soff, 0x0f0f0f0f, data);
|
||||
else
|
||||
nvkm_mask(device, 0x61c12c + soff, 0x0f0f0f0f, data);
|
||||
return 0;
|
||||
}
|
||||
|
||||
static const struct nvkm_output_dp_func
|
||||
gm107_sor_dp_func = {
|
||||
.pattern = gm107_sor_dp_pattern,
|
||||
.lnk_pwr = g94_sor_dp_lnk_pwr,
|
||||
.lnk_ctl = gf119_sor_dp_lnk_ctl,
|
||||
.drv_ctl = gf119_sor_dp_drv_ctl,
|
||||
};
|
||||
|
||||
int
|
||||
gm107_sor_dp_new(struct nvkm_disp *disp, int index,
|
||||
struct dcb_output *dcbE, struct nvkm_output **poutp)
|
||||
{
|
||||
return nvkm_output_dp_new_(&gm107_sor_dp_func, disp, index, dcbE, poutp);
|
||||
}
|
|
@ -56,19 +56,6 @@ gm200_sor_dp_lane_map(struct nvkm_device *device, u8 lane)
|
|||
return lane * 0x08;
|
||||
}
|
||||
|
||||
static int
|
||||
gm200_sor_dp_pattern(struct nvkm_output_dp *outp, int pattern)
|
||||
{
|
||||
struct nvkm_device *device = outp->base.disp->engine.subdev.device;
|
||||
const u32 soff = gm200_sor_soff(outp);
|
||||
const u32 data = 0x01010101 * pattern;
|
||||
if (outp->base.info.sorconf.link & 1)
|
||||
nvkm_mask(device, 0x61c110 + soff, 0x0f0f0f0f, data);
|
||||
else
|
||||
nvkm_mask(device, 0x61c12c + soff, 0x0f0f0f0f, data);
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int
|
||||
gm200_sor_dp_lnk_pwr(struct nvkm_output_dp *outp, int nr)
|
||||
{
|
||||
|
@ -129,7 +116,7 @@ gm200_sor_dp_drv_ctl(struct nvkm_output_dp *outp,
|
|||
|
||||
static const struct nvkm_output_dp_func
|
||||
gm200_sor_dp_func = {
|
||||
.pattern = gm200_sor_dp_pattern,
|
||||
.pattern = gm107_sor_dp_pattern,
|
||||
.lnk_pwr = gm200_sor_dp_lnk_pwr,
|
||||
.lnk_ctl = gf119_sor_dp_lnk_ctl,
|
||||
.drv_ctl = gm200_sor_dp_drv_ctl,
|
||||
|
|
|
@ -949,22 +949,41 @@ gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
|
|||
}
|
||||
|
||||
static const struct nvkm_enum gf100_mp_warp_error[] = {
|
||||
{ 0x00, "NO_ERROR" },
|
||||
{ 0x01, "STACK_MISMATCH" },
|
||||
{ 0x01, "STACK_ERROR" },
|
||||
{ 0x02, "API_STACK_ERROR" },
|
||||
{ 0x03, "RET_EMPTY_STACK_ERROR" },
|
||||
{ 0x04, "PC_WRAP" },
|
||||
{ 0x05, "MISALIGNED_PC" },
|
||||
{ 0x08, "MISALIGNED_GPR" },
|
||||
{ 0x09, "INVALID_OPCODE" },
|
||||
{ 0x0d, "GPR_OUT_OF_BOUNDS" },
|
||||
{ 0x0e, "MEM_OUT_OF_BOUNDS" },
|
||||
{ 0x0f, "UNALIGNED_MEM_ACCESS" },
|
||||
{ 0x06, "PC_OVERFLOW" },
|
||||
{ 0x07, "MISALIGNED_IMMC_ADDR" },
|
||||
{ 0x08, "MISALIGNED_REG" },
|
||||
{ 0x09, "ILLEGAL_INSTR_ENCODING" },
|
||||
{ 0x0a, "ILLEGAL_SPH_INSTR_COMBO" },
|
||||
{ 0x0b, "ILLEGAL_INSTR_PARAM" },
|
||||
{ 0x0c, "INVALID_CONST_ADDR" },
|
||||
{ 0x0d, "OOR_REG" },
|
||||
{ 0x0e, "OOR_ADDR" },
|
||||
{ 0x0f, "MISALIGNED_ADDR" },
|
||||
{ 0x10, "INVALID_ADDR_SPACE" },
|
||||
{ 0x11, "INVALID_PARAM" },
|
||||
{ 0x11, "ILLEGAL_INSTR_PARAM2" },
|
||||
{ 0x12, "INVALID_CONST_ADDR_LDC" },
|
||||
{ 0x13, "GEOMETRY_SM_ERROR" },
|
||||
{ 0x14, "DIVERGENT" },
|
||||
{ 0x15, "WARP_EXIT" },
|
||||
{}
|
||||
};
|
||||
|
||||
static const struct nvkm_bitfield gf100_mp_global_error[] = {
|
||||
{ 0x00000001, "SM_TO_SM_FAULT" },
|
||||
{ 0x00000002, "L1_ERROR" },
|
||||
{ 0x00000004, "MULTIPLE_WARP_ERRORS" },
|
||||
{ 0x00000008, "OUT_OF_STACK_SPACE" },
|
||||
{ 0x00000008, "PHYSICAL_STACK_OVERFLOW" },
|
||||
{ 0x00000010, "BPT_INT" },
|
||||
{ 0x00000020, "BPT_PAUSE" },
|
||||
{ 0x00000040, "SINGLE_STEP_COMPLETE" },
|
||||
{ 0x20000000, "ECC_SEC_ERROR" },
|
||||
{ 0x40000000, "ECC_DED_ERROR" },
|
||||
{ 0x80000000, "TIMEOUT" },
|
||||
{}
|
||||
};
|
||||
|
||||
|
|
|
@ -141,7 +141,8 @@ nvbios_ocfg_parse(struct nvkm_bios *bios, u16 outp, u8 idx,
|
|||
{
|
||||
u16 data = nvbios_ocfg_entry(bios, outp, idx, ver, hdr, cnt, len);
|
||||
if (data) {
|
||||
info->match = nvbios_rd16(bios, data + 0x00);
|
||||
info->proto = nvbios_rd08(bios, data + 0x00);
|
||||
info->flags = nvbios_rd16(bios, data + 0x01);
|
||||
info->clkcmp[0] = nvbios_rd16(bios, data + 0x02);
|
||||
info->clkcmp[1] = nvbios_rd16(bios, data + 0x04);
|
||||
}
|
||||
|
@ -149,12 +150,13 @@ nvbios_ocfg_parse(struct nvkm_bios *bios, u16 outp, u8 idx,
|
|||
}
|
||||
|
||||
u16
|
||||
nvbios_ocfg_match(struct nvkm_bios *bios, u16 outp, u16 type,
|
||||
nvbios_ocfg_match(struct nvkm_bios *bios, u16 outp, u8 proto, u8 flags,
|
||||
u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ocfg *info)
|
||||
{
|
||||
u16 data, idx = 0;
|
||||
while ((data = nvbios_ocfg_parse(bios, outp, idx++, ver, hdr, cnt, len, info))) {
|
||||
if (info->match == type)
|
||||
if ((info->proto == proto || info->proto == 0xff) &&
|
||||
(info->flags == flags))
|
||||
break;
|
||||
}
|
||||
return data;
|
||||
|
|
|
@ -69,11 +69,11 @@ gm107_ltc_zbc_clear_depth(struct nvkm_ltc *ltc, int i, const u32 depth)
|
|||
}
|
||||
|
||||
static void
|
||||
gm107_ltc_lts_isr(struct nvkm_ltc *ltc, int c, int s)
|
||||
gm107_ltc_intr_lts(struct nvkm_ltc *ltc, int c, int s)
|
||||
{
|
||||
struct nvkm_subdev *subdev = <c->subdev;
|
||||
struct nvkm_device *device = subdev->device;
|
||||
u32 base = 0x140000 + (c * 0x2000) + (s * 0x200);
|
||||
u32 base = 0x140400 + (c * 0x2000) + (s * 0x200);
|
||||
u32 stat = nvkm_rd32(device, base + 0x00c);
|
||||
|
||||
if (stat) {
|
||||
|
@ -92,7 +92,7 @@ gm107_ltc_intr(struct nvkm_ltc *ltc)
|
|||
while (mask) {
|
||||
u32 s, c = __ffs(mask);
|
||||
for (s = 0; s < ltc->lts_nr; s++)
|
||||
gm107_ltc_lts_isr(ltc, c, s);
|
||||
gm107_ltc_intr_lts(ltc, c, s);
|
||||
mask &= ~(1 << c);
|
||||
}
|
||||
}
|
||||
|
|
|
@ -46,7 +46,7 @@ static const struct nvkm_ltc_func
|
|||
gm200_ltc = {
|
||||
.oneinit = gm200_ltc_oneinit,
|
||||
.init = gm200_ltc_init,
|
||||
.intr = gm107_ltc_intr, /*XXX: not validated */
|
||||
.intr = gm107_ltc_intr,
|
||||
.cbc_clear = gm107_ltc_cbc_clear,
|
||||
.cbc_wait = gm107_ltc_cbc_wait,
|
||||
.zbc = 16,
|
||||
|
|
Loading…
Reference in New Issue