perf vendor events amd: Add Zen 4 uncore events
Add uncore events taken from Section 2.1.15.5 "L3 Cache Performance Monitor Counter"s and Section 7.1 "Fabric Performance Monitor Counter (PMC) Events" in the Processor Programming Reference (PPR) for AMD Family 19h Model 11h Revision B1 processors. This constitutes events which capture L3 cache activity and data bandwidth for various links and interfaces in the Data Fabric. Signed-off-by: Sandipan Das <sandipan.das@amd.com> Acked-by: Ian Rogers <irogers@google.com> Cc: Alexander Shishkin <alexander.shishkin@linux.intel.com> Cc: Ananth Narayan <ananth.narayan@amd.com> Cc: Ingo Molnar <mingo@redhat.com> Cc: Jiri Olsa <jolsa@kernel.org> Cc: Jirka Hladky <jhladky@redhat.com> Cc: Mark Rutland <mark.rutland@arm.com> Cc: Namhyung Kim <namhyung@kernel.org> Cc: Peter Zijlstra <peterz@infradead.org> Cc: Ravi Bangoria <ravi.bangoria@amd.com> Cc: Stephane Eranian <eranian@google.com> Link: https://lore.kernel.org/r/20221214082652.419965-3-sandipan.das@amd.com Signed-off-by: Arnaldo Carvalho de Melo <acme@redhat.com>
This commit is contained in:
parent
658448281d
commit
5b2ca349c3
|
@ -649,5 +649,124 @@
|
|||
"EventCode": "0x28f",
|
||||
"BriefDescription": "Op cache accesses of all types.",
|
||||
"UMask": "0x07"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_lookup_state.l3_miss",
|
||||
"EventCode": "0x04",
|
||||
"BriefDescription": "L3 cache misses.",
|
||||
"UMask": "0x01",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_lookup_state.l3_hit",
|
||||
"EventCode": "0x04",
|
||||
"BriefDescription": "L3 cache hits.",
|
||||
"UMask": "0xfe",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_lookup_state.all_coherent_accesses_to_l3",
|
||||
"EventCode": "0x04",
|
||||
"BriefDescription": "L3 cache requests for all coherent accesses.",
|
||||
"UMask": "0xff",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.dram_near",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency when data is sourced from DRAM in the same NUMA node.",
|
||||
"UMask": "0x01",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.dram_far",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency when data is sourced from DRAM in a different NUMA node.",
|
||||
"UMask": "0x02",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.near_cache",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency when data is sourced from another CCX's cache when the address was in the same NUMA node.",
|
||||
"UMask": "0x04",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.far_cache",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency when data is sourced from another CCX's cache when the address was in a different NUMA node.",
|
||||
"UMask": "0x08",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.ext_near",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency when data is sourced from extension memory (CXL) in the same NUMA node.",
|
||||
"UMask": "0x10",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.ext_far",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency when data is sourced from extension memory (CXL) in a different NUMA node.",
|
||||
"UMask": "0x20",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency.all",
|
||||
"EventCode": "0xac",
|
||||
"BriefDescription": "Average sampled latency from all data sources.",
|
||||
"UMask": "0x3f",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.dram_near",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from DRAM in the same NUMA node.",
|
||||
"UMask": "0x01",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.dram_far",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from DRAM in a different NUMA node.",
|
||||
"UMask": "0x02",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.near_cache",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from another CCX's cache when the address was in the same NUMA node.",
|
||||
"UMask": "0x04",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.far_cache",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from another CCX's cache when the address was in a different NUMA node.",
|
||||
"UMask": "0x08",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.ext_near",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from extension memory (CXL) in the same NUMA node.",
|
||||
"UMask": "0x10",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.ext_far",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from extension memory (CXL) in a different NUMA node.",
|
||||
"UMask": "0x20",
|
||||
"Unit": "L3PMC"
|
||||
},
|
||||
{
|
||||
"EventName": "l3_xi_sampled_latency_requests.all",
|
||||
"EventCode": "0xad",
|
||||
"BriefDescription": "L3 cache fill requests sourced from all data sources.",
|
||||
"UMask": "0x3f",
|
||||
"Unit": "L3PMC"
|
||||
}
|
||||
]
|
||||
|
|
File diff suppressed because it is too large
Load Diff
Loading…
Reference in New Issue