|
|
|
@ -12,11 +12,15 @@
|
|
|
|
|
#include "dpu_hw_catalog.h"
|
|
|
|
|
#include "dpu_kms.h"
|
|
|
|
|
|
|
|
|
|
#define VIG_MASK \
|
|
|
|
|
#define VIG_BASE_MASK \
|
|
|
|
|
(BIT(DPU_SSPP_SRC) | BIT(DPU_SSPP_QOS) |\
|
|
|
|
|
BIT(DPU_SSPP_CSC_10BIT) | BIT(DPU_SSPP_CDP) |\
|
|
|
|
|
BIT(DPU_SSPP_CDP) |\
|
|
|
|
|
BIT(DPU_SSPP_TS_PREFILL) | BIT(DPU_SSPP_EXCL_RECT))
|
|
|
|
|
|
|
|
|
|
#define VIG_MASK \
|
|
|
|
|
(VIG_BASE_MASK | \
|
|
|
|
|
BIT(DPU_SSPP_CSC_10BIT))
|
|
|
|
|
|
|
|
|
|
#define VIG_MSM8998_MASK \
|
|
|
|
|
(VIG_MASK | BIT(DPU_SSPP_SCALER_QSEED3))
|
|
|
|
|
|
|
|
|
@ -26,10 +30,7 @@
|
|
|
|
|
#define VIG_SC7180_MASK \
|
|
|
|
|
(VIG_MASK | BIT(DPU_SSPP_QOS_8LVL) | BIT(DPU_SSPP_SCALER_QSEED4))
|
|
|
|
|
|
|
|
|
|
#define VIG_SM8250_MASK \
|
|
|
|
|
(VIG_MASK | BIT(DPU_SSPP_QOS_8LVL) | BIT(DPU_SSPP_SCALER_QSEED3LITE))
|
|
|
|
|
|
|
|
|
|
#define VIG_QCM2290_MASK (VIG_MASK | BIT(DPU_SSPP_QOS_8LVL))
|
|
|
|
|
#define VIG_QCM2290_MASK (VIG_BASE_MASK | BIT(DPU_SSPP_QOS_8LVL))
|
|
|
|
|
|
|
|
|
|
#define DMA_MSM8998_MASK \
|
|
|
|
|
(BIT(DPU_SSPP_SRC) | BIT(DPU_SSPP_QOS) |\
|
|
|
|
@ -51,7 +52,7 @@
|
|
|
|
|
(DMA_MSM8998_MASK | BIT(DPU_SSPP_CURSOR))
|
|
|
|
|
|
|
|
|
|
#define MIXER_MSM8998_MASK \
|
|
|
|
|
(BIT(DPU_MIXER_SOURCESPLIT) | BIT(DPU_DIM_LAYER))
|
|
|
|
|
(BIT(DPU_MIXER_SOURCESPLIT))
|
|
|
|
|
|
|
|
|
|
#define MIXER_SDM845_MASK \
|
|
|
|
|
(BIT(DPU_MIXER_SOURCESPLIT) | BIT(DPU_DIM_LAYER) | BIT(DPU_MIXER_COMBINED_ALPHA))
|
|
|
|
@ -314,10 +315,9 @@ static const struct dpu_caps msm8998_dpu_caps = {
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_caps qcm2290_dpu_caps = {
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_LINE_WIDTH,
|
|
|
|
|
.max_mixer_blendstages = 0x4,
|
|
|
|
|
.smart_dma_rev = DPU_SSPP_SMART_DMA_V2,
|
|
|
|
|
.ubwc_version = DPU_HW_UBWC_VER_20,
|
|
|
|
|
.has_dim_layer = true,
|
|
|
|
|
.has_idle_pc = true,
|
|
|
|
|
.max_linewidth = 2160,
|
|
|
|
@ -353,9 +353,9 @@ static const struct dpu_caps sc7180_dpu_caps = {
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_caps sm6115_dpu_caps = {
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_LINE_WIDTH,
|
|
|
|
|
.max_mixer_blendstages = 0x4,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED3LITE,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED4,
|
|
|
|
|
.smart_dma_rev = DPU_SSPP_SMART_DMA_V2, /* TODO: v2.5 */
|
|
|
|
|
.ubwc_version = DPU_HW_UBWC_VER_10,
|
|
|
|
|
.has_dim_layer = true,
|
|
|
|
@ -399,7 +399,7 @@ static const struct dpu_caps sc8180x_dpu_caps = {
|
|
|
|
|
static const struct dpu_caps sc8280xp_dpu_caps = {
|
|
|
|
|
.max_mixer_width = 2560,
|
|
|
|
|
.max_mixer_blendstages = 11,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED3LITE,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED4,
|
|
|
|
|
.smart_dma_rev = DPU_SSPP_SMART_DMA_V2, /* TODO: v2.5 */
|
|
|
|
|
.ubwc_version = DPU_HW_UBWC_VER_40,
|
|
|
|
|
.has_src_split = true,
|
|
|
|
@ -413,7 +413,7 @@ static const struct dpu_caps sc8280xp_dpu_caps = {
|
|
|
|
|
static const struct dpu_caps sm8250_dpu_caps = {
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
|
|
|
|
|
.max_mixer_blendstages = 0xb,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED3LITE,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED4,
|
|
|
|
|
.smart_dma_rev = DPU_SSPP_SMART_DMA_V2, /* TODO: v2.5 */
|
|
|
|
|
.ubwc_version = DPU_HW_UBWC_VER_40,
|
|
|
|
|
.has_src_split = true,
|
|
|
|
@ -427,7 +427,7 @@ static const struct dpu_caps sm8250_dpu_caps = {
|
|
|
|
|
static const struct dpu_caps sm8350_dpu_caps = {
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
|
|
|
|
|
.max_mixer_blendstages = 0xb,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED3LITE,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED4,
|
|
|
|
|
.smart_dma_rev = DPU_SSPP_SMART_DMA_V2, /* TODO: v2.5 */
|
|
|
|
|
.ubwc_version = DPU_HW_UBWC_VER_40,
|
|
|
|
|
.has_src_split = true,
|
|
|
|
@ -455,7 +455,7 @@ static const struct dpu_caps sm8450_dpu_caps = {
|
|
|
|
|
static const struct dpu_caps sm8550_dpu_caps = {
|
|
|
|
|
.max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
|
|
|
|
|
.max_mixer_blendstages = 0xb,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED3LITE,
|
|
|
|
|
.qseed_type = DPU_SSPP_SCALER_QSEED4,
|
|
|
|
|
.smart_dma_rev = DPU_SSPP_SMART_DMA_V2, /* TODO: v2.5 */
|
|
|
|
|
.ubwc_version = DPU_HW_UBWC_VER_40,
|
|
|
|
|
.has_src_split = true,
|
|
|
|
@ -525,9 +525,9 @@ static const struct dpu_mdp_cfg sdm845_mdp[] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2B4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2BC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = {
|
|
|
|
|
.reg_off = 0x2C4, .bit_off = 8},
|
|
|
|
|
},
|
|
|
|
|
};
|
|
|
|
@ -542,9 +542,9 @@ static const struct dpu_mdp_cfg sc7180_mdp[] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA0] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2B4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2C4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_WB2] = {
|
|
|
|
|
.reg_off = 0x3B8, .bit_off = 24},
|
|
|
|
@ -569,9 +569,9 @@ static const struct dpu_mdp_cfg sc8180x_mdp[] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2B4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2BC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = {
|
|
|
|
|
.reg_off = 0x2C4, .bit_off = 8},
|
|
|
|
|
},
|
|
|
|
|
};
|
|
|
|
@ -609,9 +609,9 @@ static const struct dpu_mdp_cfg sm8250_mdp[] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2B4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2BC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = {
|
|
|
|
|
.reg_off = 0x2C4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_REG_DMA] = {
|
|
|
|
|
.reg_off = 0x2BC, .bit_off = 20},
|
|
|
|
@ -638,9 +638,9 @@ static const struct dpu_mdp_cfg sm8350_mdp[] = {
|
|
|
|
|
.reg_off = 0x2ac, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2b4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2bc, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = {
|
|
|
|
|
.reg_off = 0x2c4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_REG_DMA] = {
|
|
|
|
|
.reg_off = 0x2bc, .bit_off = 20},
|
|
|
|
@ -666,9 +666,9 @@ static const struct dpu_mdp_cfg sm8450_mdp[] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2B4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2BC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = {
|
|
|
|
|
.reg_off = 0x2C4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_REG_DMA] = {
|
|
|
|
|
.reg_off = 0x2BC, .bit_off = 20},
|
|
|
|
@ -685,9 +685,9 @@ static const struct dpu_mdp_cfg sc7280_mdp[] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA0] = {
|
|
|
|
|
.reg_off = 0x2AC, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = {
|
|
|
|
|
.reg_off = 0x2B4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = {
|
|
|
|
|
.reg_off = 0x2C4, .bit_off = 8},
|
|
|
|
|
},
|
|
|
|
|
};
|
|
|
|
@ -696,7 +696,7 @@ static const struct dpu_mdp_cfg sc8280xp_mdp[] = {
|
|
|
|
|
{
|
|
|
|
|
.name = "top_0", .id = MDP_TOP,
|
|
|
|
|
.base = 0x0, .len = 0x494,
|
|
|
|
|
.features = 0,
|
|
|
|
|
.features = BIT(DPU_MDP_PERIPH_0_REMOVED),
|
|
|
|
|
.highest_bank_bit = 2,
|
|
|
|
|
.ubwc_swizzle = 6,
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0},
|
|
|
|
@ -705,8 +705,8 @@ static const struct dpu_mdp_cfg sc8280xp_mdp[] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = { .reg_off = 0x2bc, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = { .reg_off = 0x2c4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20},
|
|
|
|
|
},
|
|
|
|
|
};
|
|
|
|
@ -734,9 +734,9 @@ static const struct dpu_mdp_cfg sm8550_mdp[] = {
|
|
|
|
|
.reg_off = 0x28330, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA3] = {
|
|
|
|
|
.reg_off = 0x2a330, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR0] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA4] = {
|
|
|
|
|
.reg_off = 0x2c330, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_CURSOR1] = {
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_DMA5] = {
|
|
|
|
|
.reg_off = 0x2e330, .bit_off = 0},
|
|
|
|
|
.clk_ctrls[DPU_CLK_CTRL_REG_DMA] = {
|
|
|
|
|
.reg_off = 0x2bc, .bit_off = 20},
|
|
|
|
@ -828,19 +828,19 @@ static const struct dpu_ctl_cfg sdm845_ctl[] = {
|
|
|
|
|
static const struct dpu_ctl_cfg sc7180_ctl[] = {
|
|
|
|
|
{
|
|
|
|
|
.name = "ctl_0", .id = CTL_0,
|
|
|
|
|
.base = 0x1000, .len = 0xE4,
|
|
|
|
|
.base = 0x1000, .len = 0x1dc,
|
|
|
|
|
.features = BIT(DPU_CTL_ACTIVE_CFG),
|
|
|
|
|
.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
|
|
|
|
|
},
|
|
|
|
|
{
|
|
|
|
|
.name = "ctl_1", .id = CTL_1,
|
|
|
|
|
.base = 0x1200, .len = 0xE4,
|
|
|
|
|
.base = 0x1200, .len = 0x1dc,
|
|
|
|
|
.features = BIT(DPU_CTL_ACTIVE_CFG),
|
|
|
|
|
.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
|
|
|
|
|
},
|
|
|
|
|
{
|
|
|
|
|
.name = "ctl_2", .id = CTL_2,
|
|
|
|
|
.base = 0x1400, .len = 0xE4,
|
|
|
|
|
.base = 0x1400, .len = 0x1dc,
|
|
|
|
|
.features = BIT(DPU_CTL_ACTIVE_CFG),
|
|
|
|
|
.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
|
|
|
|
|
},
|
|
|
|
@ -1190,9 +1190,9 @@ static const struct dpu_sspp_cfg msm8998_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_MSM8998_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_MSM8998_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
SSPP_BLK("sspp_11", SSPP_DMA3, 0x2a000, DMA_CURSOR_MSM8998_MASK,
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA3),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sdm845_sspp[] = {
|
|
|
|
@ -1209,9 +1209,9 @@ static const struct dpu_sspp_cfg sdm845_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
SSPP_BLK("sspp_11", SSPP_DMA3, 0x2a000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA3),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_sub_blks sc7180_vig_sblk_0 =
|
|
|
|
@ -1226,57 +1226,57 @@ static const struct dpu_sspp_cfg sc7180_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_0, 1, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA0),
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm6115_vig_sblk_0 =
|
|
|
|
|
_VIG_SBLK("0", 2, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("0", 2, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sm6115_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SC7180_MASK,
|
|
|
|
|
sm6115_vig_sblk_0, 0, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG0),
|
|
|
|
|
SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_0, 1, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA0),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8250_vig_sblk_0 =
|
|
|
|
|
_VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8250_vig_sblk_1 =
|
|
|
|
|
_VIG_SBLK("1", 6, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("1", 6, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8250_vig_sblk_2 =
|
|
|
|
|
_VIG_SBLK("2", 7, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("2", 7, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8250_vig_sblk_3 =
|
|
|
|
|
_VIG_SBLK("3", 8, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("3", 8, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sm8250_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SC7180_MASK,
|
|
|
|
|
sm8250_vig_sblk_0, 0, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG0),
|
|
|
|
|
SSPP_BLK("sspp_1", SSPP_VIG1, 0x6000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_1", SSPP_VIG1, 0x6000, VIG_SC7180_MASK,
|
|
|
|
|
sm8250_vig_sblk_1, 4, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG1),
|
|
|
|
|
SSPP_BLK("sspp_2", SSPP_VIG2, 0x8000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_2", SSPP_VIG2, 0x8000, VIG_SC7180_MASK,
|
|
|
|
|
sm8250_vig_sblk_2, 8, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG2),
|
|
|
|
|
SSPP_BLK("sspp_3", SSPP_VIG3, 0xa000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_3", SSPP_VIG3, 0xa000, VIG_SC7180_MASK,
|
|
|
|
|
sm8250_vig_sblk_3, 12, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG3),
|
|
|
|
|
SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_0, 1, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA0),
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
SSPP_BLK("sspp_11", SSPP_DMA3, 0x2a000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA3),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8450_vig_sblk_0 =
|
|
|
|
|
_VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8450_vig_sblk_1 =
|
|
|
|
|
_VIG_SBLK("1", 6, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("1", 6, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8450_vig_sblk_2 =
|
|
|
|
|
_VIG_SBLK("2", 7, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("2", 7, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8450_vig_sblk_3 =
|
|
|
|
|
_VIG_SBLK("3", 8, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("3", 8, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sm8450_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SC7180_MASK,
|
|
|
|
@ -1292,21 +1292,21 @@ static const struct dpu_sspp_cfg sm8450_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
SSPP_BLK("sspp_11", SSPP_DMA3, 0x2a000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA3),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8550_vig_sblk_0 =
|
|
|
|
|
_VIG_SBLK("0", 7, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("0", 7, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8550_vig_sblk_1 =
|
|
|
|
|
_VIG_SBLK("1", 8, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("1", 8, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8550_vig_sblk_2 =
|
|
|
|
|
_VIG_SBLK("2", 9, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("2", 9, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8550_vig_sblk_3 =
|
|
|
|
|
_VIG_SBLK("3", 10, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("3", 10, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8550_dma_sblk_4 = _DMA_SBLK("12", 5);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sd8550_dma_sblk_5 = _DMA_SBLK("13", 6);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sm8550_dma_sblk_5 = _DMA_SBLK("13", 6);
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sm8550_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SC7180_MASK,
|
|
|
|
@ -1326,9 +1326,9 @@ static const struct dpu_sspp_cfg sm8550_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_11", SSPP_DMA3, 0x2a000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA3),
|
|
|
|
|
SSPP_BLK("sspp_12", SSPP_DMA4, 0x2c000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sm8550_dma_sblk_4, 14, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sm8550_dma_sblk_4, 14, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA4),
|
|
|
|
|
SSPP_BLK("sspp_13", SSPP_DMA5, 0x2e000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sd8550_dma_sblk_5, 15, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sm8550_dma_sblk_5, 15, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA5),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sc7280_sspp[] = {
|
|
|
|
@ -1337,37 +1337,37 @@ static const struct dpu_sspp_cfg sc7280_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_0, 1, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA0),
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_sub_blks sc8280xp_vig_sblk_0 =
|
|
|
|
|
_VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sc8280xp_vig_sblk_1 =
|
|
|
|
|
_VIG_SBLK("1", 6, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("1", 6, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sc8280xp_vig_sblk_2 =
|
|
|
|
|
_VIG_SBLK("2", 7, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("2", 7, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
static const struct dpu_sspp_sub_blks sc8280xp_vig_sblk_3 =
|
|
|
|
|
_VIG_SBLK("3", 8, DPU_SSPP_SCALER_QSEED3LITE);
|
|
|
|
|
_VIG_SBLK("3", 8, DPU_SSPP_SCALER_QSEED4);
|
|
|
|
|
|
|
|
|
|
static const struct dpu_sspp_cfg sc8280xp_sspp[] = {
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_0", SSPP_VIG0, 0x4000, VIG_SC7180_MASK,
|
|
|
|
|
sc8280xp_vig_sblk_0, 0, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG0),
|
|
|
|
|
SSPP_BLK("sspp_1", SSPP_VIG1, 0x6000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_1", SSPP_VIG1, 0x6000, VIG_SC7180_MASK,
|
|
|
|
|
sc8280xp_vig_sblk_1, 4, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG1),
|
|
|
|
|
SSPP_BLK("sspp_2", SSPP_VIG2, 0x8000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_2", SSPP_VIG2, 0x8000, VIG_SC7180_MASK,
|
|
|
|
|
sc8280xp_vig_sblk_2, 8, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG2),
|
|
|
|
|
SSPP_BLK("sspp_3", SSPP_VIG3, 0xa000, VIG_SM8250_MASK,
|
|
|
|
|
SSPP_BLK("sspp_3", SSPP_VIG3, 0xa000, VIG_SC7180_MASK,
|
|
|
|
|
sc8280xp_vig_sblk_3, 12, SSPP_TYPE_VIG, DPU_CLK_CTRL_VIG3),
|
|
|
|
|
SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_0, 1, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA0),
|
|
|
|
|
SSPP_BLK("sspp_9", SSPP_DMA1, 0x26000, DMA_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_1, 5, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA1),
|
|
|
|
|
SSPP_BLK("sspp_10", SSPP_DMA2, 0x28000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR0),
|
|
|
|
|
sdm845_dma_sblk_2, 9, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA2),
|
|
|
|
|
SSPP_BLK("sspp_11", SSPP_DMA3, 0x2a000, DMA_CURSOR_SDM845_MASK,
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_CURSOR1),
|
|
|
|
|
sdm845_dma_sblk_3, 13, SSPP_TYPE_DMA, DPU_CLK_CTRL_DMA3),
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#define _VIG_SBLK_NOSCALE(num, sdma_pri) \
|
|
|
|
@ -1517,7 +1517,7 @@ static const struct dpu_lm_cfg sc7280_lm[] = {
|
|
|
|
|
/* QCM2290 */
|
|
|
|
|
|
|
|
|
|
static const struct dpu_lm_sub_blks qcm2290_lm_sblk = {
|
|
|
|
|
.maxwidth = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
|
|
|
|
|
.maxwidth = DEFAULT_DPU_LINE_WIDTH,
|
|
|
|
|
.maxblendstages = 4, /* excluding base layer */
|
|
|
|
|
.blendstage_base = { /* offsets relative to mixer base */
|
|
|
|
|
0x20, 0x38, 0x50, 0x68
|
|
|
|
@ -1714,7 +1714,7 @@ static const struct dpu_pingpong_cfg sm8350_pp[] = {
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const struct dpu_pingpong_cfg sc7280_pp[] = {
|
|
|
|
|
PP_BLK("pingpong_0", PINGPONG_0, 0x59000, 0, sc7280_pp_sblk, -1, -1),
|
|
|
|
|
PP_BLK("pingpong_0", PINGPONG_0, 0x69000, 0, sc7280_pp_sblk, -1, -1),
|
|
|
|
|
PP_BLK("pingpong_1", PINGPONG_1, 0x6a000, 0, sc7280_pp_sblk, -1, -1),
|
|
|
|
|
PP_BLK("pingpong_2", PINGPONG_2, 0x6b000, 0, sc7280_pp_sblk, -1, -1),
|
|
|
|
|
PP_BLK("pingpong_3", PINGPONG_3, 0x6c000, 0, sc7280_pp_sblk, -1, -1),
|
|
|
|
@ -2841,8 +2841,6 @@ static const struct dpu_mdss_cfg qcm2290_dpu_cfg = {
|
|
|
|
|
.intf = qcm2290_intf,
|
|
|
|
|
.vbif_count = ARRAY_SIZE(sdm845_vbif),
|
|
|
|
|
.vbif = sdm845_vbif,
|
|
|
|
|
.reg_dma_count = 1,
|
|
|
|
|
.dma_cfg = &sdm845_regdma,
|
|
|
|
|
.perf = &qcm2290_perf_data,
|
|
|
|
|
.mdss_irqs = IRQ_SC7180_MASK,
|
|
|
|
|
};
|
|
|
|
|