clk: tegra: cclk: Handle thermal DIV2 CPU frequency throttling
Check whether thermal DIV2 throttle is active in order to report the CPU frequency properly. This very useful for userspace tools like cpufreq-info which show actual frequency asserted from hardware. Signed-off-by: Dmitry Osipenko <digetx@gmail.com> Signed-off-by: Thierry Reding <treding@nvidia.com>
This commit is contained in:
parent
78086386b3
commit
344d5df34f
|
@ -25,6 +25,8 @@
|
||||||
|
|
||||||
#define SUPER_CDIV_ENB BIT(31)
|
#define SUPER_CDIV_ENB BIT(31)
|
||||||
|
|
||||||
|
#define TSENSOR_SLOWDOWN BIT(23)
|
||||||
|
|
||||||
static struct tegra_clk_super_mux *cclk_super;
|
static struct tegra_clk_super_mux *cclk_super;
|
||||||
static bool cclk_on_pllx;
|
static bool cclk_on_pllx;
|
||||||
|
|
||||||
|
@ -47,10 +49,20 @@ static int cclk_super_set_rate(struct clk_hw *hw, unsigned long rate,
|
||||||
static unsigned long cclk_super_recalc_rate(struct clk_hw *hw,
|
static unsigned long cclk_super_recalc_rate(struct clk_hw *hw,
|
||||||
unsigned long parent_rate)
|
unsigned long parent_rate)
|
||||||
{
|
{
|
||||||
if (cclk_super_get_parent(hw) == PLLX_INDEX)
|
struct tegra_clk_super_mux *super = to_clk_super_mux(hw);
|
||||||
return parent_rate;
|
u32 val = readl_relaxed(super->reg);
|
||||||
|
unsigned int div2;
|
||||||
|
|
||||||
return tegra_clk_super_ops.recalc_rate(hw, parent_rate);
|
/* check whether thermal throttling is active */
|
||||||
|
if (val & TSENSOR_SLOWDOWN)
|
||||||
|
div2 = 1;
|
||||||
|
else
|
||||||
|
div2 = 0;
|
||||||
|
|
||||||
|
if (cclk_super_get_parent(hw) == PLLX_INDEX)
|
||||||
|
return parent_rate >> div2;
|
||||||
|
|
||||||
|
return tegra_clk_super_ops.recalc_rate(hw, parent_rate) >> div2;
|
||||||
}
|
}
|
||||||
|
|
||||||
static int cclk_super_determine_rate(struct clk_hw *hw,
|
static int cclk_super_determine_rate(struct clk_hw *hw,
|
||||||
|
|
|
@ -930,7 +930,7 @@ static void __init tegra30_super_clk_init(void)
|
||||||
/* CCLKG */
|
/* CCLKG */
|
||||||
clk = tegra_clk_register_super_cclk("cclk_g", cclk_g_parents,
|
clk = tegra_clk_register_super_cclk("cclk_g", cclk_g_parents,
|
||||||
ARRAY_SIZE(cclk_g_parents),
|
ARRAY_SIZE(cclk_g_parents),
|
||||||
CLK_SET_RATE_PARENT,
|
CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
|
||||||
clk_base + CCLKG_BURST_POLICY,
|
clk_base + CCLKG_BURST_POLICY,
|
||||||
0, NULL);
|
0, NULL);
|
||||||
clks[TEGRA30_CLK_CCLK_G] = clk;
|
clks[TEGRA30_CLK_CCLK_G] = clk;
|
||||||
|
|
Loading…
Reference in New Issue