Merge branch 'drm-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/airlied/drm-2.6
* 'drm-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/airlied/drm-2.6: drm/radeon: Fix sparc regression in r300_scratch() drm: make sure vblank interrupts are disabled at DPMS time drm/radeon/kms/evergreen: No EnableYUV table drm/radeon: 9800 SE has only one quadpipe drm/radeon/kms: don't print error for legal crtcs. drm/radeon/kms/evergreen: fix LUT setup
This commit is contained in:
commit
0bfb82449c
|
@ -476,6 +476,7 @@ void drm_vblank_off(struct drm_device *dev, int crtc)
|
||||||
unsigned long irqflags;
|
unsigned long irqflags;
|
||||||
|
|
||||||
spin_lock_irqsave(&dev->vbl_lock, irqflags);
|
spin_lock_irqsave(&dev->vbl_lock, irqflags);
|
||||||
|
dev->driver->disable_vblank(dev, crtc);
|
||||||
DRM_WAKEUP(&dev->vbl_queue[crtc]);
|
DRM_WAKEUP(&dev->vbl_queue[crtc]);
|
||||||
dev->vblank_enabled[crtc] = 0;
|
dev->vblank_enabled[crtc] = 0;
|
||||||
dev->last_vblank[crtc] = dev->driver->get_vblank_counter(dev, crtc);
|
dev->last_vblank[crtc] = dev->driver->get_vblank_counter(dev, crtc);
|
||||||
|
|
|
@ -324,13 +324,12 @@ void r300_gpu_init(struct radeon_device *rdev)
|
||||||
uint32_t gb_tile_config, tmp;
|
uint32_t gb_tile_config, tmp;
|
||||||
|
|
||||||
r100_hdp_reset(rdev);
|
r100_hdp_reset(rdev);
|
||||||
/* FIXME: rv380 one pipes ? */
|
|
||||||
if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
|
if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
|
||||||
(rdev->family == CHIP_R350)) {
|
(rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
|
||||||
/* r300,r350 */
|
/* r300,r350 */
|
||||||
rdev->num_gb_pipes = 2;
|
rdev->num_gb_pipes = 2;
|
||||||
} else {
|
} else {
|
||||||
/* rv350,rv370,rv380,r300 AD */
|
/* rv350,rv370,rv380,r300 AD, r350 AH */
|
||||||
rdev->num_gb_pipes = 1;
|
rdev->num_gb_pipes = 1;
|
||||||
}
|
}
|
||||||
rdev->num_z_pipes = 1;
|
rdev->num_z_pipes = 1;
|
||||||
|
|
|
@ -921,7 +921,7 @@ static int r300_scratch(drm_radeon_private_t *dev_priv,
|
||||||
|
|
||||||
ptr_addr = drm_buffer_read_object(cmdbuf->buffer,
|
ptr_addr = drm_buffer_read_object(cmdbuf->buffer,
|
||||||
sizeof(stack_ptr_addr), &stack_ptr_addr);
|
sizeof(stack_ptr_addr), &stack_ptr_addr);
|
||||||
ref_age_base = (u32 *)(unsigned long)*ptr_addr;
|
ref_age_base = (u32 *)(unsigned long)get_unaligned(ptr_addr);
|
||||||
|
|
||||||
for (i=0; i < header.scratch.n_bufs; i++) {
|
for (i=0; i < header.scratch.n_bufs; i++) {
|
||||||
buf_idx = drm_buffer_pointer_to_dword(cmdbuf->buffer, 0);
|
buf_idx = drm_buffer_pointer_to_dword(cmdbuf->buffer, 0);
|
||||||
|
|
|
@ -59,6 +59,12 @@ void r420_pipes_init(struct radeon_device *rdev)
|
||||||
/* get max number of pipes */
|
/* get max number of pipes */
|
||||||
gb_pipe_select = RREG32(0x402C);
|
gb_pipe_select = RREG32(0x402C);
|
||||||
num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
|
num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
|
||||||
|
|
||||||
|
/* SE chips have 1 pipe */
|
||||||
|
if ((rdev->pdev->device == 0x5e4c) ||
|
||||||
|
(rdev->pdev->device == 0x5e4f))
|
||||||
|
num_pipes = 1;
|
||||||
|
|
||||||
rdev->num_gb_pipes = num_pipes;
|
rdev->num_gb_pipes = num_pipes;
|
||||||
tmp = 0;
|
tmp = 0;
|
||||||
switch (num_pipes) {
|
switch (num_pipes) {
|
||||||
|
|
|
@ -435,14 +435,19 @@ static void radeon_init_pipes(struct drm_device *dev)
|
||||||
if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
|
if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
|
||||||
gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
|
gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
|
||||||
dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
|
dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
|
||||||
|
/* SE cards have 1 pipe */
|
||||||
|
if ((dev->pdev->device == 0x5e4c) ||
|
||||||
|
(dev->pdev->device == 0x5e4f))
|
||||||
|
dev_priv->num_gb_pipes = 1;
|
||||||
} else {
|
} else {
|
||||||
/* R3xx */
|
/* R3xx */
|
||||||
if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
|
if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
|
||||||
dev->pdev->device != 0x4144) ||
|
dev->pdev->device != 0x4144) ||
|
||||||
((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
|
((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350 &&
|
||||||
|
dev->pdev->device != 0x4148)) {
|
||||||
dev_priv->num_gb_pipes = 2;
|
dev_priv->num_gb_pipes = 2;
|
||||||
} else {
|
} else {
|
||||||
/* RV3xx/R300 AD */
|
/* RV3xx/R300 AD/R350 AH */
|
||||||
dev_priv->num_gb_pipes = 1;
|
dev_priv->num_gb_pipes = 1;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
|
@ -86,12 +86,12 @@ static void evergreen_crtc_load_lut(struct drm_crtc *crtc)
|
||||||
WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
|
WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
|
||||||
WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
|
WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
|
||||||
|
|
||||||
WREG32(EVERGREEN_DC_LUT_RW_MODE, radeon_crtc->crtc_id);
|
WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
|
||||||
WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK, 0x00000007);
|
WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
|
||||||
|
|
||||||
WREG32(EVERGREEN_DC_LUT_RW_INDEX, 0);
|
WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
|
||||||
for (i = 0; i < 256; i++) {
|
for (i = 0; i < 256; i++) {
|
||||||
WREG32(EVERGREEN_DC_LUT_30_COLOR,
|
WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
|
||||||
(radeon_crtc->lut_r[i] << 20) |
|
(radeon_crtc->lut_r[i] << 20) |
|
||||||
(radeon_crtc->lut_g[i] << 10) |
|
(radeon_crtc->lut_g[i] << 10) |
|
||||||
(radeon_crtc->lut_b[i] << 0));
|
(radeon_crtc->lut_b[i] << 0));
|
||||||
|
|
|
@ -1326,7 +1326,7 @@ radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
|
||||||
|
|
||||||
radeon_encoder->pixel_clock = adjusted_mode->clock;
|
radeon_encoder->pixel_clock = adjusted_mode->clock;
|
||||||
|
|
||||||
if (ASIC_IS_AVIVO(rdev)) {
|
if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
|
||||||
if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
|
if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
|
||||||
atombios_yuv_setup(encoder, true);
|
atombios_yuv_setup(encoder, true);
|
||||||
else
|
else
|
||||||
|
|
|
@ -165,7 +165,7 @@ u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
|
||||||
{
|
{
|
||||||
struct radeon_device *rdev = dev->dev_private;
|
struct radeon_device *rdev = dev->dev_private;
|
||||||
|
|
||||||
if (crtc < 0 || crtc > 1) {
|
if (crtc < 0 || crtc >= rdev->num_crtc) {
|
||||||
DRM_ERROR("Invalid crtc %d\n", crtc);
|
DRM_ERROR("Invalid crtc %d\n", crtc);
|
||||||
return -EINVAL;
|
return -EINVAL;
|
||||||
}
|
}
|
||||||
|
@ -177,7 +177,7 @@ int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
|
||||||
{
|
{
|
||||||
struct radeon_device *rdev = dev->dev_private;
|
struct radeon_device *rdev = dev->dev_private;
|
||||||
|
|
||||||
if (crtc < 0 || crtc > 1) {
|
if (crtc < 0 || crtc >= rdev->num_crtc) {
|
||||||
DRM_ERROR("Invalid crtc %d\n", crtc);
|
DRM_ERROR("Invalid crtc %d\n", crtc);
|
||||||
return -EINVAL;
|
return -EINVAL;
|
||||||
}
|
}
|
||||||
|
@ -191,7 +191,7 @@ void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
|
||||||
{
|
{
|
||||||
struct radeon_device *rdev = dev->dev_private;
|
struct radeon_device *rdev = dev->dev_private;
|
||||||
|
|
||||||
if (crtc < 0 || crtc > 1) {
|
if (crtc < 0 || crtc >= rdev->num_crtc) {
|
||||||
DRM_ERROR("Invalid crtc %d\n", crtc);
|
DRM_ERROR("Invalid crtc %d\n", crtc);
|
||||||
return;
|
return;
|
||||||
}
|
}
|
||||||
|
|
Loading…
Reference in New Issue