ARM: sun5i: dt: Add pll3 and pll7 clocks
Enable the pll3 and pll7 clocks in the DT that are used to drive the display-related clocks. Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com> Acked-by: Chen-Yu Tsai <wens@csie.org> Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
This commit is contained in:
parent
332868624c
commit
096559107b
|
@ -88,6 +88,15 @@
|
||||||
clock-output-names = "osc24M";
|
clock-output-names = "osc24M";
|
||||||
};
|
};
|
||||||
|
|
||||||
|
osc3M: osc3M_clk {
|
||||||
|
compatible = "fixed-factor-clock";
|
||||||
|
#clock-cells = <0>;
|
||||||
|
clock-div = <8>;
|
||||||
|
clock-mult = <1>;
|
||||||
|
clocks = <&osc24M>;
|
||||||
|
clock-output-names = "osc3M";
|
||||||
|
};
|
||||||
|
|
||||||
osc32k: clk@0 {
|
osc32k: clk@0 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "fixed-clock";
|
compatible = "fixed-clock";
|
||||||
|
@ -112,6 +121,23 @@
|
||||||
"pll2-4x", "pll2-8x";
|
"pll2-4x", "pll2-8x";
|
||||||
};
|
};
|
||||||
|
|
||||||
|
pll3: clk@01c20010 {
|
||||||
|
#clock-cells = <0>;
|
||||||
|
compatible = "allwinner,sun4i-a10-pll3-clk";
|
||||||
|
reg = <0x01c20010 0x4>;
|
||||||
|
clocks = <&osc3M>;
|
||||||
|
clock-output-names = "pll3";
|
||||||
|
};
|
||||||
|
|
||||||
|
pll3x2: pll3x2_clk {
|
||||||
|
compatible = "fixed-factor-clock";
|
||||||
|
#clock-cells = <0>;
|
||||||
|
clock-div = <1>;
|
||||||
|
clock-mult = <2>;
|
||||||
|
clocks = <&pll3>;
|
||||||
|
clock-output-names = "pll3-2x";
|
||||||
|
};
|
||||||
|
|
||||||
pll4: clk@01c20018 {
|
pll4: clk@01c20018 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
compatible = "allwinner,sun4i-a10-pll1-clk";
|
compatible = "allwinner,sun4i-a10-pll1-clk";
|
||||||
|
@ -136,6 +162,23 @@
|
||||||
clock-output-names = "pll6_sata", "pll6_other", "pll6";
|
clock-output-names = "pll6_sata", "pll6_other", "pll6";
|
||||||
};
|
};
|
||||||
|
|
||||||
|
pll7: clk@01c20030 {
|
||||||
|
#clock-cells = <0>;
|
||||||
|
compatible = "allwinner,sun4i-a10-pll3-clk";
|
||||||
|
reg = <0x01c20030 0x4>;
|
||||||
|
clocks = <&osc3M>;
|
||||||
|
clock-output-names = "pll7";
|
||||||
|
};
|
||||||
|
|
||||||
|
pll7x2: pll7x2_clk {
|
||||||
|
compatible = "fixed-factor-clock";
|
||||||
|
#clock-cells = <0>;
|
||||||
|
clock-div = <1>;
|
||||||
|
clock-mult = <2>;
|
||||||
|
clocks = <&pll7>;
|
||||||
|
clock-output-names = "pll7-2x";
|
||||||
|
};
|
||||||
|
|
||||||
/* dummy is 200M */
|
/* dummy is 200M */
|
||||||
cpu: cpu@01c20054 {
|
cpu: cpu@01c20054 {
|
||||||
#clock-cells = <0>;
|
#clock-cells = <0>;
|
||||||
|
|
Loading…
Reference in New Issue