2009-04-30 15:02:49 +08:00
|
|
|
/*
|
|
|
|
* SuperH Timer Support - MTU2
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Magnus Damm
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/clockchips.h>
|
2009-05-03 16:57:17 +08:00
|
|
|
#include <linux/sh_timer.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2011-07-04 01:36:22 +08:00
|
|
|
#include <linux/module.h>
|
2012-03-14 05:40:14 +08:00
|
|
|
#include <linux/pm_domain.h>
|
2012-08-13 20:00:16 +08:00
|
|
|
#include <linux/pm_runtime.h>
|
2009-04-30 15:02:49 +08:00
|
|
|
|
|
|
|
struct sh_mtu2_priv {
|
|
|
|
void __iomem *mapbase;
|
|
|
|
struct clk *clk;
|
|
|
|
struct irqaction irqaction;
|
|
|
|
struct platform_device *pdev;
|
|
|
|
unsigned long rate;
|
|
|
|
unsigned long periodic;
|
|
|
|
struct clock_event_device ced;
|
|
|
|
};
|
|
|
|
|
2012-05-25 12:38:54 +08:00
|
|
|
static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
|
2009-04-30 15:02:49 +08:00
|
|
|
|
|
|
|
#define TSTR -1 /* shared register */
|
|
|
|
#define TCR 0 /* channel register */
|
|
|
|
#define TMDR 1 /* channel register */
|
|
|
|
#define TIOR 2 /* channel register */
|
|
|
|
#define TIER 3 /* channel register */
|
|
|
|
#define TSR 4 /* channel register */
|
|
|
|
#define TCNT 5 /* channel register */
|
|
|
|
#define TGR 6 /* channel register */
|
|
|
|
|
|
|
|
static unsigned long mtu2_reg_offs[] = {
|
|
|
|
[TCR] = 0,
|
|
|
|
[TMDR] = 1,
|
|
|
|
[TIOR] = 2,
|
|
|
|
[TIER] = 4,
|
|
|
|
[TSR] = 5,
|
|
|
|
[TCNT] = 6,
|
|
|
|
[TGR] = 8,
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline unsigned long sh_mtu2_read(struct sh_mtu2_priv *p, int reg_nr)
|
|
|
|
{
|
2009-05-03 16:57:17 +08:00
|
|
|
struct sh_timer_config *cfg = p->pdev->dev.platform_data;
|
2009-04-30 15:02:49 +08:00
|
|
|
void __iomem *base = p->mapbase;
|
|
|
|
unsigned long offs;
|
|
|
|
|
|
|
|
if (reg_nr == TSTR)
|
|
|
|
return ioread8(base + cfg->channel_offset);
|
|
|
|
|
|
|
|
offs = mtu2_reg_offs[reg_nr];
|
|
|
|
|
|
|
|
if ((reg_nr == TCNT) || (reg_nr == TGR))
|
|
|
|
return ioread16(base + offs);
|
|
|
|
else
|
|
|
|
return ioread8(base + offs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void sh_mtu2_write(struct sh_mtu2_priv *p, int reg_nr,
|
|
|
|
unsigned long value)
|
|
|
|
{
|
2009-05-03 16:57:17 +08:00
|
|
|
struct sh_timer_config *cfg = p->pdev->dev.platform_data;
|
2009-04-30 15:02:49 +08:00
|
|
|
void __iomem *base = p->mapbase;
|
|
|
|
unsigned long offs;
|
|
|
|
|
|
|
|
if (reg_nr == TSTR) {
|
|
|
|
iowrite8(value, base + cfg->channel_offset);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
offs = mtu2_reg_offs[reg_nr];
|
|
|
|
|
|
|
|
if ((reg_nr == TCNT) || (reg_nr == TGR))
|
|
|
|
iowrite16(value, base + offs);
|
|
|
|
else
|
|
|
|
iowrite8(value, base + offs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_mtu2_start_stop_ch(struct sh_mtu2_priv *p, int start)
|
|
|
|
{
|
2009-05-03 16:57:17 +08:00
|
|
|
struct sh_timer_config *cfg = p->pdev->dev.platform_data;
|
2009-04-30 15:02:49 +08:00
|
|
|
unsigned long flags, value;
|
|
|
|
|
|
|
|
/* start stop register shared by multiple timer channels */
|
2012-05-25 12:38:54 +08:00
|
|
|
raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
|
2009-04-30 15:02:49 +08:00
|
|
|
value = sh_mtu2_read(p, TSTR);
|
|
|
|
|
|
|
|
if (start)
|
|
|
|
value |= 1 << cfg->timer_bit;
|
|
|
|
else
|
|
|
|
value &= ~(1 << cfg->timer_bit);
|
|
|
|
|
|
|
|
sh_mtu2_write(p, TSTR, value);
|
2012-05-25 12:38:54 +08:00
|
|
|
raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
|
2009-04-30 15:02:49 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int sh_mtu2_enable(struct sh_mtu2_priv *p)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2012-08-13 20:00:16 +08:00
|
|
|
pm_runtime_get_sync(&p->pdev->dev);
|
|
|
|
dev_pm_syscore_device(&p->pdev->dev, true);
|
|
|
|
|
2009-04-30 15:02:49 +08:00
|
|
|
/* enable clock */
|
|
|
|
ret = clk_enable(p->clk);
|
|
|
|
if (ret) {
|
2010-03-10 15:26:25 +08:00
|
|
|
dev_err(&p->pdev->dev, "cannot enable clock\n");
|
2009-04-30 15:02:49 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* make sure channel is disabled */
|
|
|
|
sh_mtu2_start_stop_ch(p, 0);
|
|
|
|
|
|
|
|
p->rate = clk_get_rate(p->clk) / 64;
|
|
|
|
p->periodic = (p->rate + HZ/2) / HZ;
|
|
|
|
|
|
|
|
/* "Periodic Counter Operation" */
|
|
|
|
sh_mtu2_write(p, TCR, 0x23); /* TGRA clear, divide clock by 64 */
|
|
|
|
sh_mtu2_write(p, TIOR, 0);
|
|
|
|
sh_mtu2_write(p, TGR, p->periodic);
|
|
|
|
sh_mtu2_write(p, TCNT, 0);
|
|
|
|
sh_mtu2_write(p, TMDR, 0);
|
|
|
|
sh_mtu2_write(p, TIER, 0x01);
|
|
|
|
|
|
|
|
/* enable channel */
|
|
|
|
sh_mtu2_start_stop_ch(p, 1);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_mtu2_disable(struct sh_mtu2_priv *p)
|
|
|
|
{
|
|
|
|
/* disable channel */
|
|
|
|
sh_mtu2_start_stop_ch(p, 0);
|
|
|
|
|
|
|
|
/* stop clock */
|
|
|
|
clk_disable(p->clk);
|
2012-08-13 20:00:16 +08:00
|
|
|
|
|
|
|
dev_pm_syscore_device(&p->pdev->dev, false);
|
|
|
|
pm_runtime_put(&p->pdev->dev);
|
2009-04-30 15:02:49 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
struct sh_mtu2_priv *p = dev_id;
|
|
|
|
|
|
|
|
/* acknowledge interrupt */
|
|
|
|
sh_mtu2_read(p, TSR);
|
|
|
|
sh_mtu2_write(p, TSR, 0xfe);
|
|
|
|
|
|
|
|
/* notify clockevent layer */
|
|
|
|
p->ced.event_handler(&p->ced);
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct sh_mtu2_priv *ced_to_sh_mtu2(struct clock_event_device *ced)
|
|
|
|
{
|
|
|
|
return container_of(ced, struct sh_mtu2_priv, ced);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
|
|
|
|
struct clock_event_device *ced)
|
|
|
|
{
|
|
|
|
struct sh_mtu2_priv *p = ced_to_sh_mtu2(ced);
|
|
|
|
int disabled = 0;
|
|
|
|
|
|
|
|
/* deal with old setting first */
|
|
|
|
switch (ced->mode) {
|
|
|
|
case CLOCK_EVT_MODE_PERIODIC:
|
|
|
|
sh_mtu2_disable(p);
|
|
|
|
disabled = 1;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (mode) {
|
|
|
|
case CLOCK_EVT_MODE_PERIODIC:
|
2010-03-10 15:26:25 +08:00
|
|
|
dev_info(&p->pdev->dev, "used for periodic clock events\n");
|
2009-04-30 15:02:49 +08:00
|
|
|
sh_mtu2_enable(p);
|
|
|
|
break;
|
|
|
|
case CLOCK_EVT_MODE_UNUSED:
|
|
|
|
if (!disabled)
|
|
|
|
sh_mtu2_disable(p);
|
|
|
|
break;
|
|
|
|
case CLOCK_EVT_MODE_SHUTDOWN:
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-06 07:43:41 +08:00
|
|
|
static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
|
|
|
|
{
|
|
|
|
pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->pdev->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
|
|
|
|
{
|
|
|
|
pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->pdev->dev);
|
|
|
|
}
|
|
|
|
|
2009-04-30 15:02:49 +08:00
|
|
|
static void sh_mtu2_register_clockevent(struct sh_mtu2_priv *p,
|
|
|
|
char *name, unsigned long rating)
|
|
|
|
{
|
|
|
|
struct clock_event_device *ced = &p->ced;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
memset(ced, 0, sizeof(*ced));
|
|
|
|
|
|
|
|
ced->name = name;
|
|
|
|
ced->features = CLOCK_EVT_FEAT_PERIODIC;
|
|
|
|
ced->rating = rating;
|
|
|
|
ced->cpumask = cpumask_of(0);
|
|
|
|
ced->set_mode = sh_mtu2_clock_event_mode;
|
2012-08-06 07:43:41 +08:00
|
|
|
ced->suspend = sh_mtu2_clock_event_suspend;
|
|
|
|
ced->resume = sh_mtu2_clock_event_resume;
|
2009-04-30 15:02:49 +08:00
|
|
|
|
2010-03-10 15:26:25 +08:00
|
|
|
dev_info(&p->pdev->dev, "used for clock events\n");
|
2010-02-25 15:37:46 +08:00
|
|
|
clockevents_register_device(ced);
|
|
|
|
|
2009-04-30 15:02:49 +08:00
|
|
|
ret = setup_irq(p->irqaction.irq, &p->irqaction);
|
|
|
|
if (ret) {
|
2010-03-10 15:26:25 +08:00
|
|
|
dev_err(&p->pdev->dev, "failed to request irq %d\n",
|
|
|
|
p->irqaction.irq);
|
2009-04-30 15:02:49 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-03 17:05:42 +08:00
|
|
|
static int sh_mtu2_register(struct sh_mtu2_priv *p, char *name,
|
|
|
|
unsigned long clockevent_rating)
|
2009-04-30 15:02:49 +08:00
|
|
|
{
|
|
|
|
if (clockevent_rating)
|
|
|
|
sh_mtu2_register_clockevent(p, name, clockevent_rating);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sh_mtu2_setup(struct sh_mtu2_priv *p, struct platform_device *pdev)
|
|
|
|
{
|
2009-05-03 16:57:17 +08:00
|
|
|
struct sh_timer_config *cfg = pdev->dev.platform_data;
|
2009-04-30 15:02:49 +08:00
|
|
|
struct resource *res;
|
|
|
|
int irq, ret;
|
|
|
|
ret = -ENXIO;
|
|
|
|
|
|
|
|
memset(p, 0, sizeof(*p));
|
|
|
|
p->pdev = pdev;
|
|
|
|
|
|
|
|
if (!cfg) {
|
|
|
|
dev_err(&p->pdev->dev, "missing platform data\n");
|
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
|
|
|
platform_set_drvdata(pdev, p);
|
|
|
|
|
|
|
|
res = platform_get_resource(p->pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res) {
|
|
|
|
dev_err(&p->pdev->dev, "failed to get I/O memory\n");
|
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
|
|
|
irq = platform_get_irq(p->pdev, 0);
|
|
|
|
if (irq < 0) {
|
|
|
|
dev_err(&p->pdev->dev, "failed to get irq\n");
|
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* map memory, let mapbase point to our channel */
|
|
|
|
p->mapbase = ioremap_nocache(res->start, resource_size(res));
|
|
|
|
if (p->mapbase == NULL) {
|
2010-03-10 15:26:25 +08:00
|
|
|
dev_err(&p->pdev->dev, "failed to remap I/O memory\n");
|
2009-04-30 15:02:49 +08:00
|
|
|
goto err0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* setup data for setup_irq() (too early for request_irq()) */
|
2010-03-10 15:26:25 +08:00
|
|
|
p->irqaction.name = dev_name(&p->pdev->dev);
|
2009-04-30 15:02:49 +08:00
|
|
|
p->irqaction.handler = sh_mtu2_interrupt;
|
|
|
|
p->irqaction.dev_id = p;
|
|
|
|
p->irqaction.irq = irq;
|
2010-04-15 10:59:28 +08:00
|
|
|
p->irqaction.flags = IRQF_DISABLED | IRQF_TIMER | \
|
|
|
|
IRQF_IRQPOLL | IRQF_NOBALANCING;
|
2009-04-30 15:02:49 +08:00
|
|
|
|
|
|
|
/* get hold of clock */
|
2010-03-29 15:55:43 +08:00
|
|
|
p->clk = clk_get(&p->pdev->dev, "mtu2_fck");
|
2009-04-30 15:02:49 +08:00
|
|
|
if (IS_ERR(p->clk)) {
|
2010-10-13 15:36:38 +08:00
|
|
|
dev_err(&p->pdev->dev, "cannot get clock\n");
|
|
|
|
ret = PTR_ERR(p->clk);
|
|
|
|
goto err1;
|
2009-04-30 15:02:49 +08:00
|
|
|
}
|
|
|
|
|
2013-11-08 18:07:59 +08:00
|
|
|
ret = clk_prepare(p->clk);
|
|
|
|
if (ret < 0)
|
|
|
|
goto err2;
|
|
|
|
|
2013-11-08 18:07:59 +08:00
|
|
|
ret = sh_mtu2_register(p, (char *)dev_name(&p->pdev->dev),
|
|
|
|
cfg->clockevent_rating);
|
|
|
|
if (ret < 0)
|
2013-11-08 18:07:59 +08:00
|
|
|
goto err3;
|
2013-11-08 18:07:59 +08:00
|
|
|
|
|
|
|
return 0;
|
2013-11-08 18:07:59 +08:00
|
|
|
err3:
|
|
|
|
clk_unprepare(p->clk);
|
2013-11-08 18:07:59 +08:00
|
|
|
err2:
|
|
|
|
clk_put(p->clk);
|
2009-04-30 15:02:49 +08:00
|
|
|
err1:
|
|
|
|
iounmap(p->mapbase);
|
|
|
|
err0:
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-12-22 07:11:38 +08:00
|
|
|
static int sh_mtu2_probe(struct platform_device *pdev)
|
2009-04-30 15:02:49 +08:00
|
|
|
{
|
|
|
|
struct sh_mtu2_priv *p = platform_get_drvdata(pdev);
|
2012-08-13 20:00:16 +08:00
|
|
|
struct sh_timer_config *cfg = pdev->dev.platform_data;
|
2009-04-30 15:02:49 +08:00
|
|
|
int ret;
|
2012-03-14 05:40:14 +08:00
|
|
|
|
2012-08-06 07:43:41 +08:00
|
|
|
if (!is_early_platform_device(pdev)) {
|
2012-08-13 20:00:16 +08:00
|
|
|
pm_runtime_set_active(&pdev->dev);
|
|
|
|
pm_runtime_enable(&pdev->dev);
|
2012-08-06 07:43:41 +08:00
|
|
|
}
|
2009-04-30 15:02:49 +08:00
|
|
|
|
|
|
|
if (p) {
|
2010-03-10 15:26:25 +08:00
|
|
|
dev_info(&pdev->dev, "kept as earlytimer\n");
|
2012-08-13 20:00:16 +08:00
|
|
|
goto out;
|
2009-04-30 15:02:49 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
p = kmalloc(sizeof(*p), GFP_KERNEL);
|
|
|
|
if (p == NULL) {
|
|
|
|
dev_err(&pdev->dev, "failed to allocate driver data\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = sh_mtu2_setup(p, pdev);
|
|
|
|
if (ret) {
|
|
|
|
kfree(p);
|
|
|
|
platform_set_drvdata(pdev, NULL);
|
2012-08-13 20:00:16 +08:00
|
|
|
pm_runtime_idle(&pdev->dev);
|
|
|
|
return ret;
|
2009-04-30 15:02:49 +08:00
|
|
|
}
|
2012-08-13 20:00:16 +08:00
|
|
|
if (is_early_platform_device(pdev))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
out:
|
|
|
|
if (cfg->clockevent_rating)
|
|
|
|
pm_runtime_irq_safe(&pdev->dev);
|
|
|
|
else
|
|
|
|
pm_runtime_idle(&pdev->dev);
|
|
|
|
|
|
|
|
return 0;
|
2009-04-30 15:02:49 +08:00
|
|
|
}
|
|
|
|
|
2012-12-22 07:11:38 +08:00
|
|
|
static int sh_mtu2_remove(struct platform_device *pdev)
|
2009-04-30 15:02:49 +08:00
|
|
|
{
|
|
|
|
return -EBUSY; /* cannot unregister clockevent */
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver sh_mtu2_device_driver = {
|
|
|
|
.probe = sh_mtu2_probe,
|
2012-12-22 07:11:38 +08:00
|
|
|
.remove = sh_mtu2_remove,
|
2009-04-30 15:02:49 +08:00
|
|
|
.driver = {
|
|
|
|
.name = "sh_mtu2",
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init sh_mtu2_init(void)
|
|
|
|
{
|
|
|
|
return platform_driver_register(&sh_mtu2_device_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit sh_mtu2_exit(void)
|
|
|
|
{
|
|
|
|
platform_driver_unregister(&sh_mtu2_device_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
early_platform_init("earlytimer", &sh_mtu2_device_driver);
|
2013-03-05 14:40:42 +08:00
|
|
|
subsys_initcall(sh_mtu2_init);
|
2009-04-30 15:02:49 +08:00
|
|
|
module_exit(sh_mtu2_exit);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Magnus Damm");
|
|
|
|
MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
|
|
|
|
MODULE_LICENSE("GPL v2");
|