2019-06-01 16:09:00 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2015-01-18 02:15:14 +08:00
|
|
|
/*
|
|
|
|
* Pin controller and GPIO driver for Amlogic Meson SoCs
|
|
|
|
*
|
|
|
|
* Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The available pins are organized in banks (A,B,C,D,E,X,Y,Z,AO,
|
2015-03-20 05:34:11 +08:00
|
|
|
* BOOT,CARD for meson6, X,Y,DV,H,Z,AO,BOOT,CARD for meson8 and
|
|
|
|
* X,Y,DV,H,AO,BOOT,CARD,DIF for meson8b) and each bank has a
|
|
|
|
* variable number of pins.
|
2015-01-18 02:15:14 +08:00
|
|
|
*
|
|
|
|
* The AO bank is special because it belongs to the Always-On power
|
|
|
|
* domain which can't be powered off; the bank also uses a set of
|
|
|
|
* registers different from the other banks.
|
|
|
|
*
|
2016-08-14 01:41:18 +08:00
|
|
|
* For each pin controller there are 4 different register ranges that
|
|
|
|
* control the following properties of the pins:
|
2015-01-18 02:15:14 +08:00
|
|
|
* 1) pin muxing
|
|
|
|
* 2) pull enable/disable
|
|
|
|
* 3) pull up/down
|
|
|
|
* 4) GPIO direction, output value, input value
|
|
|
|
*
|
|
|
|
* In some cases the register ranges for pull enable and pull
|
|
|
|
* direction are the same and thus there are only 3 register ranges.
|
|
|
|
*
|
2019-01-17 18:23:14 +08:00
|
|
|
* Since Meson G12A SoC, the ao register ranges for gpio, pull enable
|
|
|
|
* and pull direction are the same, so there are only 2 register ranges.
|
|
|
|
*
|
2015-01-18 02:15:14 +08:00
|
|
|
* For the pull and GPIO configuration every bank uses a contiguous
|
|
|
|
* set of bits in the register sets described above; the same register
|
|
|
|
* can be shared by more banks with different offsets.
|
|
|
|
*
|
|
|
|
* In addition to this there are some registers shared between all
|
|
|
|
* banks that control the IRQ functionality. This feature is not
|
|
|
|
* supported at the moment by the driver.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/device.h>
|
2018-09-13 19:58:21 +08:00
|
|
|
#include <linux/gpio/driver.h>
|
2015-01-18 02:15:14 +08:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
2017-10-12 20:40:25 +08:00
|
|
|
#include <linux/of_device.h>
|
2015-01-18 02:15:14 +08:00
|
|
|
#include <linux/pinctrl/pinconf-generic.h>
|
|
|
|
#include <linux/pinctrl/pinconf.h>
|
|
|
|
#include <linux/pinctrl/pinctrl.h>
|
|
|
|
#include <linux/pinctrl/pinmux.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
|
|
|
|
#include "../core.h"
|
|
|
|
#include "../pinctrl-utils.h"
|
|
|
|
#include "pinctrl-meson.h"
|
|
|
|
|
|
|
|
/**
|
|
|
|
* meson_get_bank() - find the bank containing a given pin
|
|
|
|
*
|
2016-08-14 01:41:18 +08:00
|
|
|
* @pc: the pinctrl instance
|
2015-01-18 02:15:14 +08:00
|
|
|
* @pin: the pin number
|
|
|
|
* @bank: the found bank
|
|
|
|
*
|
|
|
|
* Return: 0 on success, a negative value on error
|
|
|
|
*/
|
2016-08-14 01:41:18 +08:00
|
|
|
static int meson_get_bank(struct meson_pinctrl *pc, unsigned int pin,
|
2015-01-18 02:15:14 +08:00
|
|
|
struct meson_bank **bank)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
for (i = 0; i < pc->data->num_banks; i++) {
|
|
|
|
if (pin >= pc->data->banks[i].first &&
|
|
|
|
pin <= pc->data->banks[i].last) {
|
|
|
|
*bank = &pc->data->banks[i];
|
2015-01-18 02:15:14 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* meson_calc_reg_and_bit() - calculate register and bit for a pin
|
|
|
|
*
|
|
|
|
* @bank: the bank containing the pin
|
|
|
|
* @pin: the pin number
|
|
|
|
* @reg_type: the type of register needed (pull-enable, pull, etc...)
|
|
|
|
* @reg: the computed register offset
|
|
|
|
* @bit: the computed bit
|
|
|
|
*/
|
|
|
|
static void meson_calc_reg_and_bit(struct meson_bank *bank, unsigned int pin,
|
|
|
|
enum meson_reg_type reg_type,
|
|
|
|
unsigned int *reg, unsigned int *bit)
|
|
|
|
{
|
|
|
|
struct meson_reg_desc *desc = &bank->regs[reg_type];
|
|
|
|
|
|
|
|
*reg = desc->reg * 4;
|
|
|
|
*bit = desc->bit + pin - bank->first;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_get_groups_count(struct pinctrl_dev *pcdev)
|
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
|
|
|
|
return pc->data->num_groups;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const char *meson_get_group_name(struct pinctrl_dev *pcdev,
|
|
|
|
unsigned selector)
|
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
|
|
|
|
return pc->data->groups[selector].name;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_get_group_pins(struct pinctrl_dev *pcdev, unsigned selector,
|
|
|
|
const unsigned **pins, unsigned *num_pins)
|
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
|
|
|
|
*pins = pc->data->groups[selector].pins;
|
|
|
|
*num_pins = pc->data->groups[selector].num_pins;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void meson_pin_dbg_show(struct pinctrl_dev *pcdev, struct seq_file *s,
|
|
|
|
unsigned offset)
|
|
|
|
{
|
|
|
|
seq_printf(s, " %s", dev_name(pcdev->dev));
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct pinctrl_ops meson_pctrl_ops = {
|
|
|
|
.get_groups_count = meson_get_groups_count,
|
|
|
|
.get_group_name = meson_get_group_name,
|
|
|
|
.get_group_pins = meson_get_group_pins,
|
|
|
|
.dt_node_to_map = pinconf_generic_dt_node_to_map_all,
|
2016-03-31 19:44:42 +08:00
|
|
|
.dt_free_map = pinctrl_utils_free_map,
|
2015-01-18 02:15:14 +08:00
|
|
|
.pin_dbg_show = meson_pin_dbg_show,
|
|
|
|
};
|
|
|
|
|
2017-10-12 20:40:26 +08:00
|
|
|
int meson_pmx_get_funcs_count(struct pinctrl_dev *pcdev)
|
2015-01-18 02:15:14 +08:00
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
|
|
|
|
return pc->data->num_funcs;
|
|
|
|
}
|
|
|
|
|
2017-10-12 20:40:26 +08:00
|
|
|
const char *meson_pmx_get_func_name(struct pinctrl_dev *pcdev,
|
|
|
|
unsigned selector)
|
2015-01-18 02:15:14 +08:00
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
|
|
|
|
return pc->data->funcs[selector].name;
|
|
|
|
}
|
|
|
|
|
2017-10-12 20:40:26 +08:00
|
|
|
int meson_pmx_get_groups(struct pinctrl_dev *pcdev, unsigned selector,
|
|
|
|
const char * const **groups,
|
|
|
|
unsigned * const num_groups)
|
2015-01-18 02:15:14 +08:00
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
|
|
|
|
*groups = pc->data->funcs[selector].groups;
|
|
|
|
*num_groups = pc->data->funcs[selector].num_groups;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-05-16 23:13:39 +08:00
|
|
|
static int meson_pinconf_set_gpio_bit(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
unsigned int reg_type,
|
|
|
|
bool arg)
|
2015-01-18 02:15:14 +08:00
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
|
|
|
unsigned int reg, bit;
|
2019-05-16 23:13:39 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
meson_calc_reg_and_bit(bank, pin, reg_type, ®, &bit);
|
|
|
|
return regmap_update_bits(pc->reg_gpio, reg, BIT(bit),
|
|
|
|
arg ? BIT(bit) : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_get_gpio_bit(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
unsigned int reg_type)
|
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
|
|
|
unsigned int reg, bit, val;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
meson_calc_reg_and_bit(bank, pin, reg_type, ®, &bit);
|
|
|
|
ret = regmap_read(pc->reg_gpio, reg, &val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return BIT(bit) & val ? 1 : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_set_output(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
bool out)
|
|
|
|
{
|
|
|
|
return meson_pinconf_set_gpio_bit(pc, pin, REG_DIR, !out);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_get_output(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin)
|
|
|
|
{
|
|
|
|
int ret = meson_pinconf_get_gpio_bit(pc, pin, REG_DIR);
|
|
|
|
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return !ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_set_drive(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
bool high)
|
|
|
|
{
|
|
|
|
return meson_pinconf_set_gpio_bit(pc, pin, REG_OUT, high);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_get_drive(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin)
|
|
|
|
{
|
|
|
|
return meson_pinconf_get_gpio_bit(pc, pin, REG_OUT);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_set_output_drive(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
bool high)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = meson_pinconf_set_output(pc, pin, true);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return meson_pinconf_set_drive(pc, pin, high);
|
|
|
|
}
|
|
|
|
|
2019-05-14 16:26:50 +08:00
|
|
|
static int meson_pinconf_disable_bias(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin)
|
2015-01-18 02:15:14 +08:00
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
2019-05-14 16:26:50 +08:00
|
|
|
unsigned int reg, bit = 0;
|
|
|
|
int ret;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-05-14 16:26:50 +08:00
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_PULLEN, ®, &bit);
|
|
|
|
ret = regmap_update_bits(pc->reg_pullen, reg, BIT(bit), 0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_enable_bias(struct meson_pinctrl *pc, unsigned int pin,
|
|
|
|
bool pull_up)
|
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
|
|
|
unsigned int reg, bit, val = 0;
|
|
|
|
int ret;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-05-14 16:26:50 +08:00
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_PULL, ®, &bit);
|
|
|
|
if (pull_up)
|
|
|
|
val = BIT(bit);
|
|
|
|
|
|
|
|
ret = regmap_update_bits(pc->reg_pull, reg, BIT(bit), val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_PULLEN, ®, &bit);
|
|
|
|
ret = regmap_update_bits(pc->reg_pullen, reg, BIT(bit), BIT(bit));
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-05-14 16:26:51 +08:00
|
|
|
static int meson_pinconf_set_drive_strength(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
u16 drive_strength_ua)
|
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
|
|
|
unsigned int reg, bit, ds_val;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!pc->reg_ds) {
|
|
|
|
dev_err(pc->dev, "drive-strength not supported\n");
|
|
|
|
return -ENOTSUPP;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_DS, ®, &bit);
|
|
|
|
bit = bit << 1;
|
|
|
|
|
|
|
|
if (drive_strength_ua <= 500) {
|
|
|
|
ds_val = MESON_PINCONF_DRV_500UA;
|
|
|
|
} else if (drive_strength_ua <= 2500) {
|
|
|
|
ds_val = MESON_PINCONF_DRV_2500UA;
|
|
|
|
} else if (drive_strength_ua <= 3000) {
|
|
|
|
ds_val = MESON_PINCONF_DRV_3000UA;
|
|
|
|
} else if (drive_strength_ua <= 4000) {
|
|
|
|
ds_val = MESON_PINCONF_DRV_4000UA;
|
|
|
|
} else {
|
|
|
|
dev_warn_once(pc->dev,
|
|
|
|
"pin %u: invalid drive-strength : %d , default to 4mA\n",
|
|
|
|
pin, drive_strength_ua);
|
|
|
|
ds_val = MESON_PINCONF_DRV_4000UA;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = regmap_update_bits(pc->reg_ds, reg, 0x3 << bit, ds_val << bit);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-05-14 16:26:50 +08:00
|
|
|
static int meson_pinconf_set(struct pinctrl_dev *pcdev, unsigned int pin,
|
|
|
|
unsigned long *configs, unsigned num_configs)
|
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
enum pin_config_param param;
|
2019-05-16 23:13:39 +08:00
|
|
|
unsigned int arg = 0;
|
2019-05-14 16:26:50 +08:00
|
|
|
int i, ret;
|
|
|
|
|
2015-01-18 02:15:14 +08:00
|
|
|
for (i = 0; i < num_configs; i++) {
|
|
|
|
param = pinconf_to_config_param(configs[i]);
|
|
|
|
|
2019-05-16 23:13:39 +08:00
|
|
|
switch (param) {
|
|
|
|
case PIN_CONFIG_DRIVE_STRENGTH_UA:
|
|
|
|
case PIN_CONFIG_OUTPUT_ENABLE:
|
|
|
|
case PIN_CONFIG_OUTPUT:
|
|
|
|
arg = pinconf_to_config_argument(configs[i]);
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2015-01-18 02:15:14 +08:00
|
|
|
switch (param) {
|
|
|
|
case PIN_CONFIG_BIAS_DISABLE:
|
2019-05-14 16:26:50 +08:00
|
|
|
ret = meson_pinconf_disable_bias(pc, pin);
|
2015-01-18 02:15:14 +08:00
|
|
|
break;
|
|
|
|
case PIN_CONFIG_BIAS_PULL_UP:
|
2019-05-14 16:26:50 +08:00
|
|
|
ret = meson_pinconf_enable_bias(pc, pin, true);
|
2015-01-18 02:15:14 +08:00
|
|
|
break;
|
|
|
|
case PIN_CONFIG_BIAS_PULL_DOWN:
|
2019-05-14 16:26:50 +08:00
|
|
|
ret = meson_pinconf_enable_bias(pc, pin, false);
|
2015-01-18 02:15:14 +08:00
|
|
|
break;
|
2019-05-14 16:26:51 +08:00
|
|
|
case PIN_CONFIG_DRIVE_STRENGTH_UA:
|
2019-05-16 23:13:39 +08:00
|
|
|
ret = meson_pinconf_set_drive_strength(pc, pin, arg);
|
|
|
|
break;
|
|
|
|
case PIN_CONFIG_OUTPUT_ENABLE:
|
|
|
|
ret = meson_pinconf_set_output(pc, pin, arg);
|
|
|
|
break;
|
|
|
|
case PIN_CONFIG_OUTPUT:
|
|
|
|
ret = meson_pinconf_set_output_drive(pc, pin, arg);
|
2015-01-18 02:15:14 +08:00
|
|
|
break;
|
|
|
|
default:
|
2019-05-16 23:13:39 +08:00
|
|
|
ret = -ENOTSUPP;
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
2019-05-16 23:13:39 +08:00
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_get_pull(struct meson_pinctrl *pc, unsigned int pin)
|
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
|
|
|
unsigned int reg, bit, val;
|
|
|
|
int ret, conf;
|
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_PULLEN, ®, &bit);
|
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
ret = regmap_read(pc->reg_pullen, reg, &val);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (!(val & BIT(bit))) {
|
|
|
|
conf = PIN_CONFIG_BIAS_DISABLE;
|
|
|
|
} else {
|
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_PULL, ®, &bit);
|
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
ret = regmap_read(pc->reg_pull, reg, &val);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (val & BIT(bit))
|
|
|
|
conf = PIN_CONFIG_BIAS_PULL_UP;
|
|
|
|
else
|
|
|
|
conf = PIN_CONFIG_BIAS_PULL_DOWN;
|
|
|
|
}
|
|
|
|
|
|
|
|
return conf;
|
|
|
|
}
|
|
|
|
|
2019-05-14 16:26:51 +08:00
|
|
|
static int meson_pinconf_get_drive_strength(struct meson_pinctrl *pc,
|
|
|
|
unsigned int pin,
|
|
|
|
u16 *drive_strength_ua)
|
|
|
|
{
|
|
|
|
struct meson_bank *bank;
|
|
|
|
unsigned int reg, bit;
|
|
|
|
unsigned int val;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!pc->reg_ds)
|
|
|
|
return -ENOTSUPP;
|
|
|
|
|
|
|
|
ret = meson_get_bank(pc, pin, &bank);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
meson_calc_reg_and_bit(bank, pin, REG_DS, ®, &bit);
|
|
|
|
|
|
|
|
ret = regmap_read(pc->reg_ds, reg, &val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
switch ((val >> bit) & 0x3) {
|
|
|
|
case MESON_PINCONF_DRV_500UA:
|
|
|
|
*drive_strength_ua = 500;
|
|
|
|
break;
|
|
|
|
case MESON_PINCONF_DRV_2500UA:
|
|
|
|
*drive_strength_ua = 2500;
|
|
|
|
break;
|
|
|
|
case MESON_PINCONF_DRV_3000UA:
|
|
|
|
*drive_strength_ua = 3000;
|
|
|
|
break;
|
|
|
|
case MESON_PINCONF_DRV_4000UA:
|
|
|
|
*drive_strength_ua = 4000;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-01-18 02:15:14 +08:00
|
|
|
static int meson_pinconf_get(struct pinctrl_dev *pcdev, unsigned int pin,
|
|
|
|
unsigned long *config)
|
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
enum pin_config_param param = pinconf_to_config_param(*config);
|
|
|
|
u16 arg;
|
2019-05-14 16:26:51 +08:00
|
|
|
int ret;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
|
|
|
switch (param) {
|
|
|
|
case PIN_CONFIG_BIAS_DISABLE:
|
|
|
|
case PIN_CONFIG_BIAS_PULL_DOWN:
|
|
|
|
case PIN_CONFIG_BIAS_PULL_UP:
|
|
|
|
if (meson_pinconf_get_pull(pc, pin) == param)
|
|
|
|
arg = 1;
|
|
|
|
else
|
|
|
|
return -EINVAL;
|
|
|
|
break;
|
2019-05-14 16:26:51 +08:00
|
|
|
case PIN_CONFIG_DRIVE_STRENGTH_UA:
|
|
|
|
ret = meson_pinconf_get_drive_strength(pc, pin, &arg);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
break;
|
2019-05-16 23:13:39 +08:00
|
|
|
case PIN_CONFIG_OUTPUT_ENABLE:
|
|
|
|
ret = meson_pinconf_get_output(pc, pin);
|
|
|
|
if (ret <= 0)
|
|
|
|
return -EINVAL;
|
|
|
|
arg = 1;
|
|
|
|
break;
|
|
|
|
case PIN_CONFIG_OUTPUT:
|
|
|
|
ret = meson_pinconf_get_output(pc, pin);
|
|
|
|
if (ret <= 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
ret = meson_pinconf_get_drive(pc, pin);
|
|
|
|
if (ret < 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
arg = ret;
|
|
|
|
break;
|
|
|
|
|
2015-01-18 02:15:14 +08:00
|
|
|
default:
|
|
|
|
return -ENOTSUPP;
|
|
|
|
}
|
|
|
|
|
|
|
|
*config = pinconf_to_config_packed(param, arg);
|
|
|
|
dev_dbg(pc->dev, "pinconf for pin %u is %lu\n", pin, *config);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_group_set(struct pinctrl_dev *pcdev,
|
|
|
|
unsigned int num_group,
|
|
|
|
unsigned long *configs, unsigned num_configs)
|
|
|
|
{
|
|
|
|
struct meson_pinctrl *pc = pinctrl_dev_get_drvdata(pcdev);
|
|
|
|
struct meson_pmx_group *group = &pc->data->groups[num_group];
|
|
|
|
int i;
|
|
|
|
|
|
|
|
dev_dbg(pc->dev, "set pinconf for group %s\n", group->name);
|
|
|
|
|
|
|
|
for (i = 0; i < group->num_pins; i++) {
|
|
|
|
meson_pinconf_set(pcdev, group->pins[i], configs,
|
|
|
|
num_configs);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinconf_group_get(struct pinctrl_dev *pcdev,
|
|
|
|
unsigned int group, unsigned long *config)
|
|
|
|
{
|
2017-09-20 22:08:15 +08:00
|
|
|
return -ENOTSUPP;
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct pinconf_ops meson_pinconf_ops = {
|
|
|
|
.pin_config_get = meson_pinconf_get,
|
|
|
|
.pin_config_set = meson_pinconf_set,
|
|
|
|
.pin_config_group_get = meson_pinconf_group_get,
|
|
|
|
.pin_config_group_set = meson_pinconf_group_set,
|
|
|
|
.is_generic = true,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int meson_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
|
|
|
|
{
|
2019-05-16 23:13:39 +08:00
|
|
|
return meson_pinconf_set_output(gpiochip_get_data(chip), gpio, false);
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
|
|
|
|
int value)
|
|
|
|
{
|
2019-05-16 23:13:39 +08:00
|
|
|
return meson_pinconf_set_output_drive(gpiochip_get_data(chip),
|
|
|
|
gpio, value);
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void meson_gpio_set(struct gpio_chip *chip, unsigned gpio, int value)
|
|
|
|
{
|
2019-05-16 23:13:39 +08:00
|
|
|
meson_pinconf_set_drive(gpiochip_get_data(chip), gpio, value);
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_gpio_get(struct gpio_chip *chip, unsigned gpio)
|
|
|
|
{
|
2016-08-14 01:41:18 +08:00
|
|
|
struct meson_pinctrl *pc = gpiochip_get_data(chip);
|
2017-09-20 21:39:25 +08:00
|
|
|
unsigned int reg, bit, val;
|
2015-01-18 02:15:14 +08:00
|
|
|
struct meson_bank *bank;
|
|
|
|
int ret;
|
|
|
|
|
2017-09-20 21:39:25 +08:00
|
|
|
ret = meson_get_bank(pc, gpio, &bank);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2017-09-20 21:39:25 +08:00
|
|
|
meson_calc_reg_and_bit(bank, gpio, REG_IN, ®, &bit);
|
2016-08-14 01:41:18 +08:00
|
|
|
regmap_read(pc->reg_gpio, reg, &val);
|
2015-01-18 02:15:14 +08:00
|
|
|
|
|
|
|
return !!(val & BIT(bit));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_gpiolib_register(struct meson_pinctrl *pc)
|
|
|
|
{
|
2016-03-02 06:04:34 +08:00
|
|
|
int ret;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->chip.label = pc->data->name;
|
|
|
|
pc->chip.parent = pc->dev;
|
2017-09-20 21:39:20 +08:00
|
|
|
pc->chip.request = gpiochip_generic_request;
|
|
|
|
pc->chip.free = gpiochip_generic_free;
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->chip.direction_input = meson_gpio_direction_input;
|
|
|
|
pc->chip.direction_output = meson_gpio_direction_output;
|
|
|
|
pc->chip.get = meson_gpio_get;
|
|
|
|
pc->chip.set = meson_gpio_set;
|
2017-09-20 21:39:20 +08:00
|
|
|
pc->chip.base = -1;
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->chip.ngpio = pc->data->num_pins;
|
|
|
|
pc->chip.can_sleep = false;
|
|
|
|
pc->chip.of_node = pc->of_node;
|
|
|
|
pc->chip.of_gpio_n_cells = 2;
|
|
|
|
|
|
|
|
ret = gpiochip_add_data(&pc->chip, pc);
|
2016-03-02 06:04:34 +08:00
|
|
|
if (ret) {
|
|
|
|
dev_err(pc->dev, "can't add gpio chip %s\n",
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->data->name);
|
2017-03-24 00:27:28 +08:00
|
|
|
return ret;
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct regmap_config meson_regmap_config = {
|
|
|
|
.reg_bits = 32,
|
|
|
|
.val_bits = 32,
|
|
|
|
.reg_stride = 4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct regmap *meson_map_resource(struct meson_pinctrl *pc,
|
|
|
|
struct device_node *node, char *name)
|
|
|
|
{
|
|
|
|
struct resource res;
|
|
|
|
void __iomem *base;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
i = of_property_match_string(node, "reg-names", name);
|
|
|
|
if (of_address_to_resource(node, i, &res))
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
return NULL;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
|
|
|
base = devm_ioremap_resource(pc->dev, &res);
|
|
|
|
if (IS_ERR(base))
|
|
|
|
return ERR_CAST(base);
|
|
|
|
|
|
|
|
meson_regmap_config.max_register = resource_size(&res) - 4;
|
|
|
|
meson_regmap_config.name = devm_kasprintf(pc->dev, GFP_KERNEL,
|
2018-08-28 09:52:41 +08:00
|
|
|
"%pOFn-%s", node,
|
2015-01-18 02:15:14 +08:00
|
|
|
name);
|
|
|
|
if (!meson_regmap_config.name)
|
|
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
|
|
|
|
return devm_regmap_init_mmio(pc->dev, base, &meson_regmap_config);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int meson_pinctrl_parse_dt(struct meson_pinctrl *pc,
|
|
|
|
struct device_node *node)
|
|
|
|
{
|
2016-08-14 01:41:18 +08:00
|
|
|
struct device_node *np, *gpio_np = NULL;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
|
|
|
for_each_child_of_node(node, np) {
|
|
|
|
if (!of_find_property(np, "gpio-controller", NULL))
|
|
|
|
continue;
|
2016-08-14 01:41:18 +08:00
|
|
|
if (gpio_np) {
|
|
|
|
dev_err(pc->dev, "multiple gpio nodes\n");
|
2019-08-15 14:07:18 +08:00
|
|
|
of_node_put(np);
|
2016-08-14 01:41:18 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
gpio_np = np;
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
if (!gpio_np) {
|
|
|
|
dev_err(pc->dev, "no gpio node found\n");
|
2015-01-18 02:15:14 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->of_node = gpio_np;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->reg_mux = meson_map_resource(pc, gpio_np, "mux");
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
if (IS_ERR_OR_NULL(pc->reg_mux)) {
|
2016-08-14 01:41:18 +08:00
|
|
|
dev_err(pc->dev, "mux registers not found\n");
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
return pc->reg_mux ? PTR_ERR(pc->reg_mux) : -ENOENT;
|
2016-08-14 01:41:18 +08:00
|
|
|
}
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2019-01-17 18:23:14 +08:00
|
|
|
pc->reg_gpio = meson_map_resource(pc, gpio_np, "gpio");
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
if (IS_ERR_OR_NULL(pc->reg_gpio)) {
|
2019-01-17 18:23:14 +08:00
|
|
|
dev_err(pc->dev, "gpio registers not found\n");
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
return pc->reg_gpio ? PTR_ERR(pc->reg_gpio) : -ENOENT;
|
2016-08-14 01:41:18 +08:00
|
|
|
}
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2019-01-17 18:23:14 +08:00
|
|
|
pc->reg_pull = meson_map_resource(pc, gpio_np, "pull");
|
|
|
|
if (IS_ERR(pc->reg_pull))
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
pc->reg_pull = NULL;
|
2019-01-17 18:23:14 +08:00
|
|
|
|
2016-08-14 01:41:18 +08:00
|
|
|
pc->reg_pullen = meson_map_resource(pc, gpio_np, "pull-enable");
|
|
|
|
if (IS_ERR(pc->reg_pullen))
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
pc->reg_pullen = NULL;
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2019-01-17 18:23:15 +08:00
|
|
|
pc->reg_ds = meson_map_resource(pc, gpio_np, "ds");
|
|
|
|
if (IS_ERR(pc->reg_ds)) {
|
|
|
|
dev_dbg(pc->dev, "ds registers not found - skipping\n");
|
|
|
|
pc->reg_ds = NULL;
|
|
|
|
}
|
|
|
|
|
pinctrl: meson: add a new callback for SoCs fixup
In meson_pinctrl_parse_dt, it contains two parts: reg parsing and
SoC relative fixup for AO. Several fixups in the same code make it hard
to maintain, so move all fixups to each SoC's callback and make
meson_pinctrl_parse_dt just do the reg parsing, separate these two
parts.Overview of all current Meson SoCs fixup is as below:
+------+--------------------------------------+--------------------------+
| | | |
| SoC | EE domain | AO domain |
+------+--------------------------------------+--------------------------+
|m8 | parse regs: | parse regs: |
|m8b | gpio,mux,pull,pull-enable(skip ds) | gpio,mux,pull(skip ds)|
|gxl | fixup: | fixup: |
|gxbb | no | pull-enable = pull; |
|axg | | |
+------+--------------------------------------+--------------------------+
|g12a | parse regs: | parse regs: |
|sm1 | gpio,mux,pull,pull-enable,ds | gpio,mux,ds |
| | fixup: | fixup: |
| | no | pull = gpio; |
| | | pull-enable = gpio; |
+------+--------------------------------------+--------------------------+
|a1 or | parse regs: |
|later | gpio/mux (without ao domain) |
|SoCs | fixup: |
| | pull = gpio; pull-enable = gpio; ds = gpio; |
+------+-----------------------------------------------------------------+
Since m8-axg share the same ao fixup, make a common function
meson8_aobus_parse_dt_extra to do the job.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-2-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:47 +08:00
|
|
|
if (pc->data->parse_dt)
|
|
|
|
return pc->data->parse_dt(pc);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int meson8_aobus_parse_dt_extra(struct meson_pinctrl *pc)
|
|
|
|
{
|
|
|
|
if (!pc->reg_pull)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
pc->reg_pullen = pc->reg_pull;
|
|
|
|
|
2015-01-18 02:15:14 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
pinctrl: meson: add pinctrl driver support for Meson-A1 SoC
Meson A1 SoC share the same register layout of pinmux with previous
Meson-G12A, however there is difference for gpio and pin config register
in A1. The main difference is that registers before A1 are grouped by
function while those of A1 are by bank. The new register layout is as
below:
/* first bank */ /* addr */
- P_PADCTRL_GPIOP_I base + 0x00 << 2
- P_PADCTRL_GPIOP_O base + 0x01 << 2
- P_PADCTRL_GPIOP_OEN base + 0x02 << 2
- P_PADCTRL_GPIOP_PULL_EN base + 0x03 << 2
- P_PADCTRL_GPIOP_PULL_UP base + 0x04 << 2
- P_PADCTRL_GPIOP_DS base + 0x05 << 2
/* second bank */
- P_PADCTRL_GPIOB_I base + 0x10 << 2
- P_PADCTRL_GPIOB_O base + 0x11 << 2
- P_PADCTRL_GPIOB_OEN base + 0x12 << 2
- P_PADCTRL_GPIOB_PULL_EN base + 0x13 << 2
- P_PADCTRL_GPIOB_PULL_UP base + 0x14 << 2
- P_PADCTRL_GPIOB_DS base + 0x15 << 2
Each bank contains at least 6 registers to be configured, if one bank
has more than 16 gpios, an extra P_PADCTRL_GPIO[X]_DS_EXT is included.
Between two adjacent P_PADCTRL_GPIO[X]_I, there is an offset 0x10, that
is to say, for third bank, the offsets will be 0x20,0x21,0x22,0x23,0x24
,0x25 according to above register layout. For previous chips, registers
are grouped according to their functions while registers of A1 are
according to bank.Also note that there is no AO bank any more in A1.
Current Meson pinctrl driver can cover such change by using base address
of GPIO as that of drive-strength. While simply giving reg_ds = reg_pullen
make wrong value to reg_ds for Socs that do not support drive-strength
like AXG.To make things simple, add an extra dt parser function for
a1 and remain the old dt parser function for only reg parsing.
Signed-off-by: Qianggui Song <qianggui.song@amlogic.com>
Link: https://lore.kernel.org/r/1573819429-6937-3-git-send-email-qianggui.song@amlogic.com
Reviewed-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2019-11-15 20:03:48 +08:00
|
|
|
int meson_a1_parse_dt_extra(struct meson_pinctrl *pc)
|
|
|
|
{
|
|
|
|
pc->reg_pull = pc->reg_gpio;
|
|
|
|
pc->reg_pullen = pc->reg_gpio;
|
|
|
|
pc->reg_ds = pc->reg_gpio;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-10-12 20:40:25 +08:00
|
|
|
int meson_pinctrl_probe(struct platform_device *pdev)
|
2015-01-18 02:15:14 +08:00
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct meson_pinctrl *pc;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
pc = devm_kzalloc(dev, sizeof(struct meson_pinctrl), GFP_KERNEL);
|
|
|
|
if (!pc)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
pc->dev = dev;
|
2017-10-12 20:40:25 +08:00
|
|
|
pc->data = (struct meson_pinctrl_data *) of_device_get_match_data(dev);
|
2015-01-18 02:15:14 +08:00
|
|
|
|
2017-10-12 20:40:25 +08:00
|
|
|
ret = meson_pinctrl_parse_dt(pc, dev->of_node);
|
2015-01-18 02:15:14 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
pc->desc.name = "pinctrl-meson";
|
|
|
|
pc->desc.owner = THIS_MODULE;
|
|
|
|
pc->desc.pctlops = &meson_pctrl_ops;
|
2017-10-12 20:40:26 +08:00
|
|
|
pc->desc.pmxops = pc->data->pmx_ops;
|
2015-01-18 02:15:14 +08:00
|
|
|
pc->desc.confops = &meson_pinconf_ops;
|
|
|
|
pc->desc.pins = pc->data->pins;
|
|
|
|
pc->desc.npins = pc->data->num_pins;
|
|
|
|
|
2016-02-24 17:14:07 +08:00
|
|
|
pc->pcdev = devm_pinctrl_register(pc->dev, &pc->desc, pc);
|
2015-06-09 12:01:16 +08:00
|
|
|
if (IS_ERR(pc->pcdev)) {
|
2015-01-18 02:15:14 +08:00
|
|
|
dev_err(pc->dev, "can't register pinctrl device");
|
2015-06-09 12:01:16 +08:00
|
|
|
return PTR_ERR(pc->pcdev);
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|
|
|
|
|
2016-07-26 22:51:58 +08:00
|
|
|
return meson_gpiolib_register(pc);
|
2015-01-18 02:15:14 +08:00
|
|
|
}
|