2005-09-21 05:46:58 +08:00
|
|
|
/*
|
2010-12-15 10:51:48 +08:00
|
|
|
* Linux MegaRAID driver for SAS based RAID controllers
|
2005-09-21 05:46:58 +08:00
|
|
|
*
|
2014-11-17 17:54:03 +08:00
|
|
|
* Copyright (c) 2003-2013 LSI Corporation
|
2018-10-17 14:37:43 +08:00
|
|
|
* Copyright (c) 2013-2016 Avago Technologies
|
|
|
|
* Copyright (c) 2016-2018 Broadcom Inc.
|
2005-09-21 05:46:58 +08:00
|
|
|
*
|
2010-12-15 10:51:48 +08:00
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
2005-09-21 05:46:58 +08:00
|
|
|
*
|
2010-12-15 10:51:48 +08:00
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2005-09-21 05:46:58 +08:00
|
|
|
*
|
2010-12-15 10:51:48 +08:00
|
|
|
* You should have received a copy of the GNU General Public License
|
2014-11-17 17:54:03 +08:00
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
2010-12-15 10:51:48 +08:00
|
|
|
*
|
|
|
|
* FILE: megaraid_sas.h
|
|
|
|
*
|
2018-10-17 14:37:43 +08:00
|
|
|
* Authors: Broadcom Inc.
|
|
|
|
* Kashyap Desai <kashyap.desai@broadcom.com>
|
|
|
|
* Sumit Saxena <sumit.saxena@broadcom.com>
|
2010-12-15 10:51:48 +08:00
|
|
|
*
|
2018-10-17 14:37:43 +08:00
|
|
|
* Send feedback to: megaraidlinux.pdl@broadcom.com
|
2005-09-21 05:46:58 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef LSI_MEGARAID_SAS_H
|
|
|
|
#define LSI_MEGARAID_SAS_H
|
|
|
|
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* MegaRAID SAS Driver meta data
|
|
|
|
*/
|
2019-02-08 16:22:47 +08:00
|
|
|
#define MEGASAS_VERSION "07.707.51.00-rc1"
|
|
|
|
#define MEGASAS_RELDATE "February 7, 2019"
|
2006-06-21 06:32:37 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Device IDs
|
|
|
|
*/
|
|
|
|
#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
|
2008-03-17 16:13:07 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
|
2006-06-21 06:32:37 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
|
2008-08-11 03:42:38 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
|
|
|
|
#define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
|
2009-10-07 04:31:54 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
|
|
|
|
#define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
|
2010-12-22 05:34:31 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_FUSION 0x005b
|
2014-03-10 17:51:56 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_PLASMA 0x002f
|
2011-10-09 09:15:06 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_INVADER 0x005d
|
2013-05-22 15:01:43 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_FURY 0x005f
|
2015-10-15 16:09:44 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_INTRUDER 0x00ce
|
|
|
|
#define PCI_DEVICE_ID_LSI_INTRUDER_24 0x00cf
|
2015-10-15 16:09:54 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_CUTLASS_52 0x0052
|
|
|
|
#define PCI_DEVICE_ID_LSI_CUTLASS_53 0x0053
|
2017-01-11 07:20:43 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_VENTURA 0x0014
|
2017-10-19 17:48:49 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_CRUSADER 0x0015
|
2017-01-11 07:20:43 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_HARPOON 0x0016
|
|
|
|
#define PCI_DEVICE_ID_LSI_TOMCAT 0x0017
|
|
|
|
#define PCI_DEVICE_ID_LSI_VENTURA_4PORT 0x001B
|
|
|
|
#define PCI_DEVICE_ID_LSI_CRUSADER_4PORT 0x001C
|
2018-11-10 01:47:20 +08:00
|
|
|
#define PCI_DEVICE_ID_LSI_AERO_10E1 0x10e1
|
|
|
|
#define PCI_DEVICE_ID_LSI_AERO_10E2 0x10e2
|
|
|
|
#define PCI_DEVICE_ID_LSI_AERO_10E5 0x10e5
|
|
|
|
#define PCI_DEVICE_ID_LSI_AERO_10E6 0x10e6
|
2006-06-21 06:32:37 +08:00
|
|
|
|
2013-05-22 15:02:43 +08:00
|
|
|
/*
|
|
|
|
* Intel HBA SSDIDs
|
|
|
|
*/
|
|
|
|
#define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
|
|
|
|
#define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
|
|
|
|
#define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
|
|
|
|
#define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
|
|
|
|
#define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
|
|
|
|
#define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
|
2015-10-15 16:09:54 +08:00
|
|
|
#define MEGARAID_INTEL_RMS3BC160_SSDID 0x352B
|
2013-05-22 15:02:43 +08:00
|
|
|
|
2015-10-15 16:09:44 +08:00
|
|
|
/*
|
|
|
|
* Intruder HBA SSDIDs
|
|
|
|
*/
|
|
|
|
#define MEGARAID_INTRUDER_SSDID1 0x9371
|
|
|
|
#define MEGARAID_INTRUDER_SSDID2 0x9390
|
|
|
|
#define MEGARAID_INTRUDER_SSDID3 0x9370
|
|
|
|
|
2013-05-22 15:02:43 +08:00
|
|
|
/*
|
|
|
|
* Intel HBA branding
|
|
|
|
*/
|
|
|
|
#define MEGARAID_INTEL_RS3DC080_BRANDING \
|
|
|
|
"Intel(R) RAID Controller RS3DC080"
|
|
|
|
#define MEGARAID_INTEL_RS3DC040_BRANDING \
|
|
|
|
"Intel(R) RAID Controller RS3DC040"
|
|
|
|
#define MEGARAID_INTEL_RS3SC008_BRANDING \
|
|
|
|
"Intel(R) RAID Controller RS3SC008"
|
|
|
|
#define MEGARAID_INTEL_RS3MC044_BRANDING \
|
|
|
|
"Intel(R) RAID Controller RS3MC044"
|
|
|
|
#define MEGARAID_INTEL_RS3WC080_BRANDING \
|
|
|
|
"Intel(R) RAID Controller RS3WC080"
|
|
|
|
#define MEGARAID_INTEL_RS3WC040_BRANDING \
|
|
|
|
"Intel(R) RAID Controller RS3WC040"
|
2015-10-15 16:09:54 +08:00
|
|
|
#define MEGARAID_INTEL_RMS3BC160_BRANDING \
|
|
|
|
"Intel(R) Integrated RAID Module RMS3BC160"
|
2013-05-22 15:02:43 +08:00
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
/*
|
|
|
|
* =====================================
|
|
|
|
* MegaRAID SAS MFI firmware definitions
|
|
|
|
* =====================================
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
2017-01-11 07:20:43 +08:00
|
|
|
* MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
|
2005-09-21 05:46:58 +08:00
|
|
|
* protocol between the software and firmware. Commands are issued using
|
|
|
|
* "message frames"
|
|
|
|
*/
|
|
|
|
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* FW posts its state in upper 4 bits of outbound_msg_0 register
|
|
|
|
*/
|
|
|
|
#define MFI_STATE_MASK 0xF0000000
|
|
|
|
#define MFI_STATE_UNDEFINED 0x00000000
|
|
|
|
#define MFI_STATE_BB_INIT 0x10000000
|
|
|
|
#define MFI_STATE_FW_INIT 0x40000000
|
|
|
|
#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
|
|
|
|
#define MFI_STATE_FW_INIT_2 0x70000000
|
|
|
|
#define MFI_STATE_DEVICE_SCAN 0x80000000
|
2006-10-04 03:28:49 +08:00
|
|
|
#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MFI_STATE_FLUSH_CACHE 0xA0000000
|
|
|
|
#define MFI_STATE_READY 0xB0000000
|
|
|
|
#define MFI_STATE_OPERATIONAL 0xC0000000
|
|
|
|
#define MFI_STATE_FAULT 0xF0000000
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
#define MFI_STATE_FORCE_OCR 0x00000080
|
|
|
|
#define MFI_STATE_DMADONE 0x00000008
|
|
|
|
#define MFI_STATE_CRASH_DUMP_DONE 0x00000004
|
2011-05-12 09:34:08 +08:00
|
|
|
#define MFI_RESET_REQUIRED 0x00000001
|
|
|
|
#define MFI_RESET_ADAPTER 0x00000002
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MEGAMFI_FRAME_SIZE 64
|
|
|
|
|
2019-05-08 01:05:44 +08:00
|
|
|
#define MFI_STATE_FAULT_CODE 0x0FFF0000
|
|
|
|
#define MFI_STATE_FAULT_SUBCODE 0x0000FF00
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* During FW init, clear pending cmds & reset state using inbound_msg_0
|
|
|
|
*
|
|
|
|
* ABORT : Abort all pending cmds
|
|
|
|
* READY : Move from OPERATIONAL to READY state; discard queue info
|
|
|
|
* MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
|
|
|
|
* CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
|
2006-10-04 03:28:49 +08:00
|
|
|
* HOTPLUG : Resume from Hotplug
|
|
|
|
* MFI_STOP_ADP : Send signal to FW to stop processing
|
2018-10-17 14:37:40 +08:00
|
|
|
* MFI_ADP_TRIGGER_SNAP_DUMP: Inform firmware to initiate snap dump
|
2005-09-21 05:46:58 +08:00
|
|
|
*/
|
2010-09-23 10:36:29 +08:00
|
|
|
#define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
|
|
|
|
#define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
|
|
|
|
#define DIAG_WRITE_ENABLE (0x00000080)
|
|
|
|
#define DIAG_RESET_ADAPTER (0x00000004)
|
|
|
|
|
|
|
|
#define MFI_ADP_RESET 0x00000040
|
2006-10-04 03:28:49 +08:00
|
|
|
#define MFI_INIT_ABORT 0x00000001
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MFI_INIT_READY 0x00000002
|
|
|
|
#define MFI_INIT_MFIMODE 0x00000004
|
|
|
|
#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
|
2006-10-04 03:28:49 +08:00
|
|
|
#define MFI_INIT_HOTPLUG 0x00000010
|
|
|
|
#define MFI_STOP_ADP 0x00000020
|
|
|
|
#define MFI_RESET_FLAGS MFI_INIT_READY| \
|
|
|
|
MFI_INIT_MFIMODE| \
|
|
|
|
MFI_INIT_ABORT
|
2018-10-17 14:37:40 +08:00
|
|
|
#define MFI_ADP_TRIGGER_SNAP_DUMP 0x00000100
|
2016-01-28 23:34:28 +08:00
|
|
|
#define MPI2_IOCINIT_MSGFLAG_RDPQ_ARRAY_MODE (0x01)
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* MFI frame flags
|
|
|
|
*/
|
|
|
|
#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
|
|
|
|
#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
|
|
|
|
#define MFI_FRAME_SGL32 0x0000
|
|
|
|
#define MFI_FRAME_SGL64 0x0002
|
|
|
|
#define MFI_FRAME_SENSE32 0x0000
|
|
|
|
#define MFI_FRAME_SENSE64 0x0004
|
|
|
|
#define MFI_FRAME_DIR_NONE 0x0000
|
|
|
|
#define MFI_FRAME_DIR_WRITE 0x0008
|
|
|
|
#define MFI_FRAME_DIR_READ 0x0010
|
|
|
|
#define MFI_FRAME_DIR_BOTH 0x0018
|
2009-10-07 04:43:28 +08:00
|
|
|
#define MFI_FRAME_IEEE 0x0020
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:01:24 +08:00
|
|
|
/* Driver internal */
|
|
|
|
#define DRV_DCMD_POLLED_MODE 0x1
|
2016-01-28 23:34:23 +08:00
|
|
|
#define DRV_DCMD_SKIP_REFIRE 0x2
|
2015-04-23 19:01:24 +08:00
|
|
|
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* Definition for cmd_status
|
|
|
|
*/
|
|
|
|
#define MFI_CMD_STATUS_POLL_MODE 0xFF
|
|
|
|
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* MFI command opcodes
|
|
|
|
*/
|
2017-10-19 17:49:02 +08:00
|
|
|
enum MFI_CMD_OP {
|
|
|
|
MFI_CMD_INIT = 0x0,
|
|
|
|
MFI_CMD_LD_READ = 0x1,
|
|
|
|
MFI_CMD_LD_WRITE = 0x2,
|
|
|
|
MFI_CMD_LD_SCSI_IO = 0x3,
|
|
|
|
MFI_CMD_PD_SCSI_IO = 0x4,
|
|
|
|
MFI_CMD_DCMD = 0x5,
|
|
|
|
MFI_CMD_ABORT = 0x6,
|
|
|
|
MFI_CMD_SMP = 0x7,
|
|
|
|
MFI_CMD_STP = 0x8,
|
2018-01-05 21:33:04 +08:00
|
|
|
MFI_CMD_NVME = 0x9,
|
2017-10-19 17:49:02 +08:00
|
|
|
MFI_CMD_OP_COUNT,
|
|
|
|
MFI_CMD_INVALID = 0xff
|
|
|
|
};
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
#define MR_DCMD_CTRL_GET_INFO 0x01010000
|
2009-12-06 23:30:19 +08:00
|
|
|
#define MR_DCMD_LD_GET_LIST 0x03010000
|
2013-09-07 06:27:14 +08:00
|
|
|
#define MR_DCMD_LD_LIST_QUERY 0x03010100
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
|
|
|
|
#define MR_FLUSH_CTRL_CACHE 0x01
|
|
|
|
#define MR_FLUSH_DISK_CACHE 0x02
|
|
|
|
|
|
|
|
#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
|
2007-11-08 01:09:50 +08:00
|
|
|
#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MR_ENABLE_DRIVE_SPINDOWN 0x01
|
|
|
|
|
|
|
|
#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
|
|
|
|
#define MR_DCMD_CTRL_EVENT_GET 0x01040300
|
|
|
|
#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
|
|
|
|
#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
|
|
|
|
|
|
|
|
#define MR_DCMD_CLUSTER 0x08000000
|
|
|
|
#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
|
|
|
|
#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
|
2009-10-07 04:27:54 +08:00
|
|
|
#define MR_DCMD_PD_LIST_QUERY 0x02010100
|
2005-09-21 05:46:58 +08:00
|
|
|
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
#define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
|
|
|
|
#define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
|
2016-01-28 23:34:26 +08:00
|
|
|
#define MR_DCMD_PD_GET_INFO 0x02020000
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
|
2013-05-22 15:05:04 +08:00
|
|
|
/*
|
|
|
|
* Global functions
|
|
|
|
*/
|
2018-01-05 21:27:44 +08:00
|
|
|
extern u8 MR_ValidateMapInfo(struct megasas_instance *instance, u64 map_id);
|
2013-05-22 15:05:04 +08:00
|
|
|
|
|
|
|
|
2007-01-06 14:41:48 +08:00
|
|
|
/*
|
2005-09-21 05:46:58 +08:00
|
|
|
* MFI command completion codes
|
|
|
|
*/
|
|
|
|
enum MFI_STAT {
|
|
|
|
MFI_STAT_OK = 0x00,
|
|
|
|
MFI_STAT_INVALID_CMD = 0x01,
|
|
|
|
MFI_STAT_INVALID_DCMD = 0x02,
|
|
|
|
MFI_STAT_INVALID_PARAMETER = 0x03,
|
|
|
|
MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
|
|
|
|
MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
|
|
|
|
MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
|
|
|
|
MFI_STAT_APP_IN_USE = 0x07,
|
|
|
|
MFI_STAT_APP_NOT_INITIALIZED = 0x08,
|
|
|
|
MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
|
|
|
|
MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
|
|
|
|
MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
|
|
|
|
MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
|
|
|
|
MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
|
|
|
|
MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
|
|
|
|
MFI_STAT_FLASH_BUSY = 0x0f,
|
|
|
|
MFI_STAT_FLASH_ERROR = 0x10,
|
|
|
|
MFI_STAT_FLASH_IMAGE_BAD = 0x11,
|
|
|
|
MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
|
|
|
|
MFI_STAT_FLASH_NOT_OPEN = 0x13,
|
|
|
|
MFI_STAT_FLASH_NOT_STARTED = 0x14,
|
|
|
|
MFI_STAT_FLUSH_FAILED = 0x15,
|
|
|
|
MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
|
|
|
|
MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
|
|
|
|
MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
|
|
|
|
MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
|
|
|
|
MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
|
|
|
|
MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
|
|
|
|
MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
|
|
|
|
MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
|
|
|
|
MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
|
|
|
|
MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
|
|
|
|
MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
|
|
|
|
MFI_STAT_MFC_HW_ERROR = 0x21,
|
|
|
|
MFI_STAT_NO_HW_PRESENT = 0x22,
|
|
|
|
MFI_STAT_NOT_FOUND = 0x23,
|
|
|
|
MFI_STAT_NOT_IN_ENCL = 0x24,
|
|
|
|
MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
|
|
|
|
MFI_STAT_PD_TYPE_WRONG = 0x26,
|
|
|
|
MFI_STAT_PR_DISABLED = 0x27,
|
|
|
|
MFI_STAT_ROW_INDEX_INVALID = 0x28,
|
|
|
|
MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
|
|
|
|
MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
|
|
|
|
MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
|
|
|
|
MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
|
|
|
|
MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
|
|
|
|
MFI_STAT_SCSI_IO_FAILED = 0x2e,
|
|
|
|
MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
|
|
|
|
MFI_STAT_SHUTDOWN_FAILED = 0x30,
|
|
|
|
MFI_STAT_TIME_NOT_SET = 0x31,
|
|
|
|
MFI_STAT_WRONG_STATE = 0x32,
|
|
|
|
MFI_STAT_LD_OFFLINE = 0x33,
|
|
|
|
MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
|
|
|
|
MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
|
|
|
|
MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
|
|
|
|
MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
|
|
|
|
MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
|
2011-10-09 09:15:06 +08:00
|
|
|
MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
MFI_STAT_INVALID_STATUS = 0xFF
|
|
|
|
};
|
|
|
|
|
2015-08-31 19:53:51 +08:00
|
|
|
enum mfi_evt_class {
|
|
|
|
MFI_EVT_CLASS_DEBUG = -2,
|
|
|
|
MFI_EVT_CLASS_PROGRESS = -1,
|
|
|
|
MFI_EVT_CLASS_INFO = 0,
|
|
|
|
MFI_EVT_CLASS_WARNING = 1,
|
|
|
|
MFI_EVT_CLASS_CRITICAL = 2,
|
|
|
|
MFI_EVT_CLASS_FATAL = 3,
|
|
|
|
MFI_EVT_CLASS_DEAD = 4
|
|
|
|
};
|
|
|
|
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
/*
|
|
|
|
* Crash dump related defines
|
|
|
|
*/
|
|
|
|
#define MAX_CRASH_DUMP_SIZE 512
|
|
|
|
#define CRASH_DMA_BUF_SIZE (1024 * 1024)
|
|
|
|
|
|
|
|
enum MR_FW_CRASH_DUMP_STATE {
|
|
|
|
UNAVAILABLE = 0,
|
|
|
|
AVAILABLE = 1,
|
|
|
|
COPYING = 2,
|
|
|
|
COPIED = 3,
|
|
|
|
COPY_ERROR = 4,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum _MR_CRASH_BUF_STATUS {
|
|
|
|
MR_CRASH_BUF_TURN_OFF = 0,
|
|
|
|
MR_CRASH_BUF_TURN_ON = 1,
|
|
|
|
};
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
/*
|
|
|
|
* Number of mailbox bytes in DCMD message frame
|
|
|
|
*/
|
|
|
|
#define MFI_MBOX_SIZE 12
|
|
|
|
|
|
|
|
enum MR_EVT_CLASS {
|
|
|
|
|
|
|
|
MR_EVT_CLASS_DEBUG = -2,
|
|
|
|
MR_EVT_CLASS_PROGRESS = -1,
|
|
|
|
MR_EVT_CLASS_INFO = 0,
|
|
|
|
MR_EVT_CLASS_WARNING = 1,
|
|
|
|
MR_EVT_CLASS_CRITICAL = 2,
|
|
|
|
MR_EVT_CLASS_FATAL = 3,
|
|
|
|
MR_EVT_CLASS_DEAD = 4,
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
enum MR_EVT_LOCALE {
|
|
|
|
|
|
|
|
MR_EVT_LOCALE_LD = 0x0001,
|
|
|
|
MR_EVT_LOCALE_PD = 0x0002,
|
|
|
|
MR_EVT_LOCALE_ENCL = 0x0004,
|
|
|
|
MR_EVT_LOCALE_BBU = 0x0008,
|
|
|
|
MR_EVT_LOCALE_SAS = 0x0010,
|
|
|
|
MR_EVT_LOCALE_CTRL = 0x0020,
|
|
|
|
MR_EVT_LOCALE_CONFIG = 0x0040,
|
|
|
|
MR_EVT_LOCALE_CLUSTER = 0x0080,
|
|
|
|
MR_EVT_LOCALE_ALL = 0xffff,
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
enum MR_EVT_ARGS {
|
|
|
|
|
|
|
|
MR_EVT_ARGS_NONE,
|
|
|
|
MR_EVT_ARGS_CDB_SENSE,
|
|
|
|
MR_EVT_ARGS_LD,
|
|
|
|
MR_EVT_ARGS_LD_COUNT,
|
|
|
|
MR_EVT_ARGS_LD_LBA,
|
|
|
|
MR_EVT_ARGS_LD_OWNER,
|
|
|
|
MR_EVT_ARGS_LD_LBA_PD_LBA,
|
|
|
|
MR_EVT_ARGS_LD_PROG,
|
|
|
|
MR_EVT_ARGS_LD_STATE,
|
|
|
|
MR_EVT_ARGS_LD_STRIP,
|
|
|
|
MR_EVT_ARGS_PD,
|
|
|
|
MR_EVT_ARGS_PD_ERR,
|
|
|
|
MR_EVT_ARGS_PD_LBA,
|
|
|
|
MR_EVT_ARGS_PD_LBA_LD,
|
|
|
|
MR_EVT_ARGS_PD_PROG,
|
|
|
|
MR_EVT_ARGS_PD_STATE,
|
|
|
|
MR_EVT_ARGS_PCI,
|
|
|
|
MR_EVT_ARGS_RATE,
|
|
|
|
MR_EVT_ARGS_STR,
|
|
|
|
MR_EVT_ARGS_TIME,
|
|
|
|
MR_EVT_ARGS_ECC,
|
2009-10-07 04:27:54 +08:00
|
|
|
MR_EVT_ARGS_LD_PROP,
|
|
|
|
MR_EVT_ARGS_PD_SPARE,
|
|
|
|
MR_EVT_ARGS_PD_INDEX,
|
|
|
|
MR_EVT_ARGS_DIAG_PASS,
|
|
|
|
MR_EVT_ARGS_DIAG_FAIL,
|
|
|
|
MR_EVT_ARGS_PD_LBA_LBA,
|
|
|
|
MR_EVT_ARGS_PORT_PHY,
|
|
|
|
MR_EVT_ARGS_PD_MISSING,
|
|
|
|
MR_EVT_ARGS_PD_ADDRESS,
|
|
|
|
MR_EVT_ARGS_BITMAP,
|
|
|
|
MR_EVT_ARGS_CONNECTOR,
|
|
|
|
MR_EVT_ARGS_PD_PD,
|
|
|
|
MR_EVT_ARGS_PD_FRU,
|
|
|
|
MR_EVT_ARGS_PD_PATHINFO,
|
|
|
|
MR_EVT_ARGS_PD_POWER_STATE,
|
|
|
|
MR_EVT_ARGS_GENERIC,
|
|
|
|
};
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-10-15 16:10:04 +08:00
|
|
|
|
|
|
|
#define SGE_BUFFER_SIZE 4096
|
2016-01-28 23:44:25 +08:00
|
|
|
#define MEGASAS_CLUSTER_ID_SIZE 16
|
2009-10-07 04:27:54 +08:00
|
|
|
/*
|
|
|
|
* define constants for device list query options
|
|
|
|
*/
|
|
|
|
enum MR_PD_QUERY_TYPE {
|
|
|
|
MR_PD_QUERY_TYPE_ALL = 0,
|
|
|
|
MR_PD_QUERY_TYPE_STATE = 1,
|
|
|
|
MR_PD_QUERY_TYPE_POWER_STATE = 2,
|
|
|
|
MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
|
|
|
|
MR_PD_QUERY_TYPE_SPEED = 4,
|
|
|
|
MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
|
2005-09-21 05:46:58 +08:00
|
|
|
};
|
|
|
|
|
2013-09-07 06:27:14 +08:00
|
|
|
enum MR_LD_QUERY_TYPE {
|
|
|
|
MR_LD_QUERY_TYPE_ALL = 0,
|
|
|
|
MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
|
|
|
|
MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
|
|
|
|
MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
|
|
|
|
MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2009-10-07 04:50:17 +08:00
|
|
|
#define MR_EVT_CFG_CLEARED 0x0004
|
|
|
|
#define MR_EVT_LD_STATE_CHANGE 0x0051
|
|
|
|
#define MR_EVT_PD_INSERTED 0x005b
|
|
|
|
#define MR_EVT_PD_REMOVED 0x0070
|
|
|
|
#define MR_EVT_LD_CREATED 0x008a
|
|
|
|
#define MR_EVT_LD_DELETED 0x008b
|
|
|
|
#define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
|
|
|
|
#define MR_EVT_LD_OFFLINE 0x00fc
|
|
|
|
#define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
|
2015-10-15 16:10:14 +08:00
|
|
|
#define MR_EVT_CTRL_PROP_CHANGED 0x012f
|
2009-10-07 04:50:17 +08:00
|
|
|
|
2009-10-07 04:27:54 +08:00
|
|
|
enum MR_PD_STATE {
|
|
|
|
MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
|
|
|
|
MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
|
|
|
|
MR_PD_STATE_HOT_SPARE = 0x02,
|
|
|
|
MR_PD_STATE_OFFLINE = 0x10,
|
|
|
|
MR_PD_STATE_FAILED = 0x11,
|
|
|
|
MR_PD_STATE_REBUILD = 0x14,
|
|
|
|
MR_PD_STATE_ONLINE = 0x18,
|
|
|
|
MR_PD_STATE_COPYBACK = 0x20,
|
|
|
|
MR_PD_STATE_SYSTEM = 0x40,
|
|
|
|
};
|
|
|
|
|
2016-01-28 23:34:26 +08:00
|
|
|
union MR_PD_REF {
|
|
|
|
struct {
|
|
|
|
u16 deviceId;
|
|
|
|
u16 seqNum;
|
|
|
|
} mrPdRef;
|
|
|
|
u32 ref;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* define the DDF Type bit structure
|
|
|
|
*/
|
|
|
|
union MR_PD_DDF_TYPE {
|
|
|
|
struct {
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifndef __BIG_ENDIAN_BITFIELD
|
|
|
|
u16 forcedPDGUID:1;
|
|
|
|
u16 inVD:1;
|
|
|
|
u16 isGlobalSpare:1;
|
|
|
|
u16 isSpare:1;
|
|
|
|
u16 isForeign:1;
|
|
|
|
u16 reserved:7;
|
|
|
|
u16 intf:4;
|
|
|
|
#else
|
|
|
|
u16 intf:4;
|
|
|
|
u16 reserved:7;
|
|
|
|
u16 isForeign:1;
|
|
|
|
u16 isSpare:1;
|
|
|
|
u16 isGlobalSpare:1;
|
|
|
|
u16 inVD:1;
|
|
|
|
u16 forcedPDGUID:1;
|
|
|
|
#endif
|
|
|
|
} pdType;
|
|
|
|
u16 type;
|
|
|
|
};
|
|
|
|
u16 reserved;
|
|
|
|
} ddf;
|
|
|
|
struct {
|
|
|
|
u32 reserved;
|
|
|
|
} nonDisk;
|
|
|
|
u32 type;
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* defines the progress structure
|
|
|
|
*/
|
|
|
|
union MR_PROGRESS {
|
|
|
|
struct {
|
|
|
|
u16 progress;
|
|
|
|
union {
|
|
|
|
u16 elapsedSecs;
|
|
|
|
u16 elapsedSecsForLastPercent;
|
|
|
|
};
|
|
|
|
} mrProgress;
|
|
|
|
u32 w;
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* defines the physical drive progress structure
|
|
|
|
*/
|
|
|
|
struct MR_PD_PROGRESS {
|
|
|
|
struct {
|
|
|
|
#ifndef MFI_BIG_ENDIAN
|
|
|
|
u32 rbld:1;
|
|
|
|
u32 patrol:1;
|
|
|
|
u32 clear:1;
|
|
|
|
u32 copyBack:1;
|
|
|
|
u32 erase:1;
|
|
|
|
u32 locate:1;
|
|
|
|
u32 reserved:26;
|
|
|
|
#else
|
|
|
|
u32 reserved:26;
|
|
|
|
u32 locate:1;
|
|
|
|
u32 erase:1;
|
|
|
|
u32 copyBack:1;
|
|
|
|
u32 clear:1;
|
|
|
|
u32 patrol:1;
|
|
|
|
u32 rbld:1;
|
|
|
|
#endif
|
|
|
|
} active;
|
|
|
|
union MR_PROGRESS rbld;
|
|
|
|
union MR_PROGRESS patrol;
|
|
|
|
union {
|
|
|
|
union MR_PROGRESS clear;
|
|
|
|
union MR_PROGRESS erase;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct {
|
|
|
|
#ifndef MFI_BIG_ENDIAN
|
|
|
|
u32 rbld:1;
|
|
|
|
u32 patrol:1;
|
|
|
|
u32 clear:1;
|
|
|
|
u32 copyBack:1;
|
|
|
|
u32 erase:1;
|
|
|
|
u32 reserved:27;
|
|
|
|
#else
|
|
|
|
u32 reserved:27;
|
|
|
|
u32 erase:1;
|
|
|
|
u32 copyBack:1;
|
|
|
|
u32 clear:1;
|
|
|
|
u32 patrol:1;
|
|
|
|
u32 rbld:1;
|
|
|
|
#endif
|
|
|
|
} pause;
|
|
|
|
|
|
|
|
union MR_PROGRESS reserved[3];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
struct MR_PD_INFO {
|
|
|
|
union MR_PD_REF ref;
|
|
|
|
u8 inquiryData[96];
|
|
|
|
u8 vpdPage83[64];
|
|
|
|
u8 notSupported;
|
|
|
|
u8 scsiDevType;
|
|
|
|
|
|
|
|
union {
|
|
|
|
u8 connectedPortBitmap;
|
|
|
|
u8 connectedPortNumbers;
|
|
|
|
};
|
|
|
|
|
|
|
|
u8 deviceSpeed;
|
|
|
|
u32 mediaErrCount;
|
|
|
|
u32 otherErrCount;
|
|
|
|
u32 predFailCount;
|
|
|
|
u32 lastPredFailEventSeqNum;
|
|
|
|
|
|
|
|
u16 fwState;
|
|
|
|
u8 disabledForRemoval;
|
|
|
|
u8 linkSpeed;
|
|
|
|
union MR_PD_DDF_TYPE state;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u8 count;
|
|
|
|
#ifndef __BIG_ENDIAN_BITFIELD
|
|
|
|
u8 isPathBroken:4;
|
|
|
|
u8 reserved3:3;
|
|
|
|
u8 widePortCapable:1;
|
|
|
|
#else
|
|
|
|
u8 widePortCapable:1;
|
|
|
|
u8 reserved3:3;
|
|
|
|
u8 isPathBroken:4;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
u8 connectorIndex[2];
|
|
|
|
u8 reserved[4];
|
|
|
|
u64 sasAddr[2];
|
|
|
|
u8 reserved2[16];
|
|
|
|
} pathInfo;
|
|
|
|
|
|
|
|
u64 rawSize;
|
|
|
|
u64 nonCoercedSize;
|
|
|
|
u64 coercedSize;
|
|
|
|
u16 enclDeviceId;
|
|
|
|
u8 enclIndex;
|
|
|
|
|
|
|
|
union {
|
|
|
|
u8 slotNumber;
|
|
|
|
u8 enclConnectorIndex;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct MR_PD_PROGRESS progInfo;
|
|
|
|
u8 badBlockTableFull;
|
|
|
|
u8 unusableInCurrentConfig;
|
|
|
|
u8 vpdPage83Ext[64];
|
|
|
|
u8 powerState;
|
|
|
|
u8 enclPosition;
|
|
|
|
u32 allowedOps;
|
|
|
|
u16 copyBackPartnerId;
|
|
|
|
u16 enclPartnerDeviceId;
|
|
|
|
struct {
|
|
|
|
#ifndef __BIG_ENDIAN_BITFIELD
|
|
|
|
u16 fdeCapable:1;
|
|
|
|
u16 fdeEnabled:1;
|
|
|
|
u16 secured:1;
|
|
|
|
u16 locked:1;
|
|
|
|
u16 foreign:1;
|
|
|
|
u16 needsEKM:1;
|
|
|
|
u16 reserved:10;
|
|
|
|
#else
|
|
|
|
u16 reserved:10;
|
|
|
|
u16 needsEKM:1;
|
|
|
|
u16 foreign:1;
|
|
|
|
u16 locked:1;
|
|
|
|
u16 secured:1;
|
|
|
|
u16 fdeEnabled:1;
|
|
|
|
u16 fdeCapable:1;
|
|
|
|
#endif
|
|
|
|
} security;
|
|
|
|
u8 mediaType;
|
|
|
|
u8 notCertified;
|
|
|
|
u8 bridgeVendor[8];
|
|
|
|
u8 bridgeProductIdentification[16];
|
|
|
|
u8 bridgeProductRevisionLevel[4];
|
|
|
|
u8 satBridgeExists;
|
|
|
|
|
|
|
|
u8 interfaceType;
|
|
|
|
u8 temperature;
|
|
|
|
u8 emulatedBlockSize;
|
|
|
|
u16 userDataBlockSize;
|
|
|
|
u16 reserved2;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
#ifndef __BIG_ENDIAN_BITFIELD
|
|
|
|
u32 piType:3;
|
|
|
|
u32 piFormatted:1;
|
|
|
|
u32 piEligible:1;
|
|
|
|
u32 NCQ:1;
|
|
|
|
u32 WCE:1;
|
|
|
|
u32 commissionedSpare:1;
|
|
|
|
u32 emergencySpare:1;
|
|
|
|
u32 ineligibleForSSCD:1;
|
|
|
|
u32 ineligibleForLd:1;
|
|
|
|
u32 useSSEraseType:1;
|
|
|
|
u32 wceUnchanged:1;
|
|
|
|
u32 supportScsiUnmap:1;
|
|
|
|
u32 reserved:18;
|
|
|
|
#else
|
|
|
|
u32 reserved:18;
|
|
|
|
u32 supportScsiUnmap:1;
|
|
|
|
u32 wceUnchanged:1;
|
|
|
|
u32 useSSEraseType:1;
|
|
|
|
u32 ineligibleForLd:1;
|
|
|
|
u32 ineligibleForSSCD:1;
|
|
|
|
u32 emergencySpare:1;
|
|
|
|
u32 commissionedSpare:1;
|
|
|
|
u32 WCE:1;
|
|
|
|
u32 NCQ:1;
|
|
|
|
u32 piEligible:1;
|
|
|
|
u32 piFormatted:1;
|
|
|
|
u32 piType:3;
|
|
|
|
#endif
|
|
|
|
} properties;
|
|
|
|
|
|
|
|
u64 shieldDiagCompletionTime;
|
|
|
|
u8 shieldCounter;
|
|
|
|
|
|
|
|
u8 linkSpeedOther;
|
|
|
|
u8 reserved4[2];
|
|
|
|
|
|
|
|
struct {
|
|
|
|
#ifndef __BIG_ENDIAN_BITFIELD
|
|
|
|
u32 bbmErrCountSupported:1;
|
|
|
|
u32 bbmErrCount:31;
|
|
|
|
#else
|
|
|
|
u32 bbmErrCount:31;
|
|
|
|
u32 bbmErrCountSupported:1;
|
|
|
|
#endif
|
|
|
|
} bbmErr;
|
|
|
|
|
|
|
|
u8 reserved1[512-428];
|
|
|
|
} __packed;
|
2009-10-07 04:27:54 +08:00
|
|
|
|
2017-02-10 16:59:11 +08:00
|
|
|
/*
|
|
|
|
* Definition of structure used to expose attributes of VD or JBOD
|
|
|
|
* (this structure is to be filled by firmware when MR_DCMD_DRV_GET_TARGET_PROP
|
|
|
|
* is fired by driver)
|
|
|
|
*/
|
|
|
|
struct MR_TARGET_PROPERTIES {
|
|
|
|
u32 max_io_size_kb;
|
|
|
|
u32 device_qdepth;
|
|
|
|
u32 sector_size;
|
2018-06-04 18:45:12 +08:00
|
|
|
u8 reset_tmo;
|
|
|
|
u8 reserved[499];
|
2017-02-10 16:59:11 +08:00
|
|
|
} __packed;
|
|
|
|
|
2009-10-07 04:27:54 +08:00
|
|
|
/*
|
|
|
|
* defines the physical drive address structure
|
|
|
|
*/
|
|
|
|
struct MR_PD_ADDRESS {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 deviceId;
|
2009-10-07 04:27:54 +08:00
|
|
|
u16 enclDeviceId;
|
|
|
|
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
u8 enclIndex;
|
|
|
|
u8 slotNumber;
|
|
|
|
} mrPdAddress;
|
|
|
|
struct {
|
|
|
|
u8 enclPosition;
|
|
|
|
u8 enclConnectorIndex;
|
|
|
|
} mrEnclAddress;
|
|
|
|
};
|
|
|
|
u8 scsiDevType;
|
|
|
|
union {
|
|
|
|
u8 connectedPortBitmap;
|
|
|
|
u8 connectedPortNumbers;
|
|
|
|
};
|
|
|
|
u64 sasAddr[2];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* defines the physical drive list structure
|
|
|
|
*/
|
|
|
|
struct MR_PD_LIST {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 size;
|
|
|
|
__le32 count;
|
2009-10-07 04:27:54 +08:00
|
|
|
struct MR_PD_ADDRESS addr[1];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
struct megasas_pd_list {
|
|
|
|
u16 tid;
|
|
|
|
u8 driveType;
|
|
|
|
u8 driveState;
|
|
|
|
} __packed;
|
|
|
|
|
2009-12-06 23:30:19 +08:00
|
|
|
/*
|
|
|
|
* defines the logical drive reference structure
|
|
|
|
*/
|
|
|
|
union MR_LD_REF {
|
|
|
|
struct {
|
|
|
|
u8 targetId;
|
|
|
|
u8 reserved;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 seqNum;
|
2009-12-06 23:30:19 +08:00
|
|
|
};
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 ref;
|
2009-12-06 23:30:19 +08:00
|
|
|
} __packed;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* defines the logical drive list structure
|
|
|
|
*/
|
|
|
|
struct MR_LD_LIST {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 ldCount;
|
|
|
|
__le32 reserved;
|
2009-12-06 23:30:19 +08:00
|
|
|
struct {
|
|
|
|
union MR_LD_REF ref;
|
|
|
|
u8 state;
|
|
|
|
u8 reserved[3];
|
2015-04-23 19:02:54 +08:00
|
|
|
__le64 size;
|
2014-09-12 21:27:33 +08:00
|
|
|
} ldList[MAX_LOGICAL_DRIVES_EXT];
|
2009-12-06 23:30:19 +08:00
|
|
|
} __packed;
|
|
|
|
|
2013-09-07 06:27:14 +08:00
|
|
|
struct MR_LD_TARGETID_LIST {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 size;
|
|
|
|
__le32 count;
|
2013-09-07 06:27:14 +08:00
|
|
|
u8 pad[3];
|
2014-09-12 21:27:33 +08:00
|
|
|
u8 targetId[MAX_LOGICAL_DRIVES_EXT];
|
2013-09-07 06:27:14 +08:00
|
|
|
};
|
|
|
|
|
2019-01-29 17:38:14 +08:00
|
|
|
struct MR_HOST_DEVICE_LIST_ENTRY {
|
|
|
|
struct {
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
|
|
|
u8 reserved:7;
|
|
|
|
u8 is_sys_pd:1;
|
|
|
|
#else
|
|
|
|
u8 is_sys_pd:1;
|
|
|
|
u8 reserved:7;
|
|
|
|
#endif
|
|
|
|
} bits;
|
|
|
|
u8 byte;
|
|
|
|
} u;
|
|
|
|
} flags;
|
|
|
|
u8 scsi_type;
|
|
|
|
__le16 target_id;
|
2019-02-08 16:22:46 +08:00
|
|
|
u8 reserved[4];
|
2019-01-29 17:38:14 +08:00
|
|
|
__le64 sas_addr[2];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
struct MR_HOST_DEVICE_LIST {
|
|
|
|
__le32 size;
|
|
|
|
__le32 count;
|
2019-02-08 16:22:46 +08:00
|
|
|
__le32 reserved[2];
|
2019-01-29 17:38:14 +08:00
|
|
|
struct MR_HOST_DEVICE_LIST_ENTRY host_device_list[1];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
#define HOST_DEVICE_LIST_SZ (sizeof(struct MR_HOST_DEVICE_LIST) + \
|
|
|
|
(sizeof(struct MR_HOST_DEVICE_LIST_ENTRY) * \
|
|
|
|
(MEGASAS_MAX_PD + MAX_LOGICAL_DRIVES_EXT - 1)))
|
|
|
|
|
2013-09-07 06:27:14 +08:00
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
/*
|
|
|
|
* SAS controller properties
|
|
|
|
*/
|
|
|
|
struct megasas_ctrl_prop {
|
|
|
|
|
|
|
|
u16 seq_num;
|
|
|
|
u16 pred_fail_poll_interval;
|
|
|
|
u16 intr_throttle_count;
|
|
|
|
u16 intr_throttle_timeouts;
|
|
|
|
u8 rebuild_rate;
|
|
|
|
u8 patrol_read_rate;
|
|
|
|
u8 bgi_rate;
|
|
|
|
u8 cc_rate;
|
|
|
|
u8 recon_rate;
|
|
|
|
u8 cache_flush_interval;
|
|
|
|
u8 spinup_drv_count;
|
|
|
|
u8 spinup_delay;
|
|
|
|
u8 cluster_enable;
|
|
|
|
u8 coercion_mode;
|
|
|
|
u8 alarm_enable;
|
|
|
|
u8 disable_auto_rebuild;
|
|
|
|
u8 disable_battery_warn;
|
|
|
|
u8 ecc_bucket_size;
|
|
|
|
u16 ecc_bucket_leak_rate;
|
|
|
|
u8 restore_hotspare_on_insertion;
|
|
|
|
u8 expose_encl_devices;
|
2010-09-23 10:36:29 +08:00
|
|
|
u8 maintainPdFailHistory;
|
|
|
|
u8 disallowHostRequestReordering;
|
|
|
|
u8 abortCCOnError;
|
|
|
|
u8 loadBalanceMode;
|
|
|
|
u8 disableAutoDetectBackplane;
|
|
|
|
|
|
|
|
u8 snapVDSpace;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Add properties that can be controlled by
|
|
|
|
* a bit in the following structure.
|
|
|
|
*/
|
|
|
|
struct {
|
2013-09-06 18:20:52 +08:00
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
|
|
|
u32 reserved:18;
|
|
|
|
u32 enableJBOD:1;
|
|
|
|
u32 disableSpinDownHS:1;
|
|
|
|
u32 allowBootWithPinnedCache:1;
|
|
|
|
u32 disableOnlineCtrlReset:1;
|
|
|
|
u32 enableSecretKeyControl:1;
|
|
|
|
u32 autoEnhancedImport:1;
|
|
|
|
u32 enableSpinDownUnconfigured:1;
|
|
|
|
u32 SSDPatrolReadEnabled:1;
|
|
|
|
u32 SSDSMARTerEnabled:1;
|
|
|
|
u32 disableNCQ:1;
|
|
|
|
u32 useFdeOnly:1;
|
|
|
|
u32 prCorrectUnconfiguredAreas:1;
|
|
|
|
u32 SMARTerEnabled:1;
|
|
|
|
u32 copyBackDisabled:1;
|
|
|
|
#else
|
|
|
|
u32 copyBackDisabled:1;
|
|
|
|
u32 SMARTerEnabled:1;
|
|
|
|
u32 prCorrectUnconfiguredAreas:1;
|
|
|
|
u32 useFdeOnly:1;
|
|
|
|
u32 disableNCQ:1;
|
|
|
|
u32 SSDSMARTerEnabled:1;
|
|
|
|
u32 SSDPatrolReadEnabled:1;
|
|
|
|
u32 enableSpinDownUnconfigured:1;
|
|
|
|
u32 autoEnhancedImport:1;
|
|
|
|
u32 enableSecretKeyControl:1;
|
|
|
|
u32 disableOnlineCtrlReset:1;
|
|
|
|
u32 allowBootWithPinnedCache:1;
|
|
|
|
u32 disableSpinDownHS:1;
|
|
|
|
u32 enableJBOD:1;
|
|
|
|
u32 reserved:18;
|
|
|
|
#endif
|
2010-09-23 10:36:29 +08:00
|
|
|
} OnOffProperties;
|
2018-10-17 14:37:40 +08:00
|
|
|
|
|
|
|
union {
|
|
|
|
u8 autoSnapVDSpace;
|
|
|
|
u8 viewSpace;
|
|
|
|
struct {
|
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
2019-01-29 17:38:14 +08:00
|
|
|
u16 reserved3:9;
|
|
|
|
u16 enable_fw_dev_list:1;
|
|
|
|
u16 reserved2:1;
|
2018-10-17 14:37:40 +08:00
|
|
|
u16 enable_snap_dump:1;
|
|
|
|
u16 reserved1:4;
|
|
|
|
#else
|
|
|
|
u16 reserved1:4;
|
|
|
|
u16 enable_snap_dump:1;
|
2019-01-29 17:38:14 +08:00
|
|
|
u16 reserved2:1;
|
|
|
|
u16 enable_fw_dev_list:1;
|
|
|
|
u16 reserved3:9;
|
2018-10-17 14:37:40 +08:00
|
|
|
#endif
|
|
|
|
} on_off_properties2;
|
|
|
|
};
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 spinDownTime;
|
2010-09-23 10:36:29 +08:00
|
|
|
u8 reserved[24];
|
2009-10-07 04:27:54 +08:00
|
|
|
} __packed;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* SAS controller information
|
|
|
|
*/
|
|
|
|
struct megasas_ctrl_info {
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PCI device information
|
|
|
|
*/
|
|
|
|
struct {
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 vendor_id;
|
|
|
|
__le16 device_id;
|
|
|
|
__le16 sub_vendor_id;
|
|
|
|
__le16 sub_device_id;
|
2005-09-21 05:46:58 +08:00
|
|
|
u8 reserved[24];
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) pci;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Host interface information
|
|
|
|
*/
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u8 PCIX:1;
|
|
|
|
u8 PCIE:1;
|
|
|
|
u8 iSCSI:1;
|
|
|
|
u8 SAS_3G:1;
|
2014-03-10 17:51:56 +08:00
|
|
|
u8 SRIOV:1;
|
|
|
|
u8 reserved_0:3;
|
2005-09-21 05:46:58 +08:00
|
|
|
u8 reserved_1[6];
|
|
|
|
u8 port_count;
|
|
|
|
u64 port_addr[8];
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) host_interface;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device (backend) interface information
|
|
|
|
*/
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u8 SPI:1;
|
|
|
|
u8 SAS_3G:1;
|
|
|
|
u8 SATA_1_5G:1;
|
|
|
|
u8 SATA_3G:1;
|
|
|
|
u8 reserved_0:4;
|
|
|
|
u8 reserved_1[6];
|
|
|
|
u8 port_count;
|
|
|
|
u64 port_addr[8];
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) device_interface;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* List of components residing in flash. All str are null terminated
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 image_check_word;
|
|
|
|
__le32 image_component_count;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
char name[8];
|
|
|
|
char version[32];
|
|
|
|
char build_date[16];
|
|
|
|
char built_time[16];
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) image_component[8];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* List of flash components that have been flashed on the card, but
|
|
|
|
* are not in use, pending reset of the adapter. This list will be
|
|
|
|
* empty if a flash operation has not occurred. All stings are null
|
|
|
|
* terminated
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 pending_image_component_count;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
char name[8];
|
|
|
|
char version[32];
|
|
|
|
char build_date[16];
|
|
|
|
char build_time[16];
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) pending_image_component[8];
|
|
|
|
|
|
|
|
u8 max_arms;
|
|
|
|
u8 max_spans;
|
|
|
|
u8 max_arrays;
|
|
|
|
u8 max_lds;
|
|
|
|
|
|
|
|
char product_name[80];
|
|
|
|
char serial_no[32];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Other physical/controller/operation information. Indicates the
|
|
|
|
* presence of the hardware
|
|
|
|
*/
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u32 bbu:1;
|
|
|
|
u32 alarm:1;
|
|
|
|
u32 nvram:1;
|
|
|
|
u32 uart:1;
|
|
|
|
u32 reserved:28;
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) hw_present;
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 current_fw_time;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Maximum data transfer sizes
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 max_concurrent_cmds;
|
|
|
|
__le16 max_sge_count;
|
|
|
|
__le32 max_request_size;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Logical and physical device counts
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 ld_present_count;
|
|
|
|
__le16 ld_degraded_count;
|
|
|
|
__le16 ld_offline_count;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 pd_present_count;
|
|
|
|
__le16 pd_disk_present_count;
|
|
|
|
__le16 pd_disk_pred_failure_count;
|
|
|
|
__le16 pd_disk_failed_count;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Memory size information
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 nvram_size;
|
|
|
|
__le16 memory_size;
|
|
|
|
__le16 flash_size;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Error counters
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 mem_correctable_error_count;
|
|
|
|
__le16 mem_uncorrectable_error_count;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Cluster information
|
|
|
|
*/
|
|
|
|
u8 cluster_permitted;
|
|
|
|
u8 cluster_active;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Additional max data transfer sizes
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 max_strips_per_io;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Controller capabilities structures
|
|
|
|
*/
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u32 raid_level_0:1;
|
|
|
|
u32 raid_level_1:1;
|
|
|
|
u32 raid_level_5:1;
|
|
|
|
u32 raid_level_1E:1;
|
|
|
|
u32 raid_level_6:1;
|
|
|
|
u32 reserved:27;
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) raid_levels;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u32 rbld_rate:1;
|
|
|
|
u32 cc_rate:1;
|
|
|
|
u32 bgi_rate:1;
|
|
|
|
u32 recon_rate:1;
|
|
|
|
u32 patrol_rate:1;
|
|
|
|
u32 alarm_control:1;
|
|
|
|
u32 cluster_supported:1;
|
|
|
|
u32 bbu:1;
|
|
|
|
u32 spanning_allowed:1;
|
|
|
|
u32 dedicated_hotspares:1;
|
|
|
|
u32 revertible_hotspares:1;
|
|
|
|
u32 foreign_config_import:1;
|
|
|
|
u32 self_diagnostic:1;
|
|
|
|
u32 mixed_redundancy_arr:1;
|
|
|
|
u32 global_hot_spares:1;
|
|
|
|
u32 reserved:17;
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) adapter_operations;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u32 read_policy:1;
|
|
|
|
u32 write_policy:1;
|
|
|
|
u32 io_policy:1;
|
|
|
|
u32 access_policy:1;
|
|
|
|
u32 disk_cache_policy:1;
|
|
|
|
u32 reserved:27;
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) ld_operations;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u8 min;
|
|
|
|
u8 max;
|
|
|
|
u8 reserved[2];
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) stripe_sz_ops;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u32 force_online:1;
|
|
|
|
u32 force_offline:1;
|
|
|
|
u32 force_rebuild:1;
|
|
|
|
u32 reserved:29;
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) pd_operations;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
|
|
|
|
u32 ctrl_supports_sas:1;
|
|
|
|
u32 ctrl_supports_sata:1;
|
|
|
|
u32 allow_mix_in_encl:1;
|
|
|
|
u32 allow_mix_in_ld:1;
|
|
|
|
u32 allow_sata_in_cluster:1;
|
|
|
|
u32 reserved:27;
|
|
|
|
|
|
|
|
} __attribute__ ((packed)) pd_mix_support;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Define ECC single-bit-error bucket information
|
|
|
|
*/
|
|
|
|
u8 ecc_bucket_count;
|
|
|
|
u8 reserved_2[11];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Include the controller properties (changeable items)
|
|
|
|
*/
|
|
|
|
struct megasas_ctrl_prop properties;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Define FW pkg version (set in envt v'bles on OEM basis)
|
|
|
|
*/
|
|
|
|
char package_version[0x60];
|
|
|
|
|
|
|
|
|
2013-05-22 15:05:04 +08:00
|
|
|
/*
|
|
|
|
* If adapterOperations.supportMoreThan8Phys is set,
|
|
|
|
* and deviceInterface.portCount is greater than 8,
|
|
|
|
* SAS Addrs for first 8 ports shall be populated in
|
|
|
|
* deviceInterface.portAddr, and the rest shall be
|
|
|
|
* populated in deviceInterfacePortAddr2.
|
|
|
|
*/
|
2015-04-23 19:02:54 +08:00
|
|
|
__le64 deviceInterfacePortAddr2[8]; /*6a0h */
|
2013-05-22 15:05:04 +08:00
|
|
|
u8 reserved3[128]; /*6e0h */
|
|
|
|
|
|
|
|
struct { /*760h */
|
|
|
|
u16 minPdRaidLevel_0:4;
|
|
|
|
u16 maxPdRaidLevel_0:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_1:4;
|
|
|
|
u16 maxPdRaidLevel_1:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_5:4;
|
|
|
|
u16 maxPdRaidLevel_5:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_1E:4;
|
|
|
|
u16 maxPdRaidLevel_1E:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_6:4;
|
|
|
|
u16 maxPdRaidLevel_6:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_10:4;
|
|
|
|
u16 maxPdRaidLevel_10:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_50:4;
|
|
|
|
u16 maxPdRaidLevel_50:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_60:4;
|
|
|
|
u16 maxPdRaidLevel_60:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_1E_RLQ0:4;
|
|
|
|
u16 maxPdRaidLevel_1E_RLQ0:12;
|
|
|
|
|
|
|
|
u16 minPdRaidLevel_1E0_RLQ0:4;
|
|
|
|
u16 maxPdRaidLevel_1E0_RLQ0:12;
|
|
|
|
|
|
|
|
u16 reserved[6];
|
|
|
|
} pdsForRaidLevels;
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 maxPds; /*780h */
|
|
|
|
__le16 maxDedHSPs; /*782h */
|
|
|
|
__le16 maxGlobalHSP; /*784h */
|
|
|
|
__le16 ddfSize; /*786h */
|
2013-05-22 15:05:04 +08:00
|
|
|
u8 maxLdsPerArray; /*788h */
|
|
|
|
u8 partitionsInDDF; /*789h */
|
|
|
|
u8 lockKeyBinding; /*78ah */
|
|
|
|
u8 maxPITsPerLd; /*78bh */
|
|
|
|
u8 maxViewsPerLd; /*78ch */
|
|
|
|
u8 maxTargetId; /*78dh */
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 maxBvlVdSize; /*78eh */
|
2013-05-22 15:05:04 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 maxConfigurableSSCSize; /*790h */
|
|
|
|
__le16 currentSSCsize; /*792h */
|
2013-05-22 15:05:04 +08:00
|
|
|
|
|
|
|
char expanderFwVersion[12]; /*794h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 PFKTrialTimeRemaining; /*7A0h */
|
2013-05-22 15:05:04 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 cacheMemorySize; /*7A2h */
|
2013-05-22 15:05:04 +08:00
|
|
|
|
|
|
|
struct { /*7A4h */
|
2013-09-06 18:20:52 +08:00
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
2014-03-10 17:51:56 +08:00
|
|
|
u32 reserved:5;
|
|
|
|
u32 activePassive:2;
|
|
|
|
u32 supportConfigAutoBalance:1;
|
|
|
|
u32 mpio:1;
|
|
|
|
u32 supportDataLDonSSCArray:1;
|
|
|
|
u32 supportPointInTimeProgress:1;
|
2013-09-06 18:20:52 +08:00
|
|
|
u32 supportUnevenSpans:1;
|
|
|
|
u32 dedicatedHotSparesLimited:1;
|
|
|
|
u32 headlessMode:1;
|
|
|
|
u32 supportEmulatedDrives:1;
|
|
|
|
u32 supportResetNow:1;
|
|
|
|
u32 realTimeScheduler:1;
|
|
|
|
u32 supportSSDPatrolRead:1;
|
|
|
|
u32 supportPerfTuning:1;
|
|
|
|
u32 disableOnlinePFKChange:1;
|
|
|
|
u32 supportJBOD:1;
|
|
|
|
u32 supportBootTimePFKChange:1;
|
|
|
|
u32 supportSetLinkSpeed:1;
|
|
|
|
u32 supportEmergencySpares:1;
|
|
|
|
u32 supportSuspendResumeBGops:1;
|
|
|
|
u32 blockSSDWriteCacheChange:1;
|
|
|
|
u32 supportShieldState:1;
|
|
|
|
u32 supportLdBBMInfo:1;
|
|
|
|
u32 supportLdPIType3:1;
|
|
|
|
u32 supportLdPIType2:1;
|
|
|
|
u32 supportLdPIType1:1;
|
|
|
|
u32 supportPIcontroller:1;
|
|
|
|
#else
|
2013-05-22 15:05:04 +08:00
|
|
|
u32 supportPIcontroller:1;
|
|
|
|
u32 supportLdPIType1:1;
|
|
|
|
u32 supportLdPIType2:1;
|
|
|
|
u32 supportLdPIType3:1;
|
|
|
|
u32 supportLdBBMInfo:1;
|
|
|
|
u32 supportShieldState:1;
|
|
|
|
u32 blockSSDWriteCacheChange:1;
|
|
|
|
u32 supportSuspendResumeBGops:1;
|
|
|
|
u32 supportEmergencySpares:1;
|
|
|
|
u32 supportSetLinkSpeed:1;
|
|
|
|
u32 supportBootTimePFKChange:1;
|
|
|
|
u32 supportJBOD:1;
|
|
|
|
u32 disableOnlinePFKChange:1;
|
|
|
|
u32 supportPerfTuning:1;
|
|
|
|
u32 supportSSDPatrolRead:1;
|
|
|
|
u32 realTimeScheduler:1;
|
|
|
|
|
|
|
|
u32 supportResetNow:1;
|
|
|
|
u32 supportEmulatedDrives:1;
|
|
|
|
u32 headlessMode:1;
|
|
|
|
u32 dedicatedHotSparesLimited:1;
|
|
|
|
|
|
|
|
|
|
|
|
u32 supportUnevenSpans:1;
|
2014-03-10 17:51:56 +08:00
|
|
|
u32 supportPointInTimeProgress:1;
|
|
|
|
u32 supportDataLDonSSCArray:1;
|
|
|
|
u32 mpio:1;
|
|
|
|
u32 supportConfigAutoBalance:1;
|
|
|
|
u32 activePassive:2;
|
|
|
|
u32 reserved:5;
|
2013-09-06 18:20:52 +08:00
|
|
|
#endif
|
2013-05-22 15:05:04 +08:00
|
|
|
} adapterOperations2;
|
|
|
|
|
|
|
|
u8 driverVersion[32]; /*7A8h */
|
|
|
|
u8 maxDAPdCountSpinup60; /*7C8h */
|
|
|
|
u8 temperatureROC; /*7C9h */
|
|
|
|
u8 temperatureCtrl; /*7CAh */
|
|
|
|
u8 reserved4; /*7CBh */
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 maxConfigurablePds; /*7CCh */
|
2013-05-22 15:05:04 +08:00
|
|
|
|
|
|
|
|
|
|
|
u8 reserved5[2]; /*0x7CDh */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* HA cluster information
|
|
|
|
*/
|
|
|
|
struct {
|
2014-09-12 21:27:33 +08:00
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
2016-01-28 23:44:25 +08:00
|
|
|
u32 reserved:25;
|
|
|
|
u32 passive:1;
|
2014-09-12 21:27:33 +08:00
|
|
|
u32 premiumFeatureMismatch:1;
|
|
|
|
u32 ctrlPropIncompatible:1;
|
|
|
|
u32 fwVersionMismatch:1;
|
|
|
|
u32 hwIncompatible:1;
|
|
|
|
u32 peerIsIncompatible:1;
|
|
|
|
u32 peerIsPresent:1;
|
|
|
|
#else
|
2013-05-22 15:05:04 +08:00
|
|
|
u32 peerIsPresent:1;
|
|
|
|
u32 peerIsIncompatible:1;
|
|
|
|
u32 hwIncompatible:1;
|
|
|
|
u32 fwVersionMismatch:1;
|
|
|
|
u32 ctrlPropIncompatible:1;
|
|
|
|
u32 premiumFeatureMismatch:1;
|
2016-01-28 23:44:25 +08:00
|
|
|
u32 passive:1;
|
|
|
|
u32 reserved:25;
|
2014-09-12 21:27:33 +08:00
|
|
|
#endif
|
2013-05-22 15:05:04 +08:00
|
|
|
} cluster;
|
|
|
|
|
2016-01-28 23:44:25 +08:00
|
|
|
char clusterId[MEGASAS_CLUSTER_ID_SIZE]; /*0x7D4 */
|
2014-03-10 17:51:56 +08:00
|
|
|
struct {
|
|
|
|
u8 maxVFsSupported; /*0x7E4*/
|
|
|
|
u8 numVFsEnabled; /*0x7E5*/
|
|
|
|
u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
|
|
|
|
u8 reserved; /*0x7E7*/
|
|
|
|
} iov;
|
2013-05-22 15:05:04 +08:00
|
|
|
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
struct {
|
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
2015-08-31 19:53:11 +08:00
|
|
|
u32 reserved:7;
|
|
|
|
u32 useSeqNumJbodFP:1;
|
2015-08-31 19:52:51 +08:00
|
|
|
u32 supportExtendedSSCSize:1;
|
|
|
|
u32 supportDiskCacheSettingForSysPDs:1;
|
|
|
|
u32 supportCPLDUpdate:1;
|
|
|
|
u32 supportTTYLogCompression:1;
|
2015-01-05 22:36:03 +08:00
|
|
|
u32 discardCacheDuringLDDelete:1;
|
|
|
|
u32 supportSecurityonJBOD:1;
|
|
|
|
u32 supportCacheBypassModes:1;
|
|
|
|
u32 supportDisableSESMonitoring:1;
|
|
|
|
u32 supportForceFlash:1;
|
|
|
|
u32 supportNVDRAM:1;
|
|
|
|
u32 supportDrvActivityLEDSetting:1;
|
|
|
|
u32 supportAllowedOpsforDrvRemoval:1;
|
|
|
|
u32 supportHOQRebuild:1;
|
|
|
|
u32 supportForceTo512e:1;
|
|
|
|
u32 supportNVCacheErase:1;
|
|
|
|
u32 supportDebugQueue:1;
|
|
|
|
u32 supportSwZone:1;
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
u32 supportCrashDump:1;
|
2014-09-12 21:27:33 +08:00
|
|
|
u32 supportMaxExtLDs:1;
|
|
|
|
u32 supportT10RebuildAssist:1;
|
|
|
|
u32 supportDisableImmediateIO:1;
|
|
|
|
u32 supportThermalPollInterval:1;
|
|
|
|
u32 supportPersonalityChange:2;
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
#else
|
2014-09-12 21:27:33 +08:00
|
|
|
u32 supportPersonalityChange:2;
|
|
|
|
u32 supportThermalPollInterval:1;
|
|
|
|
u32 supportDisableImmediateIO:1;
|
|
|
|
u32 supportT10RebuildAssist:1;
|
2015-01-05 22:36:03 +08:00
|
|
|
u32 supportMaxExtLDs:1;
|
|
|
|
u32 supportCrashDump:1;
|
|
|
|
u32 supportSwZone:1;
|
|
|
|
u32 supportDebugQueue:1;
|
|
|
|
u32 supportNVCacheErase:1;
|
|
|
|
u32 supportForceTo512e:1;
|
|
|
|
u32 supportHOQRebuild:1;
|
|
|
|
u32 supportAllowedOpsforDrvRemoval:1;
|
|
|
|
u32 supportDrvActivityLEDSetting:1;
|
|
|
|
u32 supportNVDRAM:1;
|
|
|
|
u32 supportForceFlash:1;
|
|
|
|
u32 supportDisableSESMonitoring:1;
|
|
|
|
u32 supportCacheBypassModes:1;
|
|
|
|
u32 supportSecurityonJBOD:1;
|
|
|
|
u32 discardCacheDuringLDDelete:1;
|
2015-08-31 19:52:51 +08:00
|
|
|
u32 supportTTYLogCompression:1;
|
|
|
|
u32 supportCPLDUpdate:1;
|
|
|
|
u32 supportDiskCacheSettingForSysPDs:1;
|
|
|
|
u32 supportExtendedSSCSize:1;
|
2015-08-31 19:53:11 +08:00
|
|
|
u32 useSeqNumJbodFP:1;
|
|
|
|
u32 reserved:7;
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
#endif
|
|
|
|
} adapterOperations3;
|
|
|
|
|
2017-01-11 07:20:52 +08:00
|
|
|
struct {
|
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
|
|
|
u8 reserved:7;
|
|
|
|
/* Indicates whether the CPLD image is part of
|
|
|
|
* the package and stored in flash
|
|
|
|
*/
|
|
|
|
u8 cpld_in_flash:1;
|
|
|
|
#else
|
|
|
|
u8 cpld_in_flash:1;
|
|
|
|
u8 reserved:7;
|
|
|
|
#endif
|
|
|
|
u8 reserved1[3];
|
|
|
|
/* Null terminated string. Has the version
|
|
|
|
* information if cpld_in_flash = FALSE
|
|
|
|
*/
|
|
|
|
u8 userCodeDefinition[12];
|
|
|
|
} cpld; /* Valid only if upgradableCPLD is TRUE */
|
|
|
|
|
|
|
|
struct {
|
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
2018-01-05 21:33:04 +08:00
|
|
|
u16 reserved:2;
|
|
|
|
u16 support_nvme_passthru:1;
|
|
|
|
u16 support_pl_debug_info:1;
|
|
|
|
u16 support_flash_comp_info:1;
|
|
|
|
u16 support_host_info:1;
|
|
|
|
u16 support_dual_fw_update:1;
|
|
|
|
u16 support_ssc_rev3:1;
|
2017-01-11 07:20:52 +08:00
|
|
|
u16 fw_swaps_bbu_vpd_info:1;
|
|
|
|
u16 support_pd_map_target_id:1;
|
|
|
|
u16 support_ses_ctrl_in_multipathcfg:1;
|
|
|
|
u16 image_upload_supported:1;
|
|
|
|
u16 support_encrypted_mfc:1;
|
|
|
|
u16 supported_enc_algo:1;
|
|
|
|
u16 support_ibutton_less:1;
|
|
|
|
u16 ctrl_info_ext_supported:1;
|
|
|
|
#else
|
|
|
|
|
|
|
|
u16 ctrl_info_ext_supported:1;
|
|
|
|
u16 support_ibutton_less:1;
|
|
|
|
u16 supported_enc_algo:1;
|
|
|
|
u16 support_encrypted_mfc:1;
|
|
|
|
u16 image_upload_supported:1;
|
|
|
|
/* FW supports LUN based association and target port based */
|
|
|
|
u16 support_ses_ctrl_in_multipathcfg:1;
|
|
|
|
/* association for the SES device connected in multipath mode */
|
|
|
|
/* FW defines Jbod target Id within MR_PD_CFG_SEQ */
|
|
|
|
u16 support_pd_map_target_id:1;
|
|
|
|
/* FW swaps relevant fields in MR_BBU_VPD_INFO_FIXED to
|
|
|
|
* provide the data in little endian order
|
|
|
|
*/
|
|
|
|
u16 fw_swaps_bbu_vpd_info:1;
|
2018-01-05 21:33:04 +08:00
|
|
|
u16 support_ssc_rev3:1;
|
|
|
|
/* FW supports CacheCade 3.0, only one SSCD creation allowed */
|
|
|
|
u16 support_dual_fw_update:1;
|
|
|
|
/* FW supports dual firmware update feature */
|
|
|
|
u16 support_host_info:1;
|
|
|
|
/* FW supports MR_DCMD_CTRL_HOST_INFO_SET/GET */
|
|
|
|
u16 support_flash_comp_info:1;
|
|
|
|
/* FW supports MR_DCMD_CTRL_FLASH_COMP_INFO_GET */
|
|
|
|
u16 support_pl_debug_info:1;
|
|
|
|
/* FW supports retrieval of PL debug information through apps */
|
|
|
|
u16 support_nvme_passthru:1;
|
|
|
|
/* FW supports NVMe passthru commands */
|
|
|
|
u16 reserved:2;
|
2017-01-11 07:20:52 +08:00
|
|
|
#endif
|
|
|
|
} adapter_operations4;
|
2017-02-10 16:59:37 +08:00
|
|
|
u8 pad[0x800 - 0x7FE]; /* 0x7FE pad to 2K for expansion */
|
2018-06-04 18:45:12 +08:00
|
|
|
|
|
|
|
u32 size;
|
|
|
|
u32 pad1;
|
|
|
|
|
|
|
|
u8 reserved6[64];
|
|
|
|
|
|
|
|
u32 rsvdForAdptOp[64];
|
|
|
|
|
|
|
|
u8 reserved7[3];
|
|
|
|
|
|
|
|
u8 TaskAbortTO; /* Timeout value in seconds used by Abort Task TM */
|
|
|
|
u8 MaxResetTO; /* Max Supported Reset timeout in seconds. */
|
|
|
|
u8 reserved8[3];
|
2009-10-07 04:27:54 +08:00
|
|
|
} __packed;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* ===============================
|
|
|
|
* MegaRAID SAS driver definitions
|
|
|
|
* ===============================
|
|
|
|
*/
|
|
|
|
#define MEGASAS_MAX_PD_CHANNELS 2
|
2014-09-12 21:27:33 +08:00
|
|
|
#define MEGASAS_MAX_LD_CHANNELS 2
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
|
|
|
|
MEGASAS_MAX_LD_CHANNELS)
|
|
|
|
#define MEGASAS_MAX_DEV_PER_CHANNEL 128
|
|
|
|
#define MEGASAS_DEFAULT_INIT_ID -1
|
|
|
|
#define MEGASAS_MAX_LUN 8
|
2011-10-09 09:14:33 +08:00
|
|
|
#define MEGASAS_DEFAULT_CMD_PER_LUN 256
|
2009-10-07 04:27:54 +08:00
|
|
|
#define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
|
|
|
|
MEGASAS_MAX_DEV_PER_CHANNEL)
|
2009-12-06 23:30:19 +08:00
|
|
|
#define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
|
|
|
|
MEGASAS_MAX_DEV_PER_CHANNEL)
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2010-10-12 21:18:50 +08:00
|
|
|
#define MEGASAS_MAX_SECTORS (2*1024)
|
2011-02-25 12:57:09 +08:00
|
|
|
#define MEGASAS_MAX_SECTORS_IEEE (2*128)
|
2006-10-04 04:09:14 +08:00
|
|
|
#define MEGASAS_DBG_LVL 1
|
|
|
|
|
2007-05-17 20:47:51 +08:00
|
|
|
#define MEGASAS_FW_BUSY 1
|
|
|
|
|
2017-02-10 16:59:15 +08:00
|
|
|
/* Driver's internal Logging levels*/
|
2019-05-08 01:05:37 +08:00
|
|
|
#define OCR_DEBUG (1 << 0)
|
|
|
|
#define TM_DEBUG (1 << 1)
|
2017-02-10 16:59:15 +08:00
|
|
|
|
2016-01-28 23:34:22 +08:00
|
|
|
#define SCAN_PD_CHANNEL 0x1
|
|
|
|
#define SCAN_VD_CHANNEL 0x2
|
2014-09-12 21:27:58 +08:00
|
|
|
|
2016-04-15 15:23:30 +08:00
|
|
|
#define MEGASAS_KDUMP_QUEUE_DEPTH 100
|
2017-02-10 16:59:13 +08:00
|
|
|
#define MR_LARGE_IO_MIN_SIZE (32 * 1024)
|
|
|
|
#define MR_R1_LDIO_PIGGYBACK_DEFAULT 4
|
2016-04-15 15:23:30 +08:00
|
|
|
|
2015-01-05 22:36:03 +08:00
|
|
|
enum MR_SCSI_CMD_TYPE {
|
|
|
|
READ_WRITE_LDIO = 0,
|
|
|
|
NON_READ_WRITE_LDIO = 1,
|
|
|
|
READ_WRITE_SYSPDIO = 2,
|
|
|
|
NON_READ_WRITE_SYSPDIO = 3,
|
|
|
|
};
|
|
|
|
|
2016-01-28 23:34:23 +08:00
|
|
|
enum DCMD_TIMEOUT_ACTION {
|
|
|
|
INITIATE_OCR = 0,
|
|
|
|
KILL_ADAPTER = 1,
|
|
|
|
IGNORE_TIMEOUT = 2,
|
|
|
|
};
|
2016-01-28 23:34:30 +08:00
|
|
|
|
|
|
|
enum FW_BOOT_CONTEXT {
|
|
|
|
PROBE_CONTEXT = 0,
|
|
|
|
OCR_CONTEXT = 1,
|
|
|
|
};
|
|
|
|
|
2008-03-17 15:36:43 +08:00
|
|
|
/* Frame Type */
|
|
|
|
#define IO_FRAME 0
|
|
|
|
#define PTHRU_FRAME 1
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
/*
|
|
|
|
* When SCSI mid-layer calls driver's reset routine, driver waits for
|
|
|
|
* MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
|
|
|
|
* that the driver cannot _actually_ abort or reset pending commands. While
|
|
|
|
* it is waiting for the commands to complete, it prints a diagnostic message
|
|
|
|
* every MEGASAS_RESET_NOTICE_INTERVAL seconds
|
|
|
|
*/
|
|
|
|
#define MEGASAS_RESET_WAIT_TIME 180
|
2006-10-04 04:19:21 +08:00
|
|
|
#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MEGASAS_RESET_NOTICE_INTERVAL 5
|
|
|
|
#define MEGASAS_IOCTL_CMD 0
|
2007-05-17 20:47:51 +08:00
|
|
|
#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
|
2012-07-18 09:20:03 +08:00
|
|
|
#define MEGASAS_THROTTLE_QUEUE_DEPTH 16
|
2018-06-04 18:45:12 +08:00
|
|
|
#define MEGASAS_DEFAULT_TM_TIMEOUT 50
|
2005-09-21 05:46:58 +08:00
|
|
|
/*
|
|
|
|
* FW reports the maximum of number of commands that it can accept (maximum
|
|
|
|
* commands that can be outstanding) at any time. The driver must report a
|
|
|
|
* lower number to the mid layer because it can issue a few internal commands
|
|
|
|
* itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
|
|
|
|
* is shown below
|
|
|
|
*/
|
|
|
|
#define MEGASAS_INT_CMDS 32
|
2009-10-07 04:40:58 +08:00
|
|
|
#define MEGASAS_SKINNY_INT_CMDS 5
|
2017-02-10 16:59:35 +08:00
|
|
|
#define MEGASAS_FUSION_INTERNAL_CMDS 8
|
2015-01-05 22:36:23 +08:00
|
|
|
#define MEGASAS_FUSION_IOCTL_CMDS 3
|
2015-04-23 19:00:54 +08:00
|
|
|
#define MEGASAS_MFI_IOCTL_CMDS 27
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2013-05-22 15:04:14 +08:00
|
|
|
#define MEGASAS_MAX_MSIX_QUEUES 128
|
2005-09-21 05:46:58 +08:00
|
|
|
/*
|
|
|
|
* FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
|
|
|
|
* SGLs based on the size of dma_addr_t
|
|
|
|
*/
|
|
|
|
#define IS_DMA64 (sizeof(dma_addr_t) == 8)
|
|
|
|
|
2010-09-23 10:36:29 +08:00
|
|
|
#define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
|
|
|
|
|
|
|
|
#define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
|
|
|
|
#define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
|
|
|
|
#define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MFI_OB_INTR_STATUS_MASK 0x00000002
|
2007-11-09 17:14:00 +08:00
|
|
|
#define MFI_POLL_TIMEOUT_SECS 60
|
2016-01-28 23:34:23 +08:00
|
|
|
#define MFI_IO_TIMEOUT_SECS 180
|
2014-03-10 17:51:56 +08:00
|
|
|
#define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
|
|
|
|
#define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
|
2019-05-08 01:05:33 +08:00
|
|
|
#define MEGASAS_SRIOV_MAX_RESET_TRIES_VF 1
|
2014-03-10 17:51:56 +08:00
|
|
|
#define MEGASAS_ROUTINE_WAIT_TIME_VF 300
|
2006-02-04 07:34:35 +08:00
|
|
|
#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
|
2008-08-11 03:42:38 +08:00
|
|
|
#define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
|
|
|
|
#define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
|
2009-10-07 04:31:54 +08:00
|
|
|
#define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
|
|
|
|
#define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
|
2006-06-21 06:32:37 +08:00
|
|
|
|
2010-09-23 10:36:29 +08:00
|
|
|
#define MFI_1068_PCSR_OFFSET 0x84
|
|
|
|
#define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
|
|
|
|
#define MFI_1068_FW_READY 0xDDDD0000
|
2013-05-22 15:04:14 +08:00
|
|
|
|
|
|
|
#define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
|
|
|
|
#define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
|
|
|
|
#define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
|
|
|
|
#define MR_MAX_MSIX_REG_ARRAY 16
|
2016-01-28 23:34:28 +08:00
|
|
|
#define MR_RDPQ_MODE_OFFSET 0X00800000
|
2017-01-11 07:20:48 +08:00
|
|
|
|
|
|
|
#define MR_MAX_RAID_MAP_SIZE_OFFSET_SHIFT 16
|
|
|
|
#define MR_MAX_RAID_MAP_SIZE_MASK 0x1FF
|
|
|
|
#define MR_MIN_MAP_SIZE 0x10000
|
|
|
|
/* 64k */
|
|
|
|
|
2016-10-21 21:33:33 +08:00
|
|
|
#define MR_CAN_HANDLE_SYNC_CACHE_OFFSET 0X01000000
|
|
|
|
|
2017-10-19 17:49:05 +08:00
|
|
|
#define MR_CAN_HANDLE_64_BIT_DMA_OFFSET (1 << 25)
|
|
|
|
|
2018-10-17 14:37:39 +08:00
|
|
|
#define MEGASAS_WATCHDOG_THREAD_INTERVAL 1000
|
|
|
|
#define MEGASAS_WAIT_FOR_NEXT_DMA_MSECS 20
|
|
|
|
#define MEGASAS_WATCHDOG_WAIT_COUNT 50
|
|
|
|
|
2017-10-19 17:48:48 +08:00
|
|
|
enum MR_ADAPTER_TYPE {
|
|
|
|
MFI_SERIES = 1,
|
|
|
|
THUNDERBOLT_SERIES = 2,
|
|
|
|
INVADER_SERIES = 3,
|
|
|
|
VENTURA_SERIES = 4,
|
2018-12-17 16:47:38 +08:00
|
|
|
AERO_SERIES = 5,
|
2017-10-19 17:48:48 +08:00
|
|
|
};
|
|
|
|
|
2006-06-21 06:32:37 +08:00
|
|
|
/*
|
|
|
|
* register set for both 1068 and 1078 controllers
|
|
|
|
* structure extended for 1078 registers
|
|
|
|
*/
|
2017-01-11 07:20:43 +08:00
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_register_set {
|
2010-12-22 05:34:31 +08:00
|
|
|
u32 doorbell; /*0000h*/
|
|
|
|
u32 fusion_seq_offset; /*0004h*/
|
|
|
|
u32 fusion_host_diag; /*0008h*/
|
|
|
|
u32 reserved_01; /*000Ch*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 inbound_msg_0; /*0010h*/
|
|
|
|
u32 inbound_msg_1; /*0014h*/
|
|
|
|
u32 outbound_msg_0; /*0018h*/
|
|
|
|
u32 outbound_msg_1; /*001Ch*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 inbound_doorbell; /*0020h*/
|
|
|
|
u32 inbound_intr_status; /*0024h*/
|
|
|
|
u32 inbound_intr_mask; /*0028h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 outbound_doorbell; /*002Ch*/
|
|
|
|
u32 outbound_intr_status; /*0030h*/
|
|
|
|
u32 outbound_intr_mask; /*0034h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 reserved_1[2]; /*0038h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 inbound_queue_port; /*0040h*/
|
|
|
|
u32 outbound_queue_port; /*0044h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2010-12-22 05:34:31 +08:00
|
|
|
u32 reserved_2[9]; /*0048h*/
|
|
|
|
u32 reply_post_host_index; /*006Ch*/
|
|
|
|
u32 reserved_2_2[12]; /*0070h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 outbound_doorbell_clear; /*00A0h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-02-04 07:34:35 +08:00
|
|
|
u32 reserved_3[3]; /*00A4h*/
|
|
|
|
|
2018-10-17 14:37:51 +08:00
|
|
|
u32 outbound_scratch_pad_0; /*00B0h*/
|
|
|
|
u32 outbound_scratch_pad_1; /*00B4h*/
|
|
|
|
u32 outbound_scratch_pad_2; /*00B8h*/
|
|
|
|
u32 outbound_scratch_pad_3; /*00BCh*/
|
2006-02-04 07:34:35 +08:00
|
|
|
|
|
|
|
u32 inbound_low_queue_port ; /*00C0h*/
|
|
|
|
|
|
|
|
u32 inbound_high_queue_port ; /*00C4h*/
|
|
|
|
|
2017-01-11 07:20:43 +08:00
|
|
|
u32 inbound_single_queue_port; /*00C8h*/
|
2010-09-23 10:36:29 +08:00
|
|
|
u32 res_6[11]; /*CCh*/
|
|
|
|
u32 host_diag;
|
|
|
|
u32 seq_offset;
|
|
|
|
u32 index_registers[807]; /*00CCh*/
|
2005-09-21 05:46:58 +08:00
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_sge32 {
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 phys_addr;
|
|
|
|
__le32 length;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_sge64 {
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le64 phys_addr;
|
|
|
|
__le32 length;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2009-10-07 04:43:28 +08:00
|
|
|
struct megasas_sge_skinny {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le64 phys_addr;
|
|
|
|
__le32 length;
|
|
|
|
__le32 flag;
|
2009-10-07 04:43:28 +08:00
|
|
|
} __packed;
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
union megasas_sgl {
|
|
|
|
|
|
|
|
struct megasas_sge32 sge32[1];
|
|
|
|
struct megasas_sge64 sge64[1];
|
2009-10-07 04:43:28 +08:00
|
|
|
struct megasas_sge_skinny sge_skinny[1];
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_header {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 sense_len; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
u8 scsi_status; /*03h */
|
|
|
|
|
|
|
|
u8 target_id; /*04h */
|
|
|
|
u8 lun; /*05h */
|
|
|
|
u8 cdb_len; /*06h */
|
|
|
|
u8 sge_count; /*07h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 timeout; /*12h */
|
|
|
|
__le32 data_xferlen; /*14h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
union megasas_sgl_frame {
|
|
|
|
|
|
|
|
struct megasas_sge32 sge32[8];
|
|
|
|
struct megasas_sge64 sge64[5];
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2013-05-22 15:04:14 +08:00
|
|
|
typedef union _MFI_CAPABILITIES {
|
|
|
|
struct {
|
2013-09-06 18:20:52 +08:00
|
|
|
#if defined(__BIG_ENDIAN_BITFIELD)
|
2019-01-29 17:38:14 +08:00
|
|
|
u32 reserved:16;
|
|
|
|
u32 support_fw_exposed_dev_list:1;
|
2018-01-05 21:33:04 +08:00
|
|
|
u32 support_nvme_passthru:1;
|
2017-10-19 17:49:05 +08:00
|
|
|
u32 support_64bit_mode:1;
|
2017-01-11 07:20:52 +08:00
|
|
|
u32 support_pd_map_target_id:1;
|
|
|
|
u32 support_qd_throttling:1;
|
|
|
|
u32 support_fp_rlbypass:1;
|
|
|
|
u32 support_vfid_in_ioframe:1;
|
|
|
|
u32 support_ext_io_size:1;
|
|
|
|
u32 support_ext_queue_depth:1;
|
|
|
|
u32 security_protocol_cmds_fw:1;
|
|
|
|
u32 support_core_affinity:1;
|
|
|
|
u32 support_ndrive_r1_lb:1;
|
|
|
|
u32 support_max_255lds:1;
|
|
|
|
u32 support_fastpath_wb:1;
|
|
|
|
u32 support_additional_msix:1;
|
|
|
|
u32 support_fp_remote_lun:1;
|
2013-09-06 18:20:52 +08:00
|
|
|
#else
|
2017-01-11 07:20:52 +08:00
|
|
|
u32 support_fp_remote_lun:1;
|
|
|
|
u32 support_additional_msix:1;
|
|
|
|
u32 support_fastpath_wb:1;
|
|
|
|
u32 support_max_255lds:1;
|
|
|
|
u32 support_ndrive_r1_lb:1;
|
|
|
|
u32 support_core_affinity:1;
|
|
|
|
u32 security_protocol_cmds_fw:1;
|
|
|
|
u32 support_ext_queue_depth:1;
|
|
|
|
u32 support_ext_io_size:1;
|
|
|
|
u32 support_vfid_in_ioframe:1;
|
|
|
|
u32 support_fp_rlbypass:1;
|
|
|
|
u32 support_qd_throttling:1;
|
|
|
|
u32 support_pd_map_target_id:1;
|
2017-10-19 17:49:05 +08:00
|
|
|
u32 support_64bit_mode:1;
|
2018-01-05 21:33:04 +08:00
|
|
|
u32 support_nvme_passthru:1;
|
2019-01-29 17:38:14 +08:00
|
|
|
u32 support_fw_exposed_dev_list:1;
|
|
|
|
u32 reserved:16;
|
2013-09-06 18:20:52 +08:00
|
|
|
#endif
|
2013-05-22 15:04:14 +08:00
|
|
|
} mfi_capabilities;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 reg;
|
2013-05-22 15:04:14 +08:00
|
|
|
} MFI_CAPABILITIES;
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_init_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 reserved_0; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
|
|
|
|
u8 reserved_1; /*03h */
|
2013-05-22 15:04:14 +08:00
|
|
|
MFI_CAPABILITIES driver_operations; /*04h*/
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 reserved_3; /*12h */
|
|
|
|
__le32 data_xfer_len; /*14h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 queue_info_new_phys_addr_lo; /*18h */
|
|
|
|
__le32 queue_info_new_phys_addr_hi; /*1Ch */
|
|
|
|
__le32 queue_info_old_phys_addr_lo; /*20h */
|
|
|
|
__le32 queue_info_old_phys_addr_hi; /*24h */
|
|
|
|
__le32 reserved_4[2]; /*28h */
|
|
|
|
__le32 system_info_lo; /*30h */
|
|
|
|
__le32 system_info_hi; /*34h */
|
|
|
|
__le32 reserved_5[2]; /*38h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_init_queue_info {
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 init_flags; /*00h */
|
|
|
|
__le32 reply_queue_entries; /*04h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 reply_queue_start_phys_addr_lo; /*08h */
|
|
|
|
__le32 reply_queue_start_phys_addr_hi; /*0Ch */
|
|
|
|
__le32 producer_index_phys_addr_lo; /*10h */
|
|
|
|
__le32 producer_index_phys_addr_hi; /*14h */
|
|
|
|
__le32 consumer_index_phys_addr_lo; /*18h */
|
|
|
|
__le32 consumer_index_phys_addr_hi; /*1Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_io_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 sense_len; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
u8 scsi_status; /*03h */
|
|
|
|
|
|
|
|
u8 target_id; /*04h */
|
|
|
|
u8 access_byte; /*05h */
|
|
|
|
u8 reserved_0; /*06h */
|
|
|
|
u8 sge_count; /*07h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 timeout; /*12h */
|
|
|
|
__le32 lba_count; /*14h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 sense_buf_phys_addr_lo; /*18h */
|
|
|
|
__le32 sense_buf_phys_addr_hi; /*1Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 start_lba_lo; /*20h */
|
|
|
|
__le32 start_lba_hi; /*24h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
union megasas_sgl sgl; /*28h */
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_pthru_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 sense_len; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
u8 scsi_status; /*03h */
|
|
|
|
|
|
|
|
u8 target_id; /*04h */
|
|
|
|
u8 lun; /*05h */
|
|
|
|
u8 cdb_len; /*06h */
|
|
|
|
u8 sge_count; /*07h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 timeout; /*12h */
|
|
|
|
__le32 data_xfer_len; /*14h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 sense_buf_phys_addr_lo; /*18h */
|
|
|
|
__le32 sense_buf_phys_addr_hi; /*1Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
u8 cdb[16]; /*20h */
|
|
|
|
union megasas_sgl sgl; /*30h */
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_dcmd_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 reserved_0; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
u8 reserved_1[4]; /*03h */
|
|
|
|
u8 sge_count; /*07h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 timeout; /*12h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 data_xfer_len; /*14h */
|
|
|
|
__le32 opcode; /*18h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
union { /*1Ch */
|
|
|
|
u8 b[12];
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 s[6];
|
|
|
|
__le32 w[3];
|
2005-09-21 05:46:58 +08:00
|
|
|
} mbox;
|
|
|
|
|
|
|
|
union megasas_sgl sgl; /*28h */
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_abort_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 reserved_0; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
|
|
|
|
u8 reserved_1; /*03h */
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 reserved_2; /*04h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 reserved_3; /*12h */
|
|
|
|
__le32 reserved_4; /*14h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 abort_context; /*18h */
|
|
|
|
__le32 pad_1; /*1Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 abort_mfi_phys_addr_lo; /*20h */
|
|
|
|
__le32 abort_mfi_phys_addr_hi; /*24h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 reserved_5[6]; /*28h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_smp_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 reserved_1; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
u8 connection_status; /*03h */
|
|
|
|
|
|
|
|
u8 reserved_2[3]; /*04h */
|
|
|
|
u8 sge_count; /*07h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 timeout; /*12h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 data_xfer_len; /*14h */
|
|
|
|
__le64 sas_addr; /*18h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
union {
|
|
|
|
struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
|
|
|
|
struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
|
|
|
|
} sgl;
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_stp_frame {
|
|
|
|
|
|
|
|
u8 cmd; /*00h */
|
|
|
|
u8 reserved_1; /*01h */
|
|
|
|
u8 cmd_status; /*02h */
|
|
|
|
u8 reserved_2; /*03h */
|
|
|
|
|
|
|
|
u8 target_id; /*04h */
|
|
|
|
u8 reserved_3[2]; /*05h */
|
|
|
|
u8 sge_count; /*07h */
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 context; /*08h */
|
|
|
|
__le32 pad_0; /*0Ch */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 flags; /*10h */
|
|
|
|
__le16 timeout; /*12h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 data_xfer_len; /*14h */
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 fis[10]; /*18h */
|
|
|
|
__le32 stp_flags;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
union {
|
|
|
|
struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
|
|
|
|
struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
|
|
|
|
} sgl;
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
union megasas_frame {
|
|
|
|
|
|
|
|
struct megasas_header hdr;
|
|
|
|
struct megasas_init_frame init;
|
|
|
|
struct megasas_io_frame io;
|
|
|
|
struct megasas_pthru_frame pthru;
|
|
|
|
struct megasas_dcmd_frame dcmd;
|
|
|
|
struct megasas_abort_frame abort;
|
|
|
|
struct megasas_smp_frame smp;
|
|
|
|
struct megasas_stp_frame stp;
|
|
|
|
|
|
|
|
u8 raw_bytes[64];
|
|
|
|
};
|
|
|
|
|
2016-01-28 23:34:25 +08:00
|
|
|
/**
|
|
|
|
* struct MR_PRIV_DEVICE - sdev private hostdata
|
|
|
|
* @is_tm_capable: firmware managed tm_capable flag
|
|
|
|
* @tm_busy: TM request is in progress
|
|
|
|
*/
|
|
|
|
struct MR_PRIV_DEVICE {
|
|
|
|
bool is_tm_capable;
|
|
|
|
bool tm_busy;
|
2017-02-10 16:59:13 +08:00
|
|
|
atomic_t r1_ldio_hint;
|
2018-06-04 18:45:12 +08:00
|
|
|
u8 interface_type;
|
|
|
|
u8 task_abort_tmo;
|
|
|
|
u8 target_reset_tmo;
|
2016-01-28 23:34:25 +08:00
|
|
|
};
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_cmd;
|
|
|
|
|
|
|
|
union megasas_evt_class_locale {
|
|
|
|
|
|
|
|
struct {
|
2014-02-13 02:07:46 +08:00
|
|
|
#ifndef __BIG_ENDIAN_BITFIELD
|
2005-09-21 05:46:58 +08:00
|
|
|
u16 locale;
|
|
|
|
u8 reserved;
|
|
|
|
s8 class;
|
2014-02-13 02:07:46 +08:00
|
|
|
#else
|
|
|
|
s8 class;
|
|
|
|
u8 reserved;
|
|
|
|
u16 locale;
|
|
|
|
#endif
|
2005-09-21 05:46:58 +08:00
|
|
|
} __attribute__ ((packed)) members;
|
|
|
|
|
|
|
|
u32 word;
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_evt_log_info {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 newest_seq_num;
|
|
|
|
__le32 oldest_seq_num;
|
|
|
|
__le32 clear_seq_num;
|
|
|
|
__le32 shutdown_seq_num;
|
|
|
|
__le32 boot_seq_num;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_progress {
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 progress;
|
|
|
|
__le16 elapsed_seconds;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_evtarg_ld {
|
|
|
|
|
|
|
|
u16 target_id;
|
|
|
|
u8 ld_index;
|
|
|
|
u8 reserved;
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_evtarg_pd {
|
|
|
|
u16 device_id;
|
|
|
|
u8 encl_index;
|
|
|
|
u8 slot_number;
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_evt_detail {
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 seq_num;
|
|
|
|
__le32 time_stamp;
|
|
|
|
__le32 code;
|
2005-09-21 05:46:58 +08:00
|
|
|
union megasas_evt_class_locale cl;
|
|
|
|
u8 arg_type;
|
|
|
|
u8 reserved1[15];
|
|
|
|
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
u8 cdb_length;
|
|
|
|
u8 sense_length;
|
|
|
|
u8 reserved[2];
|
|
|
|
u8 cdb[16];
|
|
|
|
u8 sense[64];
|
|
|
|
} __attribute__ ((packed)) cdbSense;
|
|
|
|
|
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_ld ld;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le64 count;
|
2005-09-21 05:46:58 +08:00
|
|
|
} __attribute__ ((packed)) ld_count;
|
|
|
|
|
|
|
|
struct {
|
2015-04-23 19:02:54 +08:00
|
|
|
__le64 lba;
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
} __attribute__ ((packed)) ld_lba;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_ld ld;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 prevOwner;
|
|
|
|
__le32 newOwner;
|
2005-09-21 05:46:58 +08:00
|
|
|
} __attribute__ ((packed)) ld_owner;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u64 ld_lba;
|
|
|
|
u64 pd_lba;
|
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
} __attribute__ ((packed)) ld_lba_pd_lba;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
struct megasas_progress prog;
|
|
|
|
} __attribute__ ((packed)) ld_prog;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
u32 prev_state;
|
|
|
|
u32 new_state;
|
|
|
|
} __attribute__ ((packed)) ld_state;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u64 strip;
|
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
} __attribute__ ((packed)) ld_strip;
|
|
|
|
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
u32 err;
|
|
|
|
} __attribute__ ((packed)) pd_err;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u64 lba;
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
} __attribute__ ((packed)) pd_lba;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u64 lba;
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
struct megasas_evtarg_ld ld;
|
|
|
|
} __attribute__ ((packed)) pd_lba_ld;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
struct megasas_progress prog;
|
|
|
|
} __attribute__ ((packed)) pd_prog;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
struct megasas_evtarg_pd pd;
|
|
|
|
u32 prevState;
|
|
|
|
u32 newState;
|
|
|
|
} __attribute__ ((packed)) pd_state;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u16 vendorId;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 deviceId;
|
2005-09-21 05:46:58 +08:00
|
|
|
u16 subVendorId;
|
|
|
|
u16 subDeviceId;
|
|
|
|
} __attribute__ ((packed)) pci;
|
|
|
|
|
|
|
|
u32 rate;
|
|
|
|
char str[96];
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u32 rtc;
|
|
|
|
u32 elapsedSeconds;
|
|
|
|
} __attribute__ ((packed)) time;
|
|
|
|
|
|
|
|
struct {
|
|
|
|
u32 ecar;
|
|
|
|
u32 elog;
|
|
|
|
char str[64];
|
|
|
|
} __attribute__ ((packed)) ecc;
|
|
|
|
|
|
|
|
u8 b[96];
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 s[48];
|
|
|
|
__le32 w[24];
|
|
|
|
__le64 d[12];
|
2005-09-21 05:46:58 +08:00
|
|
|
} args;
|
|
|
|
|
|
|
|
char description[128];
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2009-10-07 04:50:17 +08:00
|
|
|
struct megasas_aen_event {
|
2012-12-04 19:33:54 +08:00
|
|
|
struct delayed_work hotplug_work;
|
2009-10-07 04:50:17 +08:00
|
|
|
struct megasas_instance *instance;
|
|
|
|
};
|
|
|
|
|
2011-10-09 09:15:13 +08:00
|
|
|
struct megasas_irq_context {
|
|
|
|
struct megasas_instance *instance;
|
|
|
|
u32 MSIxIndex;
|
scsi: megaraid_sas: IRQ poll to avoid CPU hard lockups
Issue Description:
We have seen cpu lock up issues from field if system has a large (more than
96) logical cpu count. SAS3.0 controller (Invader series) supports max 96
MSI-X vector and SAS3.5 product (Ventura) supports max 128 MSI-X vectors.
This may be a generic issue (if PCI device support completion on multiple
reply queues).
Let me explain it w.r.t megaraid_sas supported h/w just to simplify the
problem and possible changes to handle such issues. MegaRAID controller
supports multiple reply queues in completion path. Driver creates MSI-X
vectors for controller as "minimum of (FW supported Reply queues, Logical
CPUs)". If submitter is not interrupted via completion on same CPU, there
is a loop in the IO path. This behavior can cause hard/soft CPU lockups, IO
timeout, system sluggish etc.
Example - one CPU (e.g. CPU A) is busy submitting the IOs and another CPU
(e.g. CPU B) is busy with processing the corresponding IO's reply
descriptors from reply descriptor queue upon receiving the interrupts from
HBA. If CPU A is continuously pumping the IOs then always CPU B (which is
executing the ISR) will see the valid reply descriptors in the reply
descriptor queue and it will be continuously processing those reply
descriptor in a loop without quitting the ISR handler.
megaraid_sas driver will exit ISR handler if it finds unused reply
descriptor in the reply descriptor queue. Since CPU A will be continuously
sending the IOs, CPU B may always see a valid reply descriptor (posted by
HBA Firmware after processing the IO) in the reply descriptor queue. In
worst case, driver will not quit from this loop in the ISR handler.
Eventually, CPU lockup will be detected by watchdog.
Above mentioned behavior is not common if "rq_affinity" set to 2 or
affinity_hint is honored by irqbalancer as "exact". If rq_affinity is set
to 2, submitter will be always interrupted via completion on same CPU. If
irqbalancer is using "exact" policy, interrupt will be delivered to
submitter CPU.
Problem statement:
If CPU count to MSI-X vectors (reply descriptor Queues) count ratio is not
1:1, we still have exposure of issue explained above and for that we don't
have any solution.
Exposure of soft/hard lockup is seen if CPU count is more than MSI-X
supported by device.
If CPUs count to MSI-X vectors count ratio is not 1:1, (Other way, if
CPU counts to MSI-X vector count ratio is something like X:1, where X > 1)
then 'exact' irqbalance policy OR rq_affinity = 2 won't help to avoid CPU
hard/soft lockups. There won't be any one to one mapping between
CPU to MSI-X vector instead one MSI-X interrupt (or reply descriptor queue)
is shared with group/set of CPUs and there is a possibility of having a
loop in the IO path within that CPU group and may observe lockups.
For example: Consider a system having two NUMA nodes and each node having
four logical CPUs and also consider that number of MSI-X vectors enabled on
the HBA is two, then CPUs count to MSI-X vector count ratio as 4:1.
e.g.
MSI-X vector 0 is affinity to CPU 0, CPU 1, CPU 2 & CPU 3 of NUMA node 0 and
MSI-X vector 1 is affinity to CPU 4, CPU 5, CPU 6 & CPU 7 of NUMA node 1.
numactl --hardware
available: 2 nodes (0-1)
node 0 cpus: 0 1 2 3 --> MSI-X 0
node 0 size: 65536 MB
node 0 free: 63176 MB
node 1 cpus: 4 5 6 7 --> MSI-X 1
node 1 size: 65536 MB
node 1 free: 63176 MB
Assume that user started an application which uses all the CPUs of NUMA
node 0 for issuing the IOs. Only one CPU from affinity list (it can be any
cpu since this behavior depends upon irqbalance) CPU0 will receive the
interrupts from MSI-X 0 for all the IOs. Eventually, CPU 0 IO submission
percentage will be decreasing and ISR processing percentage will be
increasing as it is more busy with processing the interrupts. Gradually IO
submission percentage on CPU 0 will be zero and it's ISR processing
percentage will be 100% as IO loop has already formed within the
NUMA node 0, i.e. CPU 1, CPU 2 & CPU 3 will be continuously busy with
submitting the heavy IOs and only CPU 0 is busy in the ISR path as it
always find the valid reply descriptor in the reply descriptor queue.
Eventually, we will observe the hard lockup here.
Chances of occurring of hard/soft lockups are directly proportional to
value of X. If value of X is high, then chances of observing CPU lockups is
high.
Solution:
Use IRQ poll interface defined in "irq_poll.c".
megaraid_sas driver will execute ISR routine in softirq context and it will
always quit the loop based on budget provided in IRQ poll interface.
Driver will switch to IRQ poll only when more than a threshold number of
reply descriptors are handled in one ISR. Currently threshold is set as
1/4th of HBA queue depth.
In these scenarios (i.e. where CPUs count to MSI-X vectors count ratio is
X:1 (where X > 1)), IRQ poll interface will avoid CPU hard lockups due to
voluntary exit from the reply queue processing based on budget.
Note - Only one MSI-X vector is busy doing processing.
Select CONFIG_IRQ_POLL from driver Kconfig for driver compilation.
Signed-off-by: Kashyap Desai <kashyap.desai@broadcom.com>
Signed-off-by: Shivasharan S <shivasharan.srikanteshwara@broadcom.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2019-05-08 01:05:35 +08:00
|
|
|
u32 os_irq;
|
|
|
|
struct irq_poll irqpoll;
|
|
|
|
bool irq_poll_scheduled;
|
2011-10-09 09:15:13 +08:00
|
|
|
};
|
|
|
|
|
2015-04-23 19:02:09 +08:00
|
|
|
struct MR_DRV_SYSTEM_INFO {
|
|
|
|
u8 infoVersion;
|
|
|
|
u8 systemIdLength;
|
|
|
|
u16 reserved0;
|
|
|
|
u8 systemId[64];
|
|
|
|
u8 reserved[1980];
|
|
|
|
};
|
|
|
|
|
2016-01-28 23:34:26 +08:00
|
|
|
enum MR_PD_TYPE {
|
2017-02-10 16:59:10 +08:00
|
|
|
UNKNOWN_DRIVE = 0,
|
|
|
|
PARALLEL_SCSI = 1,
|
|
|
|
SAS_PD = 2,
|
|
|
|
SATA_PD = 3,
|
|
|
|
FC_PD = 4,
|
|
|
|
NVME_PD = 5,
|
2016-01-28 23:34:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* JBOD Queue depth definitions */
|
|
|
|
#define MEGASAS_SATA_QD 32
|
|
|
|
#define MEGASAS_SAS_QD 64
|
|
|
|
#define MEGASAS_DEFAULT_PD_QD 64
|
2017-02-10 16:59:10 +08:00
|
|
|
#define MEGASAS_NVME_QD 32
|
|
|
|
|
|
|
|
#define MR_DEFAULT_NVME_PAGE_SIZE 4096
|
|
|
|
#define MR_DEFAULT_NVME_PAGE_SHIFT 12
|
|
|
|
#define MR_DEFAULT_NVME_MDTS_KB 128
|
|
|
|
#define MR_NVME_PAGE_SIZE_MASK 0x000000FF
|
2016-01-28 23:34:26 +08:00
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_instance {
|
|
|
|
|
2018-03-13 17:42:40 +08:00
|
|
|
unsigned int *reply_map;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 *producer;
|
2005-09-21 05:46:58 +08:00
|
|
|
dma_addr_t producer_h;
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 *consumer;
|
2005-09-21 05:46:58 +08:00
|
|
|
dma_addr_t consumer_h;
|
2015-04-23 19:02:09 +08:00
|
|
|
struct MR_DRV_SYSTEM_INFO *system_info_buf;
|
|
|
|
dma_addr_t system_info_h;
|
2014-03-10 17:51:56 +08:00
|
|
|
struct MR_LD_VF_AFFILIATION *vf_affiliation;
|
|
|
|
dma_addr_t vf_affiliation_h;
|
|
|
|
struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
|
|
|
|
dma_addr_t vf_affiliation_111_h;
|
|
|
|
struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
|
|
|
|
dma_addr_t hb_host_mem_h;
|
2016-01-28 23:34:26 +08:00
|
|
|
struct MR_PD_INFO *pd_info;
|
|
|
|
dma_addr_t pd_info_h;
|
2017-02-10 16:59:11 +08:00
|
|
|
struct MR_TARGET_PROPERTIES *tgt_prop;
|
|
|
|
dma_addr_t tgt_prop_h;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le32 *reply_queue;
|
2005-09-21 05:46:58 +08:00
|
|
|
dma_addr_t reply_queue_h;
|
|
|
|
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
u32 *crash_dump_buf;
|
|
|
|
dma_addr_t crash_dump_h;
|
2017-10-19 17:48:56 +08:00
|
|
|
|
|
|
|
struct MR_PD_LIST *pd_list_buf;
|
|
|
|
dma_addr_t pd_list_buf_h;
|
|
|
|
|
|
|
|
struct megasas_ctrl_info *ctrl_info_buf;
|
|
|
|
dma_addr_t ctrl_info_buf_h;
|
|
|
|
|
|
|
|
struct MR_LD_LIST *ld_list_buf;
|
|
|
|
dma_addr_t ld_list_buf_h;
|
|
|
|
|
|
|
|
struct MR_LD_TARGETID_LIST *ld_targetid_list_buf;
|
|
|
|
dma_addr_t ld_targetid_list_buf_h;
|
|
|
|
|
2019-01-29 17:38:14 +08:00
|
|
|
struct MR_HOST_DEVICE_LIST *host_device_list_buf;
|
|
|
|
dma_addr_t host_device_list_buf_h;
|
|
|
|
|
2018-10-17 14:37:40 +08:00
|
|
|
struct MR_SNAPDUMP_PROPERTIES *snapdump_prop;
|
|
|
|
dma_addr_t snapdump_prop_h;
|
|
|
|
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
void *crash_buf[MAX_CRASH_DUMP_SIZE];
|
|
|
|
unsigned int fw_crash_buffer_size;
|
|
|
|
unsigned int fw_crash_state;
|
|
|
|
unsigned int fw_crash_buffer_offset;
|
|
|
|
u32 drv_buf_index;
|
|
|
|
u32 drv_buf_alloc;
|
|
|
|
u32 crash_dump_fw_support;
|
|
|
|
u32 crash_dump_drv_support;
|
|
|
|
u32 crash_dump_app_support;
|
2015-01-05 22:36:03 +08:00
|
|
|
u32 secure_jbod_support;
|
2017-01-11 07:20:52 +08:00
|
|
|
u32 support_morethan256jbod; /* FW support for more than 256 PD/JBOD */
|
2015-08-31 19:53:11 +08:00
|
|
|
bool use_seqnum_jbod_fp; /* Added for PD sequence */
|
2019-05-08 01:05:36 +08:00
|
|
|
bool smp_affinity_enable;
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
spinlock_t crashdump_lock;
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_register_set __iomem *reg_set;
|
2015-04-23 19:02:39 +08:00
|
|
|
u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
|
2009-10-07 04:27:54 +08:00
|
|
|
struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
|
2013-10-18 15:20:37 +08:00
|
|
|
struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
|
2015-01-05 22:36:03 +08:00
|
|
|
u8 ld_ids[MEGASAS_MAX_LD_IDS];
|
2005-09-21 05:46:58 +08:00
|
|
|
s8 init_id;
|
|
|
|
|
|
|
|
u16 max_num_sge;
|
|
|
|
u16 max_fw_cmds;
|
2017-01-11 07:20:47 +08:00
|
|
|
u16 max_mpt_cmds;
|
2010-12-22 05:34:31 +08:00
|
|
|
u16 max_mfi_cmds;
|
2015-01-05 22:36:23 +08:00
|
|
|
u16 max_scsi_cmds;
|
2016-01-28 23:34:30 +08:00
|
|
|
u16 ldio_threshold;
|
|
|
|
u16 cur_can_queue;
|
2005-09-21 05:46:58 +08:00
|
|
|
u32 max_sectors_per_req;
|
2019-05-08 01:05:36 +08:00
|
|
|
bool msix_load_balance;
|
2009-10-07 04:50:17 +08:00
|
|
|
struct megasas_aen_event *ev;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
struct megasas_cmd **cmd_list;
|
|
|
|
struct list_head cmd_pool;
|
2010-09-23 10:36:29 +08:00
|
|
|
/* used to sync fire the cmd to fw */
|
2014-09-12 21:27:58 +08:00
|
|
|
spinlock_t mfi_pool_lock;
|
2010-09-23 10:36:29 +08:00
|
|
|
/* used to sync fire the cmd to fw */
|
|
|
|
spinlock_t hba_lock;
|
2007-11-09 17:35:44 +08:00
|
|
|
/* used to synch producer, consumer ptrs in dpc */
|
2017-01-11 07:20:46 +08:00
|
|
|
spinlock_t stream_lock;
|
2007-11-09 17:35:44 +08:00
|
|
|
spinlock_t completion_lock;
|
2005-09-21 05:46:58 +08:00
|
|
|
struct dma_pool *frame_dma_pool;
|
|
|
|
struct dma_pool *sense_dma_pool;
|
|
|
|
|
|
|
|
struct megasas_evt_detail *evt_detail;
|
|
|
|
dma_addr_t evt_detail_h;
|
|
|
|
struct megasas_cmd *aen_cmd;
|
|
|
|
struct semaphore ioctl_sem;
|
|
|
|
|
|
|
|
struct Scsi_Host *host;
|
|
|
|
|
|
|
|
wait_queue_head_t int_cmd_wait_q;
|
|
|
|
wait_queue_head_t abort_cmd_wait_q;
|
|
|
|
|
|
|
|
struct pci_dev *pdev;
|
|
|
|
u32 unique_id;
|
2010-09-23 10:36:29 +08:00
|
|
|
u32 fw_support_ieee;
|
scsi: megaraid_sas: IRQ poll to avoid CPU hard lockups
Issue Description:
We have seen cpu lock up issues from field if system has a large (more than
96) logical cpu count. SAS3.0 controller (Invader series) supports max 96
MSI-X vector and SAS3.5 product (Ventura) supports max 128 MSI-X vectors.
This may be a generic issue (if PCI device support completion on multiple
reply queues).
Let me explain it w.r.t megaraid_sas supported h/w just to simplify the
problem and possible changes to handle such issues. MegaRAID controller
supports multiple reply queues in completion path. Driver creates MSI-X
vectors for controller as "minimum of (FW supported Reply queues, Logical
CPUs)". If submitter is not interrupted via completion on same CPU, there
is a loop in the IO path. This behavior can cause hard/soft CPU lockups, IO
timeout, system sluggish etc.
Example - one CPU (e.g. CPU A) is busy submitting the IOs and another CPU
(e.g. CPU B) is busy with processing the corresponding IO's reply
descriptors from reply descriptor queue upon receiving the interrupts from
HBA. If CPU A is continuously pumping the IOs then always CPU B (which is
executing the ISR) will see the valid reply descriptors in the reply
descriptor queue and it will be continuously processing those reply
descriptor in a loop without quitting the ISR handler.
megaraid_sas driver will exit ISR handler if it finds unused reply
descriptor in the reply descriptor queue. Since CPU A will be continuously
sending the IOs, CPU B may always see a valid reply descriptor (posted by
HBA Firmware after processing the IO) in the reply descriptor queue. In
worst case, driver will not quit from this loop in the ISR handler.
Eventually, CPU lockup will be detected by watchdog.
Above mentioned behavior is not common if "rq_affinity" set to 2 or
affinity_hint is honored by irqbalancer as "exact". If rq_affinity is set
to 2, submitter will be always interrupted via completion on same CPU. If
irqbalancer is using "exact" policy, interrupt will be delivered to
submitter CPU.
Problem statement:
If CPU count to MSI-X vectors (reply descriptor Queues) count ratio is not
1:1, we still have exposure of issue explained above and for that we don't
have any solution.
Exposure of soft/hard lockup is seen if CPU count is more than MSI-X
supported by device.
If CPUs count to MSI-X vectors count ratio is not 1:1, (Other way, if
CPU counts to MSI-X vector count ratio is something like X:1, where X > 1)
then 'exact' irqbalance policy OR rq_affinity = 2 won't help to avoid CPU
hard/soft lockups. There won't be any one to one mapping between
CPU to MSI-X vector instead one MSI-X interrupt (or reply descriptor queue)
is shared with group/set of CPUs and there is a possibility of having a
loop in the IO path within that CPU group and may observe lockups.
For example: Consider a system having two NUMA nodes and each node having
four logical CPUs and also consider that number of MSI-X vectors enabled on
the HBA is two, then CPUs count to MSI-X vector count ratio as 4:1.
e.g.
MSI-X vector 0 is affinity to CPU 0, CPU 1, CPU 2 & CPU 3 of NUMA node 0 and
MSI-X vector 1 is affinity to CPU 4, CPU 5, CPU 6 & CPU 7 of NUMA node 1.
numactl --hardware
available: 2 nodes (0-1)
node 0 cpus: 0 1 2 3 --> MSI-X 0
node 0 size: 65536 MB
node 0 free: 63176 MB
node 1 cpus: 4 5 6 7 --> MSI-X 1
node 1 size: 65536 MB
node 1 free: 63176 MB
Assume that user started an application which uses all the CPUs of NUMA
node 0 for issuing the IOs. Only one CPU from affinity list (it can be any
cpu since this behavior depends upon irqbalance) CPU0 will receive the
interrupts from MSI-X 0 for all the IOs. Eventually, CPU 0 IO submission
percentage will be decreasing and ISR processing percentage will be
increasing as it is more busy with processing the interrupts. Gradually IO
submission percentage on CPU 0 will be zero and it's ISR processing
percentage will be 100% as IO loop has already formed within the
NUMA node 0, i.e. CPU 1, CPU 2 & CPU 3 will be continuously busy with
submitting the heavy IOs and only CPU 0 is busy in the ISR path as it
always find the valid reply descriptor in the reply descriptor queue.
Eventually, we will observe the hard lockup here.
Chances of occurring of hard/soft lockups are directly proportional to
value of X. If value of X is high, then chances of observing CPU lockups is
high.
Solution:
Use IRQ poll interface defined in "irq_poll.c".
megaraid_sas driver will execute ISR routine in softirq context and it will
always quit the loop based on budget provided in IRQ poll interface.
Driver will switch to IRQ poll only when more than a threshold number of
reply descriptors are handled in one ISR. Currently threshold is set as
1/4th of HBA queue depth.
In these scenarios (i.e. where CPUs count to MSI-X vectors count ratio is
X:1 (where X > 1)), IRQ poll interface will avoid CPU hard lockups due to
voluntary exit from the reply queue processing based on budget.
Note - Only one MSI-X vector is busy doing processing.
Select CONFIG_IRQ_POLL from driver Kconfig for driver compilation.
Signed-off-by: Kashyap Desai <kashyap.desai@broadcom.com>
Signed-off-by: Shivasharan S <shivasharan.srikanteshwara@broadcom.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2019-05-08 01:05:35 +08:00
|
|
|
u32 threshold_reply_count;
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2006-05-31 03:03:37 +08:00
|
|
|
atomic_t fw_outstanding;
|
2016-01-28 23:34:30 +08:00
|
|
|
atomic_t ldio_outstanding;
|
2010-09-23 10:36:29 +08:00
|
|
|
atomic_t fw_reset_no_pci_access;
|
2017-02-10 16:59:12 +08:00
|
|
|
atomic_t ieee_sgl;
|
|
|
|
atomic_t prp_sgl;
|
|
|
|
atomic_t sge_holes_type1;
|
|
|
|
atomic_t sge_holes_type2;
|
|
|
|
atomic_t sge_holes_type3;
|
2019-05-08 01:05:36 +08:00
|
|
|
atomic64_t total_io_count;
|
2006-01-26 04:02:40 +08:00
|
|
|
|
|
|
|
struct megasas_instance_template *instancet;
|
2006-10-04 04:13:18 +08:00
|
|
|
struct tasklet_struct isr_tasklet;
|
2010-09-23 10:36:29 +08:00
|
|
|
struct work_struct work_init;
|
2018-10-17 14:37:39 +08:00
|
|
|
struct delayed_work fw_fault_work;
|
|
|
|
struct workqueue_struct *fw_fault_work_q;
|
|
|
|
char fault_handler_work_q_name[48];
|
2007-05-17 20:47:51 +08:00
|
|
|
|
|
|
|
u8 flag;
|
2009-10-07 04:18:02 +08:00
|
|
|
u8 unload;
|
2009-10-07 04:43:28 +08:00
|
|
|
u8 flag_ieee;
|
2010-09-23 10:36:29 +08:00
|
|
|
u8 issuepend_done;
|
|
|
|
u8 disableOnlineCtrlReset;
|
2013-05-22 15:05:04 +08:00
|
|
|
u8 UnevenSpanSupport;
|
2014-09-12 21:27:33 +08:00
|
|
|
|
|
|
|
u8 supportmax256vd;
|
2016-03-10 18:14:37 +08:00
|
|
|
u8 pd_list_not_supported;
|
2014-09-12 21:27:33 +08:00
|
|
|
u16 fw_supported_vd_count;
|
|
|
|
u16 fw_supported_pd_count;
|
|
|
|
|
|
|
|
u16 drv_supported_vd_count;
|
|
|
|
u16 drv_supported_pd_count;
|
|
|
|
|
2016-01-28 23:34:32 +08:00
|
|
|
atomic_t adprecovery;
|
2007-05-17 20:47:51 +08:00
|
|
|
unsigned long last_time;
|
2010-09-23 10:36:29 +08:00
|
|
|
u32 mfiStatus;
|
|
|
|
u32 last_seq_num;
|
2007-11-09 17:40:16 +08:00
|
|
|
|
2010-09-23 10:36:29 +08:00
|
|
|
struct list_head internal_reset_pending_q;
|
2010-12-22 02:17:40 +08:00
|
|
|
|
2011-03-31 09:57:33 +08:00
|
|
|
/* Ptr to hba specific information */
|
2010-12-22 05:34:31 +08:00
|
|
|
void *ctrl_context;
|
2011-10-09 09:15:13 +08:00
|
|
|
unsigned int msix_vectors;
|
|
|
|
struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
|
2010-12-22 05:34:31 +08:00
|
|
|
u64 map_id;
|
2015-08-31 19:53:11 +08:00
|
|
|
u64 pd_seq_map_id;
|
2010-12-22 05:34:31 +08:00
|
|
|
struct megasas_cmd *map_update_cmd;
|
2015-08-31 19:53:11 +08:00
|
|
|
struct megasas_cmd *jbod_seq_cmd;
|
2010-12-15 10:56:07 +08:00
|
|
|
unsigned long bar;
|
2010-12-22 05:34:31 +08:00
|
|
|
long reset_flags;
|
|
|
|
struct mutex reset_mutex;
|
2014-03-10 17:51:56 +08:00
|
|
|
struct timer_list sriov_heartbeat_timer;
|
|
|
|
char skip_heartbeat_timer_del;
|
|
|
|
u8 requestorId;
|
|
|
|
char PlasmaFW111;
|
2016-01-28 23:44:25 +08:00
|
|
|
char clusterId[MEGASAS_CLUSTER_ID_SIZE];
|
|
|
|
u8 peerIsPresent;
|
|
|
|
u8 passive;
|
2015-01-05 22:36:23 +08:00
|
|
|
u16 throttlequeuedepth;
|
2013-05-22 15:04:14 +08:00
|
|
|
u8 mask_interrupts;
|
2015-08-31 19:53:31 +08:00
|
|
|
u16 max_chain_frame_sz;
|
2013-05-22 15:05:33 +08:00
|
|
|
u8 is_imr;
|
2016-01-28 23:34:28 +08:00
|
|
|
u8 is_rdpq;
|
2015-04-23 19:02:09 +08:00
|
|
|
bool dev_handle;
|
2016-10-21 21:33:33 +08:00
|
|
|
bool fw_sync_cache_support;
|
2017-02-10 16:59:28 +08:00
|
|
|
u32 mfi_frame_size;
|
2017-01-11 07:20:44 +08:00
|
|
|
bool msix_combined;
|
2017-01-11 07:20:48 +08:00
|
|
|
u16 max_raid_mapsize;
|
2017-02-10 16:59:13 +08:00
|
|
|
/* preffered count to send as LDIO irrspective of FP capable.*/
|
|
|
|
u8 r1_ldio_hint_default;
|
2017-02-10 16:59:10 +08:00
|
|
|
u32 nvme_page_size;
|
2017-10-19 17:48:48 +08:00
|
|
|
u8 adapter_type;
|
2017-10-19 17:49:05 +08:00
|
|
|
bool consistent_mask_64bit;
|
2018-01-05 21:33:04 +08:00
|
|
|
bool support_nvme_passthru;
|
2018-06-04 18:45:12 +08:00
|
|
|
u8 task_abort_tmo;
|
|
|
|
u8 max_reset_tmo;
|
2018-10-17 14:37:40 +08:00
|
|
|
u8 snapdump_wait_time;
|
2019-01-29 17:38:14 +08:00
|
|
|
u8 enable_fw_dev_list;
|
2010-09-23 10:36:29 +08:00
|
|
|
};
|
2014-03-10 17:51:56 +08:00
|
|
|
struct MR_LD_VF_MAP {
|
|
|
|
u32 size;
|
|
|
|
union MR_LD_REF ref;
|
|
|
|
u8 ldVfCount;
|
|
|
|
u8 reserved[6];
|
|
|
|
u8 policy[1];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct MR_LD_VF_AFFILIATION {
|
|
|
|
u32 size;
|
|
|
|
u8 ldCount;
|
|
|
|
u8 vfCount;
|
|
|
|
u8 thisVf;
|
|
|
|
u8 reserved[9];
|
|
|
|
struct MR_LD_VF_MAP map[1];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Plasma 1.11 FW backward compatibility structures */
|
|
|
|
#define IOV_111_OFFSET 0x7CE
|
|
|
|
#define MAX_VIRTUAL_FUNCTIONS 8
|
2014-07-10 06:17:56 +08:00
|
|
|
#define MR_LD_ACCESS_HIDDEN 15
|
2014-03-10 17:51:56 +08:00
|
|
|
|
|
|
|
struct IOV_111 {
|
|
|
|
u8 maxVFsSupported;
|
|
|
|
u8 numVFsEnabled;
|
|
|
|
u8 requestorId;
|
|
|
|
u8 reserved[5];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct MR_LD_VF_MAP_111 {
|
|
|
|
u8 targetId;
|
|
|
|
u8 reserved[3];
|
|
|
|
u8 policy[MAX_VIRTUAL_FUNCTIONS];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct MR_LD_VF_AFFILIATION_111 {
|
|
|
|
u8 vdCount;
|
|
|
|
u8 vfCount;
|
|
|
|
u8 thisVf;
|
|
|
|
u8 reserved[5];
|
|
|
|
struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct MR_CTRL_HB_HOST_MEM {
|
|
|
|
struct {
|
|
|
|
u32 fwCounter; /* Firmware heart beat counter */
|
|
|
|
struct {
|
|
|
|
u32 debugmode:1; /* 1=Firmware is in debug mode.
|
|
|
|
Heart beat will not be updated. */
|
|
|
|
u32 reserved:31;
|
|
|
|
} debug;
|
|
|
|
u32 reserved_fw[6];
|
|
|
|
u32 driverCounter; /* Driver heart beat counter. 0x20 */
|
|
|
|
u32 reserved_driver[7];
|
|
|
|
} HB;
|
|
|
|
u8 pad[0x400-0x40];
|
|
|
|
};
|
2010-09-23 10:36:29 +08:00
|
|
|
|
|
|
|
enum {
|
|
|
|
MEGASAS_HBA_OPERATIONAL = 0,
|
|
|
|
MEGASAS_ADPRESET_SM_INFAULT = 1,
|
|
|
|
MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
|
|
|
|
MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
|
|
|
|
MEGASAS_HW_CRITICAL_ERROR = 4,
|
2014-03-10 17:51:56 +08:00
|
|
|
MEGASAS_ADPRESET_SM_POLLING = 5,
|
2010-09-23 10:36:29 +08:00
|
|
|
MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
|
2005-09-21 05:46:58 +08:00
|
|
|
};
|
|
|
|
|
2009-10-07 04:47:35 +08:00
|
|
|
struct megasas_instance_template {
|
|
|
|
void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
|
|
|
|
u32, struct megasas_register_set __iomem *);
|
|
|
|
|
2013-05-22 15:04:14 +08:00
|
|
|
void (*enable_intr)(struct megasas_instance *);
|
|
|
|
void (*disable_intr)(struct megasas_instance *);
|
2009-10-07 04:47:35 +08:00
|
|
|
|
2018-12-17 16:47:39 +08:00
|
|
|
int (*clear_intr)(struct megasas_instance *);
|
2009-10-07 04:47:35 +08:00
|
|
|
|
2018-12-17 16:47:39 +08:00
|
|
|
u32 (*read_fw_status_reg)(struct megasas_instance *);
|
2010-09-23 10:36:29 +08:00
|
|
|
int (*adp_reset)(struct megasas_instance *, \
|
|
|
|
struct megasas_register_set __iomem *);
|
|
|
|
int (*check_reset)(struct megasas_instance *, \
|
|
|
|
struct megasas_register_set __iomem *);
|
2010-12-22 02:23:23 +08:00
|
|
|
irqreturn_t (*service_isr)(int irq, void *devp);
|
|
|
|
void (*tasklet)(unsigned long);
|
|
|
|
u32 (*init_adapter)(struct megasas_instance *);
|
|
|
|
u32 (*build_and_issue_cmd) (struct megasas_instance *,
|
|
|
|
struct scsi_cmnd *);
|
2017-02-10 16:59:09 +08:00
|
|
|
void (*issue_dcmd)(struct megasas_instance *instance,
|
2010-12-22 02:23:23 +08:00
|
|
|
struct megasas_cmd *cmd);
|
2009-10-07 04:47:35 +08:00
|
|
|
};
|
|
|
|
|
2017-02-10 16:59:05 +08:00
|
|
|
#define MEGASAS_IS_LOGICAL(sdev) \
|
|
|
|
((sdev->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1)
|
2005-09-21 05:46:58 +08:00
|
|
|
|
2015-04-23 19:00:39 +08:00
|
|
|
#define MEGASAS_DEV_INDEX(scp) \
|
|
|
|
(((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
|
|
|
|
scp->device->id)
|
|
|
|
|
|
|
|
#define MEGASAS_PD_INDEX(scp) \
|
|
|
|
((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
|
|
|
|
scp->device->id)
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
struct megasas_cmd {
|
|
|
|
|
|
|
|
union megasas_frame *frame;
|
|
|
|
dma_addr_t frame_phys_addr;
|
|
|
|
u8 *sense;
|
|
|
|
dma_addr_t sense_phys_addr;
|
|
|
|
|
|
|
|
u32 index;
|
|
|
|
u8 sync_cmd;
|
2015-05-06 21:31:02 +08:00
|
|
|
u8 cmd_status_drv;
|
2010-09-23 10:36:29 +08:00
|
|
|
u8 abort_aen;
|
|
|
|
u8 retry_for_fw_reset;
|
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
|
|
|
|
struct list_head list;
|
|
|
|
struct scsi_cmnd *scmd;
|
2015-04-23 19:01:24 +08:00
|
|
|
u8 flags;
|
2014-09-12 21:27:58 +08:00
|
|
|
|
2005-09-21 05:46:58 +08:00
|
|
|
struct megasas_instance *instance;
|
2010-12-22 05:34:31 +08:00
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
u16 smid;
|
|
|
|
u16 resvd;
|
|
|
|
} context;
|
|
|
|
u32 frame_count;
|
|
|
|
};
|
2005-09-21 05:46:58 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
#define MAX_MGMT_ADAPTERS 1024
|
|
|
|
#define MAX_IOCTL_SGE 16
|
|
|
|
|
|
|
|
struct megasas_iocpacket {
|
|
|
|
|
|
|
|
u16 host_no;
|
|
|
|
u16 __pad1;
|
|
|
|
u32 sgl_off;
|
|
|
|
u32 sge_count;
|
|
|
|
u32 sense_off;
|
|
|
|
u32 sense_len;
|
|
|
|
union {
|
|
|
|
u8 raw[128];
|
|
|
|
struct megasas_header hdr;
|
|
|
|
} frame;
|
|
|
|
|
|
|
|
struct iovec sgl[MAX_IOCTL_SGE];
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct megasas_aen {
|
|
|
|
u16 host_no;
|
|
|
|
u16 __pad1;
|
|
|
|
u32 seq_num;
|
|
|
|
u32 class_locale_word;
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
#ifdef CONFIG_COMPAT
|
|
|
|
struct compat_megasas_iocpacket {
|
|
|
|
u16 host_no;
|
|
|
|
u16 __pad1;
|
|
|
|
u32 sgl_off;
|
|
|
|
u32 sge_count;
|
|
|
|
u32 sense_off;
|
|
|
|
u32 sense_len;
|
|
|
|
union {
|
|
|
|
u8 raw[128];
|
|
|
|
struct megasas_header hdr;
|
|
|
|
} frame;
|
|
|
|
struct compat_iovec sgl[MAX_IOCTL_SGE];
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2006-06-21 06:32:37 +08:00
|
|
|
#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
|
2005-09-21 05:46:58 +08:00
|
|
|
#endif
|
|
|
|
|
2006-01-26 03:53:25 +08:00
|
|
|
#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
|
2005-09-21 05:46:58 +08:00
|
|
|
#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
|
|
|
|
|
|
|
|
struct megasas_mgmt_info {
|
|
|
|
|
|
|
|
u16 count;
|
|
|
|
struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
|
|
|
|
int max_index;
|
|
|
|
};
|
|
|
|
|
2016-01-28 23:34:23 +08:00
|
|
|
enum MEGASAS_OCR_CAUSE {
|
|
|
|
FW_FAULT_OCR = 0,
|
|
|
|
SCSIIO_TIMEOUT_OCR = 1,
|
|
|
|
MFI_IO_TIMEOUT_OCR = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum DCMD_RETURN_STATUS {
|
|
|
|
DCMD_SUCCESS = 0,
|
|
|
|
DCMD_TIMEOUT = 1,
|
|
|
|
DCMD_FAILED = 2,
|
|
|
|
DCMD_NOT_FIRED = 3,
|
|
|
|
};
|
|
|
|
|
2013-09-07 06:27:14 +08:00
|
|
|
u8
|
|
|
|
MR_BuildRaidContext(struct megasas_instance *instance,
|
|
|
|
struct IO_REQUEST_INFO *io_info,
|
|
|
|
struct RAID_CONTEXT *pRAID_Context,
|
2014-09-12 21:27:33 +08:00
|
|
|
struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
|
2017-02-10 16:59:19 +08:00
|
|
|
u16 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
|
2014-09-12 21:27:33 +08:00
|
|
|
struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
|
|
|
|
u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
|
|
|
|
u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
|
2014-09-12 21:27:33 +08:00
|
|
|
u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
|
|
|
|
|
2015-04-23 19:02:54 +08:00
|
|
|
__le16 get_updated_dev_handle(struct megasas_instance *instance,
|
2017-02-10 16:59:12 +08:00
|
|
|
struct LD_LOAD_BALANCE_INFO *lbInfo,
|
|
|
|
struct IO_REQUEST_INFO *in_info,
|
|
|
|
struct MR_DRV_RAID_MAP_ALL *drv_map);
|
2014-09-12 21:27:33 +08:00
|
|
|
void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
|
|
|
|
struct LD_LOAD_BALANCE_INFO *lbInfo);
|
2014-11-17 17:54:13 +08:00
|
|
|
int megasas_get_ctrl_info(struct megasas_instance *instance);
|
2015-08-31 19:53:11 +08:00
|
|
|
/* PD sequence */
|
|
|
|
int
|
|
|
|
megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
|
2018-06-04 18:45:12 +08:00
|
|
|
void megasas_set_dynamic_target_properties(struct scsi_device *sdev,
|
|
|
|
bool is_target_prop);
|
|
|
|
int megasas_get_target_prop(struct megasas_instance *instance,
|
|
|
|
struct scsi_device *sdev);
|
2018-10-17 14:37:40 +08:00
|
|
|
void megasas_get_snapdump_properties(struct megasas_instance *instance);
|
2018-06-04 18:45:12 +08:00
|
|
|
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
int megasas_set_crash_dump_params(struct megasas_instance *instance,
|
2014-09-12 21:27:33 +08:00
|
|
|
u8 crash_buf_state);
|
megaraid_sas : Firmware crash dump feature support
Resending the patch. Addressed the review comments from Tomas Henzl.
Move buff_offset inside spinlock, corrected loop at crash dump buffer free,
reset_devices check is added to disable fw crash dump feature in kdump kernel.
This feature will provide similar interface as kernel crash dump feature.
When megaraid firmware encounter any crash, driver will collect the firmware raw image and
dump it into pre-configured location.
Driver will allocate two different segment of memory.
#1 Non-DMA able large buffer (will be allocated on demand) to capture actual FW crash dump.
#2 DMA buffer (persistence allocation) just to do a arbitrator job.
Firmware will keep writing Crash dump data in chucks of DMA buffer size into #2,
which will be copy back by driver to the host memory as described in #1.
Driver-Firmware interface:
==================
A.) Host driver can allocate maximum 512MB Host memory to store crash dump data.
This memory will be internal to the host and will not be exposed to the Firmware.
Driver may not be able to allocate 512 MB. In that case, driver will do possible memory
(available at run time) allocation to store crash dump data.
Let’s call this buffer as Host Crash Buffer.
Host Crash buffer will not be contigious as a whole, but it will have multiple chunk of contigious memory.
This will be internal to driver and firmware/application are unaware of it.
Partial allocation of Host Crash buffer may have valid information to debug depending upon
what was collected in that buffer and depending on nature of failure.
Complete Crash dump is the best case, but we do want to capture partial buffer just to grab something rather than nothing.
Host Crash buffer will be allocated only when FW Crash dump data is available,
and will be deallocated once application copy Host Crash buffer to the file.
Host Crash buffer size can be anything between 1MB to 512MB. (It will be multiple of 1MBs)
B.) Irrespective of underlying Firmware capability of crash dump support,
driver will allocate DMA buffer at start of the day for each MR controllers.
Let’s call this buffer as “DMA Crash Buffer”.
For this feature, size of DMA crash buffer will be 1MB.
(We will not gain much even if DMA buffer size is increased.)
C.) Driver will now read Controller Info sending existing dcmd “MR_DCMD_CTRL_GET_INFO”.
Driver should extract the information from ctrl info provided by firmware and
figure out if firmware support crash dump feature or not.
Driver will enable crash dump feature only if
“Firmware support Crash dump” +
“Driver was able to create DMA Crash Buffer”.
If either one from above is not set, Crash dump feature should be disable in driver.
Firmware will enable crash dump feature only if “Driver Send DCMD- MR_DCMD_SET_CRASH_BUF_PARA with MR_CRASH_BUF_TURN_ON”
Helper application/script should use sysfs parameter fw_crash_xxx to actually copy data from
host memory to the filesystem.
Signed-off-by: Sumit Saxena <sumit.saxena@avagotech.com>
Signed-off-by: Kashyap Desai <kashyap.desai@avagotech.com>
Reviewed-by: Tomas Henzl <thenzl@redhat.com>
Signed-off-by: Christoph Hellwig <hch@lst.de>
2014-09-12 21:27:28 +08:00
|
|
|
void megasas_free_host_crash_buffer(struct megasas_instance *instance);
|
2014-09-12 21:27:33 +08:00
|
|
|
|
2014-09-12 21:27:58 +08:00
|
|
|
void megasas_return_cmd_fusion(struct megasas_instance *instance,
|
|
|
|
struct megasas_cmd_fusion *cmd);
|
|
|
|
int megasas_issue_blocked_cmd(struct megasas_instance *instance,
|
|
|
|
struct megasas_cmd *cmd, int timeout);
|
|
|
|
void __megasas_return_cmd(struct megasas_instance *instance,
|
|
|
|
struct megasas_cmd *cmd);
|
|
|
|
|
|
|
|
void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
|
|
|
|
struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
|
2015-01-05 22:36:03 +08:00
|
|
|
int megasas_cmd_type(struct scsi_cmnd *cmd);
|
2015-08-31 19:53:11 +08:00
|
|
|
void megasas_setup_jbod_map(struct megasas_instance *instance);
|
2014-09-12 21:27:58 +08:00
|
|
|
|
2016-01-28 23:34:25 +08:00
|
|
|
void megasas_update_sdev_properties(struct scsi_device *sdev);
|
|
|
|
int megasas_reset_fusion(struct Scsi_Host *shost, int reason);
|
|
|
|
int megasas_task_abort_fusion(struct scsi_cmnd *scmd);
|
|
|
|
int megasas_reset_target_fusion(struct scsi_cmnd *scmd);
|
2017-02-10 16:59:12 +08:00
|
|
|
u32 mega_mod64(u64 dividend, u32 divisor);
|
2017-02-10 16:59:17 +08:00
|
|
|
int megasas_alloc_fusion_context(struct megasas_instance *instance);
|
|
|
|
void megasas_free_fusion_context(struct megasas_instance *instance);
|
2018-10-17 14:37:39 +08:00
|
|
|
int megasas_fusion_start_watchdog(struct megasas_instance *instance);
|
|
|
|
void megasas_fusion_stop_watchdog(struct megasas_instance *instance);
|
|
|
|
|
2017-10-19 17:49:05 +08:00
|
|
|
void megasas_set_dma_settings(struct megasas_instance *instance,
|
|
|
|
struct megasas_dcmd_frame *dcmd,
|
|
|
|
dma_addr_t dma_addr, u32 dma_len);
|
2019-05-08 01:05:34 +08:00
|
|
|
int megasas_adp_reset_wait_for_ready(struct megasas_instance *instance,
|
|
|
|
bool do_adp_reset,
|
|
|
|
int ocr_context);
|
scsi: megaraid_sas: IRQ poll to avoid CPU hard lockups
Issue Description:
We have seen cpu lock up issues from field if system has a large (more than
96) logical cpu count. SAS3.0 controller (Invader series) supports max 96
MSI-X vector and SAS3.5 product (Ventura) supports max 128 MSI-X vectors.
This may be a generic issue (if PCI device support completion on multiple
reply queues).
Let me explain it w.r.t megaraid_sas supported h/w just to simplify the
problem and possible changes to handle such issues. MegaRAID controller
supports multiple reply queues in completion path. Driver creates MSI-X
vectors for controller as "minimum of (FW supported Reply queues, Logical
CPUs)". If submitter is not interrupted via completion on same CPU, there
is a loop in the IO path. This behavior can cause hard/soft CPU lockups, IO
timeout, system sluggish etc.
Example - one CPU (e.g. CPU A) is busy submitting the IOs and another CPU
(e.g. CPU B) is busy with processing the corresponding IO's reply
descriptors from reply descriptor queue upon receiving the interrupts from
HBA. If CPU A is continuously pumping the IOs then always CPU B (which is
executing the ISR) will see the valid reply descriptors in the reply
descriptor queue and it will be continuously processing those reply
descriptor in a loop without quitting the ISR handler.
megaraid_sas driver will exit ISR handler if it finds unused reply
descriptor in the reply descriptor queue. Since CPU A will be continuously
sending the IOs, CPU B may always see a valid reply descriptor (posted by
HBA Firmware after processing the IO) in the reply descriptor queue. In
worst case, driver will not quit from this loop in the ISR handler.
Eventually, CPU lockup will be detected by watchdog.
Above mentioned behavior is not common if "rq_affinity" set to 2 or
affinity_hint is honored by irqbalancer as "exact". If rq_affinity is set
to 2, submitter will be always interrupted via completion on same CPU. If
irqbalancer is using "exact" policy, interrupt will be delivered to
submitter CPU.
Problem statement:
If CPU count to MSI-X vectors (reply descriptor Queues) count ratio is not
1:1, we still have exposure of issue explained above and for that we don't
have any solution.
Exposure of soft/hard lockup is seen if CPU count is more than MSI-X
supported by device.
If CPUs count to MSI-X vectors count ratio is not 1:1, (Other way, if
CPU counts to MSI-X vector count ratio is something like X:1, where X > 1)
then 'exact' irqbalance policy OR rq_affinity = 2 won't help to avoid CPU
hard/soft lockups. There won't be any one to one mapping between
CPU to MSI-X vector instead one MSI-X interrupt (or reply descriptor queue)
is shared with group/set of CPUs and there is a possibility of having a
loop in the IO path within that CPU group and may observe lockups.
For example: Consider a system having two NUMA nodes and each node having
four logical CPUs and also consider that number of MSI-X vectors enabled on
the HBA is two, then CPUs count to MSI-X vector count ratio as 4:1.
e.g.
MSI-X vector 0 is affinity to CPU 0, CPU 1, CPU 2 & CPU 3 of NUMA node 0 and
MSI-X vector 1 is affinity to CPU 4, CPU 5, CPU 6 & CPU 7 of NUMA node 1.
numactl --hardware
available: 2 nodes (0-1)
node 0 cpus: 0 1 2 3 --> MSI-X 0
node 0 size: 65536 MB
node 0 free: 63176 MB
node 1 cpus: 4 5 6 7 --> MSI-X 1
node 1 size: 65536 MB
node 1 free: 63176 MB
Assume that user started an application which uses all the CPUs of NUMA
node 0 for issuing the IOs. Only one CPU from affinity list (it can be any
cpu since this behavior depends upon irqbalance) CPU0 will receive the
interrupts from MSI-X 0 for all the IOs. Eventually, CPU 0 IO submission
percentage will be decreasing and ISR processing percentage will be
increasing as it is more busy with processing the interrupts. Gradually IO
submission percentage on CPU 0 will be zero and it's ISR processing
percentage will be 100% as IO loop has already formed within the
NUMA node 0, i.e. CPU 1, CPU 2 & CPU 3 will be continuously busy with
submitting the heavy IOs and only CPU 0 is busy in the ISR path as it
always find the valid reply descriptor in the reply descriptor queue.
Eventually, we will observe the hard lockup here.
Chances of occurring of hard/soft lockups are directly proportional to
value of X. If value of X is high, then chances of observing CPU lockups is
high.
Solution:
Use IRQ poll interface defined in "irq_poll.c".
megaraid_sas driver will execute ISR routine in softirq context and it will
always quit the loop based on budget provided in IRQ poll interface.
Driver will switch to IRQ poll only when more than a threshold number of
reply descriptors are handled in one ISR. Currently threshold is set as
1/4th of HBA queue depth.
In these scenarios (i.e. where CPUs count to MSI-X vectors count ratio is
X:1 (where X > 1)), IRQ poll interface will avoid CPU hard lockups due to
voluntary exit from the reply queue processing based on budget.
Note - Only one MSI-X vector is busy doing processing.
Select CONFIG_IRQ_POLL from driver Kconfig for driver compilation.
Signed-off-by: Kashyap Desai <kashyap.desai@broadcom.com>
Signed-off-by: Shivasharan S <shivasharan.srikanteshwara@broadcom.com>
Signed-off-by: Martin K. Petersen <martin.petersen@oracle.com>
2019-05-08 01:05:35 +08:00
|
|
|
int megasas_irqpoll(struct irq_poll *irqpoll, int budget);
|
2019-05-08 01:05:37 +08:00
|
|
|
void megasas_dump_fusion_io(struct scsi_cmnd *scmd);
|
2005-09-21 05:46:58 +08:00
|
|
|
#endif /*LSI_MEGARAID_SAS_H */
|