[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-04 12:10:46 +08:00
|
|
|
/*
|
|
|
|
* include/asm-powerpc/qe_ic.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Freescale Semicondutor, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* Authors: Shlomi Gridish <gridish@freescale.com>
|
|
|
|
* Li Yang <leoli@freescale.com>
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* QE IC external definitions and structure.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
#ifndef _ASM_POWERPC_QE_IC_H
|
|
|
|
#define _ASM_POWERPC_QE_IC_H
|
|
|
|
|
|
|
|
#include <linux/irq.h>
|
|
|
|
|
|
|
|
#define NUM_OF_QE_IC_GROUPS 6
|
|
|
|
|
|
|
|
/* Flags when we init the QE IC */
|
|
|
|
#define QE_IC_SPREADMODE_GRP_W 0x00000001
|
|
|
|
#define QE_IC_SPREADMODE_GRP_X 0x00000002
|
|
|
|
#define QE_IC_SPREADMODE_GRP_Y 0x00000004
|
|
|
|
#define QE_IC_SPREADMODE_GRP_Z 0x00000008
|
|
|
|
#define QE_IC_SPREADMODE_GRP_RISCA 0x00000010
|
|
|
|
#define QE_IC_SPREADMODE_GRP_RISCB 0x00000020
|
|
|
|
|
|
|
|
#define QE_IC_LOW_SIGNAL 0x00000100
|
|
|
|
#define QE_IC_HIGH_SIGNAL 0x00000200
|
|
|
|
|
|
|
|
#define QE_IC_GRP_W_PRI0_DEST_SIGNAL_HIGH 0x00001000
|
|
|
|
#define QE_IC_GRP_W_PRI1_DEST_SIGNAL_HIGH 0x00002000
|
|
|
|
#define QE_IC_GRP_X_PRI0_DEST_SIGNAL_HIGH 0x00004000
|
|
|
|
#define QE_IC_GRP_X_PRI1_DEST_SIGNAL_HIGH 0x00008000
|
|
|
|
#define QE_IC_GRP_Y_PRI0_DEST_SIGNAL_HIGH 0x00010000
|
|
|
|
#define QE_IC_GRP_Y_PRI1_DEST_SIGNAL_HIGH 0x00020000
|
|
|
|
#define QE_IC_GRP_Z_PRI0_DEST_SIGNAL_HIGH 0x00040000
|
|
|
|
#define QE_IC_GRP_Z_PRI1_DEST_SIGNAL_HIGH 0x00080000
|
|
|
|
#define QE_IC_GRP_RISCA_PRI0_DEST_SIGNAL_HIGH 0x00100000
|
|
|
|
#define QE_IC_GRP_RISCA_PRI1_DEST_SIGNAL_HIGH 0x00200000
|
|
|
|
#define QE_IC_GRP_RISCB_PRI0_DEST_SIGNAL_HIGH 0x00400000
|
|
|
|
#define QE_IC_GRP_RISCB_PRI1_DEST_SIGNAL_HIGH 0x00800000
|
|
|
|
#define QE_IC_GRP_W_DEST_SIGNAL_SHIFT (12)
|
|
|
|
|
|
|
|
/* QE interrupt sources groups */
|
|
|
|
enum qe_ic_grp_id {
|
|
|
|
QE_IC_GRP_W = 0, /* QE interrupt controller group W */
|
|
|
|
QE_IC_GRP_X, /* QE interrupt controller group X */
|
|
|
|
QE_IC_GRP_Y, /* QE interrupt controller group Y */
|
|
|
|
QE_IC_GRP_Z, /* QE interrupt controller group Z */
|
|
|
|
QE_IC_GRP_RISCA, /* QE interrupt controller RISC group A */
|
|
|
|
QE_IC_GRP_RISCB /* QE interrupt controller RISC group B */
|
|
|
|
};
|
|
|
|
|
2007-10-06 01:47:29 +08:00
|
|
|
void qe_ic_init(struct device_node *node, unsigned int flags,
|
|
|
|
void (*low_handler)(unsigned int irq, struct irq_desc *desc),
|
|
|
|
void (*high_handler)(unsigned int irq, struct irq_desc *desc));
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-04 12:10:46 +08:00
|
|
|
void qe_ic_set_highest_priority(unsigned int virq, int high);
|
|
|
|
int qe_ic_set_priority(unsigned int virq, unsigned int priority);
|
|
|
|
int qe_ic_set_high_priority(unsigned int virq, unsigned int priority, int high);
|
|
|
|
|
2007-10-06 01:47:29 +08:00
|
|
|
struct qe_ic;
|
|
|
|
unsigned int qe_ic_get_low_irq(struct qe_ic *qe_ic);
|
|
|
|
unsigned int qe_ic_get_high_irq(struct qe_ic *qe_ic);
|
|
|
|
|
|
|
|
static inline void qe_ic_cascade_low_ipic(unsigned int irq,
|
|
|
|
struct irq_desc *desc)
|
|
|
|
{
|
|
|
|
struct qe_ic *qe_ic = desc->handler_data;
|
|
|
|
unsigned int cascade_irq = qe_ic_get_low_irq(qe_ic);
|
|
|
|
|
|
|
|
if (cascade_irq != NO_IRQ)
|
|
|
|
generic_handle_irq(cascade_irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qe_ic_cascade_high_ipic(unsigned int irq,
|
|
|
|
struct irq_desc *desc)
|
|
|
|
{
|
|
|
|
struct qe_ic *qe_ic = desc->handler_data;
|
|
|
|
unsigned int cascade_irq = qe_ic_get_high_irq(qe_ic);
|
|
|
|
|
|
|
|
if (cascade_irq != NO_IRQ)
|
|
|
|
generic_handle_irq(cascade_irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qe_ic_cascade_low_mpic(unsigned int irq,
|
|
|
|
struct irq_desc *desc)
|
|
|
|
{
|
|
|
|
struct qe_ic *qe_ic = desc->handler_data;
|
|
|
|
unsigned int cascade_irq = qe_ic_get_low_irq(qe_ic);
|
|
|
|
|
|
|
|
if (cascade_irq != NO_IRQ)
|
|
|
|
generic_handle_irq(cascade_irq);
|
|
|
|
|
|
|
|
desc->chip->eoi(irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qe_ic_cascade_high_mpic(unsigned int irq,
|
|
|
|
struct irq_desc *desc)
|
|
|
|
{
|
|
|
|
struct qe_ic *qe_ic = desc->handler_data;
|
|
|
|
unsigned int cascade_irq = qe_ic_get_high_irq(qe_ic);
|
|
|
|
|
|
|
|
if (cascade_irq != NO_IRQ)
|
|
|
|
generic_handle_irq(cascade_irq);
|
|
|
|
|
|
|
|
desc->chip->eoi(irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qe_ic_cascade_muxed_mpic(unsigned int irq,
|
|
|
|
struct irq_desc *desc)
|
|
|
|
{
|
|
|
|
struct qe_ic *qe_ic = desc->handler_data;
|
|
|
|
unsigned int cascade_irq;
|
|
|
|
|
|
|
|
cascade_irq = qe_ic_get_high_irq(qe_ic);
|
|
|
|
if (cascade_irq == NO_IRQ)
|
|
|
|
cascade_irq = qe_ic_get_low_irq(qe_ic);
|
|
|
|
|
|
|
|
if (cascade_irq != NO_IRQ)
|
|
|
|
generic_handle_irq(cascade_irq);
|
|
|
|
|
|
|
|
desc->chip->eoi(irq);
|
|
|
|
}
|
|
|
|
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-04 12:10:46 +08:00
|
|
|
#endif /* _ASM_POWERPC_QE_IC_H */
|