2019-05-19 20:07:45 +08:00
|
|
|
# SPDX-License-Identifier: GPL-2.0-only
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
#
|
|
|
|
# SPI driver configuration
|
|
|
|
#
|
2008-04-28 17:14:16 +08:00
|
|
|
menuconfig SPI
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
bool "SPI support"
|
2008-04-28 17:14:16 +08:00
|
|
|
depends on HAS_IOMEM
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
help
|
|
|
|
The "Serial Peripheral Interface" is a low level synchronous
|
|
|
|
protocol. Chips that support SPI can have data transfer rates
|
|
|
|
up to several tens of Mbit/sec. Chips are addressed with a
|
|
|
|
controller and a chipselect. Most SPI slaves don't support
|
|
|
|
dynamic device discovery; some are even write-only or read-only.
|
|
|
|
|
2006-11-30 12:22:59 +08:00
|
|
|
SPI is widely used by microcontrollers to talk with sensors,
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
eeprom and flash memory, codecs and various other controller
|
|
|
|
chips, analog to digital (and d-to-a) converters, and more.
|
|
|
|
MMC and SD cards can be accessed using SPI protocol; and for
|
|
|
|
DataFlash cards used in MMC sockets, SPI must always be used.
|
|
|
|
|
|
|
|
SPI is one of a family of similar protocols using a four wire
|
|
|
|
interface (select, clock, data in, data out) including Microwire
|
|
|
|
(half duplex), SSP, SSI, and PSP. This driver framework should
|
|
|
|
work with most such devices and controllers.
|
|
|
|
|
2008-04-28 17:14:16 +08:00
|
|
|
if SPI
|
|
|
|
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
config SPI_DEBUG
|
2014-12-21 04:41:11 +08:00
|
|
|
bool "Debug support for SPI drivers"
|
2008-04-28 17:14:16 +08:00
|
|
|
depends on DEBUG_KERNEL
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
help
|
|
|
|
Say "yes" to enable debug messaging (like dev_dbg and pr_debug),
|
|
|
|
sysfs, and debugfs support in SPI controller and protocol drivers.
|
|
|
|
|
|
|
|
#
|
|
|
|
# MASTER side ... talking to discrete SPI slave chips including microcontrollers
|
|
|
|
#
|
|
|
|
|
|
|
|
config SPI_MASTER
|
2014-12-21 04:41:11 +08:00
|
|
|
# bool "SPI Master Support"
|
|
|
|
bool
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
default SPI
|
|
|
|
help
|
|
|
|
If your system has an master-capable SPI controller (which
|
|
|
|
provides the clock and chipselect), you can enable that
|
|
|
|
controller and the protocol drivers for the SPI slave chips
|
|
|
|
that are connected.
|
|
|
|
|
2008-07-24 12:29:53 +08:00
|
|
|
if SPI_MASTER
|
|
|
|
|
2018-04-27 00:18:14 +08:00
|
|
|
config SPI_MEM
|
|
|
|
bool "SPI memory extension"
|
|
|
|
help
|
|
|
|
Enable this option if you want to enable the SPI memory extension.
|
|
|
|
This extension is meant to simplify interaction with SPI memories
|
2018-05-31 03:29:15 +08:00
|
|
|
by providing a high-level interface to send memory-like commands.
|
2018-04-27 00:18:14 +08:00
|
|
|
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
comment "SPI Master Controller Drivers"
|
|
|
|
|
2011-02-14 10:10:43 +08:00
|
|
|
config SPI_ALTERA
|
2021-04-17 00:57:19 +08:00
|
|
|
tristate "Altera SPI Controller platform driver"
|
|
|
|
select SPI_ALTERA_CORE
|
2020-06-19 09:43:39 +08:00
|
|
|
select REGMAP_MMIO
|
2011-02-14 10:10:43 +08:00
|
|
|
help
|
|
|
|
This is the driver for the Altera SPI Controller.
|
|
|
|
|
2021-04-17 00:57:19 +08:00
|
|
|
config SPI_ALTERA_CORE
|
2021-04-27 22:38:42 +08:00
|
|
|
tristate "Altera SPI Controller core code" if COMPILE_TEST
|
2021-04-17 00:57:19 +08:00
|
|
|
select REGMAP
|
|
|
|
help
|
|
|
|
"The core code for the Altera SPI Controller"
|
|
|
|
|
2021-04-17 00:57:20 +08:00
|
|
|
config SPI_ALTERA_DFL
|
|
|
|
tristate "DFL bus driver for Altera SPI Controller"
|
|
|
|
depends on FPGA_DFL
|
|
|
|
select SPI_ALTERA_CORE
|
|
|
|
help
|
|
|
|
This is a Device Feature List (DFL) bus driver for the
|
|
|
|
Altera SPI master controller. The SPI master is connected
|
|
|
|
to a SPI slave to Avalon bridge in a Intel MAX BMC.
|
|
|
|
|
2020-02-10 11:41:51 +08:00
|
|
|
config SPI_AR934X
|
|
|
|
tristate "Qualcomm Atheros AR934X/QCA95XX SPI controller driver"
|
|
|
|
depends on ATH79 || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for the SPI controller present on the
|
|
|
|
Qualcomm Atheros AR934X/QCA95XX SoCs.
|
|
|
|
|
2011-01-05 04:28:22 +08:00
|
|
|
config SPI_ATH79
|
|
|
|
tristate "Atheros AR71XX/AR724X/AR913X SPI controller driver"
|
2019-01-17 02:55:46 +08:00
|
|
|
depends on ATH79 || COMPILE_TEST
|
2011-01-05 04:28:22 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This enables support for the SPI controller present on the
|
|
|
|
Atheros AR71XX/AR724X/AR913X SoCs.
|
|
|
|
|
2016-12-08 22:58:44 +08:00
|
|
|
config SPI_ARMADA_3700
|
|
|
|
tristate "Marvell Armada 3700 SPI Controller"
|
|
|
|
depends on (ARCH_MVEBU && OF) || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for the SPI controller present on the
|
|
|
|
Marvell Armada 3700 SoCs.
|
|
|
|
|
2022-05-10 01:56:08 +08:00
|
|
|
config SPI_ASPEED_SMC
|
|
|
|
tristate "Aspeed flash controllers in SPI mode"
|
|
|
|
depends on ARCH_ASPEED || COMPILE_TEST
|
|
|
|
depends on OF
|
|
|
|
help
|
|
|
|
This enables support for the Firmware Memory controller (FMC)
|
|
|
|
in the Aspeed AST2600, AST2500 and AST2400 SoCs when attached
|
|
|
|
to SPI NOR chips, and support for the SPI flash memory
|
|
|
|
controller (SPI) for the host firmware. The implementation
|
|
|
|
only supports SPI NOR.
|
|
|
|
|
2007-02-14 16:33:09 +08:00
|
|
|
config SPI_ATMEL
|
|
|
|
tristate "Atmel SPI Controller"
|
2018-03-08 06:30:54 +08:00
|
|
|
depends on ARCH_AT91 || COMPILE_TEST
|
2019-10-17 22:18:44 +08:00
|
|
|
depends on OF
|
2007-02-14 16:33:09 +08:00
|
|
|
help
|
|
|
|
This selects a driver for the Atmel SPI Controller, present on
|
2018-03-08 06:30:54 +08:00
|
|
|
many AT91 ARM chips.
|
2007-02-14 16:33:09 +08:00
|
|
|
|
2018-07-14 00:47:35 +08:00
|
|
|
config SPI_AT91_USART
|
|
|
|
tristate "Atmel USART Controller SPI driver"
|
|
|
|
depends on (ARCH_AT91 || COMPILE_TEST)
|
|
|
|
depends on MFD_AT91_USART
|
|
|
|
help
|
|
|
|
This selects a driver for the AT91 USART Controller as SPI Master,
|
|
|
|
present on AT91 and SAMA5 SoC series.
|
|
|
|
|
2018-11-05 18:36:24 +08:00
|
|
|
config SPI_ATMEL_QUADSPI
|
|
|
|
tristate "Atmel Quad SPI Controller"
|
2020-07-16 12:31:39 +08:00
|
|
|
depends on ARCH_AT91 || COMPILE_TEST
|
2018-11-05 18:36:24 +08:00
|
|
|
depends on OF && HAS_IOMEM
|
|
|
|
help
|
|
|
|
This enables support for the Quad SPI controller in master mode.
|
|
|
|
This driver does not support generic SPI. The implementation only
|
|
|
|
supports spi-mem interface.
|
|
|
|
|
2016-02-02 19:27:42 +08:00
|
|
|
config SPI_AU1550
|
|
|
|
tristate "Au1550/Au1200/Au1300 SPI Controller"
|
|
|
|
depends on MIPS_ALCHEMY
|
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
If you say yes to this option, support will be included for the
|
|
|
|
PSC SPI controller found on Au1550, Au1200 and Au1300 series.
|
|
|
|
|
2016-02-05 00:13:30 +08:00
|
|
|
config SPI_AXI_SPI_ENGINE
|
|
|
|
tristate "Analog Devices AXI SPI Engine controller"
|
|
|
|
depends on HAS_IOMEM
|
|
|
|
help
|
|
|
|
This enables support for the Analog Devices AXI SPI Engine SPI controller.
|
|
|
|
It is part of the SPI Engine framework that is used in some Analog Devices
|
|
|
|
reference designs for FPGAs.
|
|
|
|
|
2013-03-12 11:38:24 +08:00
|
|
|
config SPI_BCM2835
|
|
|
|
tristate "BCM2835 SPI controller"
|
2015-05-03 23:16:36 +08:00
|
|
|
depends on GPIOLIB
|
2019-05-10 04:36:00 +08:00
|
|
|
depends on ARCH_BCM2835 || ARCH_BRCMSTB || COMPILE_TEST
|
2013-03-12 11:38:24 +08:00
|
|
|
help
|
|
|
|
This selects a driver for the Broadcom BCM2835 SPI master.
|
|
|
|
|
|
|
|
The BCM2835 contains two types of SPI master controller; the
|
|
|
|
"universal SPI master", and the regular SPI controller. This driver
|
|
|
|
is for the regular SPI controller. Slave mode operation is not also
|
|
|
|
not supported.
|
|
|
|
|
2015-09-11 19:22:04 +08:00
|
|
|
config SPI_BCM2835AUX
|
|
|
|
tristate "BCM2835 SPI auxiliary controller"
|
2019-05-10 04:36:00 +08:00
|
|
|
depends on ((ARCH_BCM2835 || ARCH_BRCMSTB) && GPIOLIB) || COMPILE_TEST
|
2015-09-11 19:22:04 +08:00
|
|
|
help
|
|
|
|
This selects a driver for the Broadcom BCM2835 SPI aux master.
|
|
|
|
|
|
|
|
The BCM2835 contains two types of SPI master controller; the
|
|
|
|
"universal SPI master", and the regular SPI controller.
|
|
|
|
This driver is for the universal/auxiliary SPI controller.
|
|
|
|
|
2012-02-01 18:14:09 +08:00
|
|
|
config SPI_BCM63XX
|
|
|
|
tristate "Broadcom BCM63xx SPI controller"
|
2020-06-15 17:09:41 +08:00
|
|
|
depends on BCM63XX || BMIPS_GENERIC || COMPILE_TEST
|
2012-02-01 18:14:09 +08:00
|
|
|
help
|
2019-11-20 21:39:16 +08:00
|
|
|
Enable support for the SPI controller on the Broadcom BCM63xx SoCs.
|
2012-02-01 18:14:09 +08:00
|
|
|
|
2013-11-30 19:42:06 +08:00
|
|
|
config SPI_BCM63XX_HSSPI
|
|
|
|
tristate "Broadcom BCM63XX HS SPI controller driver"
|
2022-07-07 14:57:58 +08:00
|
|
|
depends on BCM63XX || BMIPS_GENERIC || ARCH_BCMBCA || COMPILE_TEST
|
2013-11-30 19:42:06 +08:00
|
|
|
help
|
|
|
|
This enables support for the High Speed SPI controller present on
|
|
|
|
newer Broadcom BCM63XX SoCs.
|
|
|
|
|
2016-08-25 06:04:23 +08:00
|
|
|
config SPI_BCM_QSPI
|
|
|
|
tristate "Broadcom BSPI and MSPI controller support"
|
2016-12-30 14:30:00 +08:00
|
|
|
depends on ARCH_BRCMSTB || ARCH_BCM || ARCH_BCM_IPROC || \
|
|
|
|
BMIPS_GENERIC || COMPILE_TEST
|
2016-08-25 06:04:23 +08:00
|
|
|
default ARCH_BCM_IPROC
|
|
|
|
help
|
|
|
|
Enables support for the Broadcom SPI flash and MSPI controller.
|
|
|
|
Select this option for any one of BRCMSTB, iProc NSP and NS2 SoCs
|
2020-07-16 13:11:44 +08:00
|
|
|
based platforms. This driver works for both SPI master for SPI NOR
|
2016-08-25 06:04:23 +08:00
|
|
|
flash device as well as MSPI device.
|
|
|
|
|
2006-01-09 05:34:26 +08:00
|
|
|
config SPI_BITBANG
|
2009-01-07 06:41:41 +08:00
|
|
|
tristate "Utilities for Bitbanging SPI masters"
|
2006-01-09 05:34:26 +08:00
|
|
|
help
|
|
|
|
With a few GPIO pins, your system can bitbang the SPI protocol.
|
|
|
|
Select this to get SPI support through I/O pins (GPIO, parallel
|
|
|
|
port, etc). Or, some systems' SPI master controller drivers use
|
|
|
|
this code to manage the per-word or per-transfer accesses to the
|
|
|
|
hardware shift registers.
|
|
|
|
|
|
|
|
This is library code, and is automatically selected by drivers that
|
|
|
|
need it. You only need to select this explicitly to support driver
|
|
|
|
modules that aren't part of this kernel tree.
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
|
2006-01-09 05:34:29 +08:00
|
|
|
config SPI_BUTTERFLY
|
|
|
|
tristate "Parallel port adapter for AVR Butterfly (DEVELOPMENT)"
|
2008-07-24 12:29:53 +08:00
|
|
|
depends on PARPORT
|
2006-01-09 05:34:29 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This uses a custom parallel port cable to connect to an AVR
|
|
|
|
Butterfly <http://www.atmel.com/products/avr/butterfly>, an
|
|
|
|
inexpensive battery powered microcontroller evaluation board.
|
|
|
|
This same cable can be used to flash new firmware.
|
|
|
|
|
2014-04-14 17:06:53 +08:00
|
|
|
config SPI_CADENCE
|
|
|
|
tristate "Cadence SPI controller"
|
|
|
|
help
|
|
|
|
This selects the Cadence SPI controller master driver
|
2015-03-09 16:46:15 +08:00
|
|
|
used by Xilinx Zynq and ZynqMP.
|
2014-04-14 17:06:53 +08:00
|
|
|
|
2020-06-01 15:04:44 +08:00
|
|
|
config SPI_CADENCE_QUADSPI
|
|
|
|
tristate "Cadence Quad SPI controller"
|
2020-11-24 12:18:36 +08:00
|
|
|
depends on OF && (ARM || ARM64 || X86 || COMPILE_TEST)
|
2020-06-01 15:04:44 +08:00
|
|
|
help
|
|
|
|
Enable support for the Cadence Quad SPI Flash controller.
|
|
|
|
|
|
|
|
Cadence QSPI is a specialized controller for connecting an SPI
|
|
|
|
Flash over 1/2/4-bit wide bus. Enable this option if you have a
|
|
|
|
device with a Cadence QSPI controller and want to access the
|
|
|
|
Flash as an MTD device.
|
|
|
|
|
2021-09-19 16:05:34 +08:00
|
|
|
config SPI_CADENCE_XSPI
|
|
|
|
tristate "Cadence XSPI controller"
|
2022-11-25 15:31:14 +08:00
|
|
|
depends on OF && HAS_IOMEM
|
2021-09-19 16:05:34 +08:00
|
|
|
depends on SPI_MEM
|
|
|
|
help
|
|
|
|
Enable support for the Cadence XSPI Flash controller.
|
|
|
|
|
|
|
|
Cadence XSPI is a specialized controller for connecting an SPI
|
|
|
|
Flash over upto 8bit wide bus. Enable this option if you have a
|
|
|
|
device with a Cadence XSPI controller and want to access the
|
|
|
|
Flash as an MTD device.
|
|
|
|
|
2012-11-08 01:30:29 +08:00
|
|
|
config SPI_CLPS711X
|
|
|
|
tristate "CLPS711X host SPI controller"
|
2014-03-26 16:53:18 +08:00
|
|
|
depends on ARCH_CLPS711X || COMPILE_TEST
|
2012-11-08 01:30:29 +08:00
|
|
|
help
|
|
|
|
This enables dedicated general purpose SPI/Microwire1-compatible
|
|
|
|
master mode interface (SSI1) for CLPS711X-based CPUs.
|
|
|
|
|
2010-01-21 04:49:44 +08:00
|
|
|
config SPI_COLDFIRE_QSPI
|
|
|
|
tristate "Freescale Coldfire QSPI controller"
|
2012-06-06 00:24:59 +08:00
|
|
|
depends on (M520x || M523x || M5249 || M525x || M527x || M528x || M532x)
|
2010-01-21 04:49:44 +08:00
|
|
|
help
|
|
|
|
This enables support for the Coldfire QSPI controller in master
|
|
|
|
mode.
|
|
|
|
|
2009-12-17 06:02:18 +08:00
|
|
|
config SPI_DAVINCI
|
2010-10-12 14:28:02 +08:00
|
|
|
tristate "Texas Instruments DaVinci/DA8x/OMAP-L/AM1x SoC SPI controller"
|
2013-07-25 08:31:37 +08:00
|
|
|
depends on ARCH_DAVINCI || ARCH_KEYSTONE
|
2009-12-17 06:02:18 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
2010-10-12 14:28:02 +08:00
|
|
|
SPI master controller for DaVinci/DA8x/OMAP-L/AM1x SPI modules.
|
|
|
|
|
2016-02-02 19:27:42 +08:00
|
|
|
config SPI_DESIGNWARE
|
|
|
|
tristate "DesignWare SPI controller core support"
|
2020-10-08 07:55:06 +08:00
|
|
|
imply SPI_MEM
|
2016-02-02 19:27:42 +08:00
|
|
|
help
|
|
|
|
general driver for SPI controller core from DesignWare
|
|
|
|
|
2020-05-29 21:12:01 +08:00
|
|
|
if SPI_DESIGNWARE
|
|
|
|
|
2020-05-29 21:11:59 +08:00
|
|
|
config SPI_DW_DMA
|
|
|
|
bool "DMA support for DW SPI controller"
|
|
|
|
|
2016-02-02 19:27:42 +08:00
|
|
|
config SPI_DW_PCI
|
|
|
|
tristate "PCI interface driver for DW SPI core"
|
2020-05-29 21:12:01 +08:00
|
|
|
depends on PCI
|
2016-02-02 19:27:42 +08:00
|
|
|
|
|
|
|
config SPI_DW_MMIO
|
|
|
|
tristate "Memory-mapped io interface driver for DW SPI core"
|
2020-05-29 21:12:01 +08:00
|
|
|
depends on HAS_IOMEM
|
|
|
|
|
2020-10-08 07:55:10 +08:00
|
|
|
config SPI_DW_BT1
|
|
|
|
tristate "Baikal-T1 SPI driver for DW SPI core"
|
|
|
|
depends on MIPS_BAIKAL_T1 || COMPILE_TEST
|
2020-11-27 22:46:11 +08:00
|
|
|
select MULTIPLEXER
|
|
|
|
select MUX_MMIO
|
2020-10-08 07:55:10 +08:00
|
|
|
help
|
|
|
|
Baikal-T1 SoC is equipped with three DW APB SSI-based MMIO SPI
|
|
|
|
controllers. Two of them are pretty much normal: with IRQ, DMA,
|
|
|
|
FIFOs of 64 words depth, 4x CSs, but the third one as being a
|
|
|
|
part of the Baikal-T1 System Boot Controller has got a very
|
|
|
|
limited resources: no IRQ, no DMA, only a single native
|
|
|
|
chip-select and Tx/Rx FIFO with just 8 words depth available.
|
|
|
|
The later one is normally connected to an external SPI-nor flash
|
|
|
|
of 128Mb (in general can be of bigger size).
|
|
|
|
|
|
|
|
config SPI_DW_BT1_DIRMAP
|
|
|
|
bool "Directly mapped Baikal-T1 Boot SPI flash support"
|
|
|
|
depends on SPI_DW_BT1
|
|
|
|
help
|
|
|
|
Directly mapped SPI flash memory is an interface specific to the
|
|
|
|
Baikal-T1 System Boot Controller. It is a 16MB MMIO region, which
|
|
|
|
can be used to access a peripheral memory device just by
|
|
|
|
reading/writing data from/to it. Note that the system APB bus
|
|
|
|
will stall during each IO from/to the dirmap region until the
|
|
|
|
operation is finished. So try not to use it concurrently with
|
|
|
|
time-critical tasks (like the SPI memory operations implemented
|
|
|
|
in this driver).
|
|
|
|
|
2020-05-29 21:12:01 +08:00
|
|
|
endif
|
2016-02-02 19:27:42 +08:00
|
|
|
|
2014-12-08 21:52:29 +08:00
|
|
|
config SPI_DLN2
|
|
|
|
tristate "Diolan DLN-2 USB SPI adapter"
|
|
|
|
depends on MFD_DLN2
|
|
|
|
help
|
2019-11-20 21:39:16 +08:00
|
|
|
If you say yes to this option, support will be included for Diolan
|
|
|
|
DLN2, a USB to SPI interface.
|
2014-12-08 21:52:29 +08:00
|
|
|
|
2019-11-20 21:39:16 +08:00
|
|
|
This driver can also be built as a module. If so, the module
|
|
|
|
will be called spi-dln2.
|
2014-12-08 21:52:29 +08:00
|
|
|
|
2010-05-06 12:47:04 +08:00
|
|
|
config SPI_EP93XX
|
|
|
|
tristate "Cirrus Logic EP93xx SPI controller"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on ARCH_EP93XX || COMPILE_TEST
|
2010-05-06 12:47:04 +08:00
|
|
|
help
|
|
|
|
This enables using the Cirrus EP93xx SPI controller in master
|
|
|
|
mode.
|
|
|
|
|
2012-05-20 21:46:19 +08:00
|
|
|
config SPI_FALCON
|
2017-01-04 01:04:27 +08:00
|
|
|
bool "Falcon SPI controller support"
|
2012-05-20 21:46:19 +08:00
|
|
|
depends on SOC_FALCON
|
|
|
|
help
|
|
|
|
The external bus unit (EBU) found on the FALC-ON SoC has SPI
|
|
|
|
emulation that is designed for serial flash access. This driver
|
|
|
|
has only been tested with m25p80 type chips. The hardware has no
|
|
|
|
support for other types of SPI peripherals.
|
|
|
|
|
2020-03-07 03:41:18 +08:00
|
|
|
config SPI_FSI
|
|
|
|
tristate "FSI SPI driver"
|
|
|
|
depends on FSI
|
|
|
|
help
|
|
|
|
This enables support for the driver for FSI bus attached SPI
|
|
|
|
controllers.
|
|
|
|
|
2016-11-22 21:52:17 +08:00
|
|
|
config SPI_FSL_LPSPI
|
|
|
|
tristate "Freescale i.MX LPSPI controller"
|
|
|
|
depends on ARCH_MXC || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables Freescale i.MX LPSPI controllers in master mode.
|
|
|
|
|
2019-01-07 17:29:47 +08:00
|
|
|
config SPI_FSL_QUADSPI
|
|
|
|
tristate "Freescale QSPI controller"
|
|
|
|
depends on ARCH_MXC || SOC_LS1021A || ARCH_LAYERSCAPE || COMPILE_TEST
|
|
|
|
depends on HAS_IOMEM
|
|
|
|
help
|
|
|
|
This enables support for the Quad SPI controller in master mode.
|
|
|
|
Up to four flash chips can be connected on two buses with two
|
|
|
|
chipselects each.
|
|
|
|
This controller does not support generic SPI messages. It only
|
|
|
|
supports the high-level SPI memory interface.
|
|
|
|
|
2022-07-29 00:14:55 +08:00
|
|
|
config SPI_GXP
|
|
|
|
tristate "GXP SPI driver"
|
|
|
|
depends on ARCH_HPE || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for the driver for GXP bus attached SPI
|
|
|
|
controllers.
|
|
|
|
|
2021-03-27 17:10:00 +08:00
|
|
|
config SPI_HISI_KUNPENG
|
|
|
|
tristate "HiSilicon SPI Controller for Kunpeng SoCs"
|
|
|
|
depends on (ARM64 && ACPI) || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for HiSilicon SPI controller found on
|
|
|
|
Kunpeng SoCs.
|
|
|
|
|
|
|
|
This driver can also be built as a module. If so, the module
|
|
|
|
will be called hisi-kunpeng-spi.
|
|
|
|
|
2019-12-09 22:08:09 +08:00
|
|
|
config SPI_HISI_SFC_V3XX
|
2020-07-16 13:11:44 +08:00
|
|
|
tristate "HiSilicon SPI NOR Flash Controller for Hi16XX chipsets"
|
2019-12-09 22:08:09 +08:00
|
|
|
depends on (ARM64 && ACPI) || COMPILE_TEST
|
|
|
|
depends on HAS_IOMEM
|
|
|
|
help
|
2020-07-16 13:11:44 +08:00
|
|
|
This enables support for HiSilicon v3xx SPI NOR flash controller
|
2019-12-09 22:08:09 +08:00
|
|
|
found in hi16xx chipsets.
|
|
|
|
|
2019-01-15 20:00:15 +08:00
|
|
|
config SPI_NXP_FLEXSPI
|
|
|
|
tristate "NXP Flex SPI controller"
|
|
|
|
depends on ARCH_LAYERSCAPE || HAS_IOMEM
|
|
|
|
help
|
|
|
|
This enables support for the Flex SPI controller in master mode.
|
|
|
|
Up to four slave devices can be connected on two buses with two
|
|
|
|
chipselects each.
|
|
|
|
This controller does not support generic SPI messages and only
|
|
|
|
supports the high-level SPI memory interface.
|
|
|
|
|
2009-01-07 06:41:41 +08:00
|
|
|
config SPI_GPIO
|
|
|
|
tristate "GPIO-based bitbanging SPI Master"
|
2015-05-06 00:32:33 +08:00
|
|
|
depends on GPIOLIB || COMPILE_TEST
|
2009-01-07 06:41:41 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This simple GPIO bitbanging SPI master uses the arch-neutral GPIO
|
|
|
|
interface to manage MOSI, MISO, SCK, and chipselect signals. SPI
|
|
|
|
slaves connected to a bus using this driver are configured as usual,
|
|
|
|
except that the spi_board_info.controller_data holds the GPIO number
|
|
|
|
for the chipselect used by this controller driver.
|
|
|
|
|
|
|
|
Note that this driver often won't achieve even 1 Mbit/sec speeds,
|
|
|
|
making it unusually slow for SPI. If your platform can inline
|
|
|
|
GPIO operations, you should be able to leverage that for better
|
|
|
|
speed with a custom version of this driver; see the source code.
|
|
|
|
|
2014-11-15 02:48:32 +08:00
|
|
|
config SPI_IMG_SPFI
|
|
|
|
tristate "IMG SPFI controller"
|
|
|
|
depends on MIPS || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for the SPFI master controller found on
|
|
|
|
IMG SoCs.
|
|
|
|
|
2009-09-23 07:46:02 +08:00
|
|
|
config SPI_IMX
|
|
|
|
tristate "Freescale i.MX SPI controllers"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on ARCH_MXC || COMPILE_TEST
|
2009-09-23 07:46:02 +08:00
|
|
|
help
|
2019-01-27 05:32:07 +08:00
|
|
|
This enables support for the Freescale i.MX SPI controllers.
|
2009-09-23 07:46:02 +08:00
|
|
|
|
2021-08-31 07:01:38 +08:00
|
|
|
config SPI_INGENIC
|
spi: ingenic: Add support for new Ingenic SoCs.
1.Since it would be dangerous to specify a newer SoC's compatible
string as the fallback of an older SoC's compatible string, we
add support for the "ingenic,jz4775-spi" compatible string in
the driver.
This will permit to support the JZ4775 by having:
compatible = "ingenic,jz4775-spi";
Instead of doing:
compatible = "ingenic,jz4775-spi", "ingenic,jz4780-spi";
2.Add support for probing the spi-ingenic driver on the X1000 SoC
from Ingenic. From the X1000 SoC onwards, the maximum frequency
allowed by the SSI module of Ingenic SoCs has been changed from
54MHz to 50MHz. So "max_speed_hz" is introduced in "jz_soc_info"
to set different maximum frequency values.
3.Add support for probing the spi-ingenic driver on the X2000 SoC
from Ingenic. The X2000 SoC has only one native chip select line,
so "max_native_cs" is introduced in "jz_soc_info" to set different
maximum number of native chip select lines.
4.Because of the introduction of support for the X-series SoCs, the
current driver is not only applicable to the JZ-series SoCs, so
the description texts has been modified to avoid misunderstanding.
Signed-off-by: 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
Reviewed-by: Paul Cercueil <paul@crapouillou.net>
Link: https://lore.kernel.org/r/1650724725-93758-4-git-send-email-zhouyanjie@wanyeetech.com
Signed-off-by: Mark Brown <broonie@kernel.org>
2022-04-23 22:38:45 +08:00
|
|
|
tristate "Ingenic SoCs SPI controller"
|
2021-08-31 07:01:38 +08:00
|
|
|
depends on MACH_INGENIC || COMPILE_TEST
|
|
|
|
help
|
spi: ingenic: Add support for new Ingenic SoCs.
1.Since it would be dangerous to specify a newer SoC's compatible
string as the fallback of an older SoC's compatible string, we
add support for the "ingenic,jz4775-spi" compatible string in
the driver.
This will permit to support the JZ4775 by having:
compatible = "ingenic,jz4775-spi";
Instead of doing:
compatible = "ingenic,jz4775-spi", "ingenic,jz4780-spi";
2.Add support for probing the spi-ingenic driver on the X1000 SoC
from Ingenic. From the X1000 SoC onwards, the maximum frequency
allowed by the SSI module of Ingenic SoCs has been changed from
54MHz to 50MHz. So "max_speed_hz" is introduced in "jz_soc_info"
to set different maximum frequency values.
3.Add support for probing the spi-ingenic driver on the X2000 SoC
from Ingenic. The X2000 SoC has only one native chip select line,
so "max_native_cs" is introduced in "jz_soc_info" to set different
maximum number of native chip select lines.
4.Because of the introduction of support for the X-series SoCs, the
current driver is not only applicable to the JZ-series SoCs, so
the description texts has been modified to avoid misunderstanding.
Signed-off-by: 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
Reviewed-by: Paul Cercueil <paul@crapouillou.net>
Link: https://lore.kernel.org/r/1650724725-93758-4-git-send-email-zhouyanjie@wanyeetech.com
Signed-off-by: Mark Brown <broonie@kernel.org>
2022-04-23 22:38:45 +08:00
|
|
|
This enables support for the Ingenic SoCs SPI controller.
|
2021-08-31 07:01:38 +08:00
|
|
|
|
|
|
|
To compile this driver as a module, choose M here: the module
|
|
|
|
will be called spi-ingenic.
|
|
|
|
|
2022-02-09 20:27:05 +08:00
|
|
|
config SPI_INTEL
|
|
|
|
tristate
|
|
|
|
|
|
|
|
config SPI_INTEL_PCI
|
|
|
|
tristate "Intel PCH/PCU SPI flash PCI driver (DANGEROUS)"
|
|
|
|
depends on PCI
|
|
|
|
depends on X86 || COMPILE_TEST
|
|
|
|
depends on SPI_MEM
|
|
|
|
select SPI_INTEL
|
|
|
|
help
|
|
|
|
This enables PCI support for the Intel PCH/PCU SPI controller in
|
|
|
|
master mode. This controller is present in modern Intel hardware
|
|
|
|
and is used to hold BIOS and other persistent settings. Using
|
|
|
|
this driver it is possible to upgrade BIOS directly from Linux.
|
|
|
|
|
|
|
|
Say N here unless you know what you are doing. Overwriting the
|
|
|
|
SPI flash may render the system unbootable.
|
|
|
|
|
|
|
|
To compile this driver as a module, choose M here: the module
|
|
|
|
will be called spi-intel-pci.
|
|
|
|
|
|
|
|
config SPI_INTEL_PLATFORM
|
|
|
|
tristate "Intel PCH/PCU SPI flash platform driver (DANGEROUS)"
|
|
|
|
depends on X86 || COMPILE_TEST
|
|
|
|
depends on SPI_MEM
|
|
|
|
select SPI_INTEL
|
|
|
|
help
|
|
|
|
This enables platform support for the Intel PCH/PCU SPI
|
|
|
|
controller in master mode. This controller is present in modern
|
|
|
|
Intel hardware and is used to hold BIOS and other persistent
|
|
|
|
settings. Using this driver it is possible to upgrade BIOS
|
|
|
|
directly from Linux.
|
|
|
|
|
|
|
|
Say N here unless you know what you are doing. Overwriting the
|
|
|
|
SPI flash may render the system unbootable.
|
|
|
|
|
|
|
|
To compile this driver as a module, choose M here: the module
|
|
|
|
will be called spi-intel-platform.
|
|
|
|
|
2016-08-04 12:30:37 +08:00
|
|
|
config SPI_JCORE
|
|
|
|
tristate "J-Core SPI Master"
|
|
|
|
depends on OF && (SUPERH || COMPILE_TEST)
|
|
|
|
help
|
|
|
|
This enables support for the SPI master controller in the J-Core
|
|
|
|
synthesizable, open source SoC.
|
|
|
|
|
2007-07-17 19:04:05 +08:00
|
|
|
config SPI_LM70_LLP
|
|
|
|
tristate "Parallel port adapter for LM70 eval board (DEVELOPMENT)"
|
2013-01-17 10:53:55 +08:00
|
|
|
depends on PARPORT
|
2007-07-17 19:04:05 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This driver supports the NS LM70 LLP Evaluation Board,
|
|
|
|
which interfaces to an LM70 temperature sensor using
|
|
|
|
a parallel port.
|
|
|
|
|
2016-02-23 18:44:28 +08:00
|
|
|
config SPI_LP8841_RTC
|
|
|
|
tristate "ICP DAS LP-8841 SPI Controller for RTC"
|
|
|
|
depends on MACH_PXA27X_DT || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This driver provides an SPI master device to drive Maxim
|
|
|
|
DS-1302 real time clock.
|
|
|
|
|
|
|
|
Say N here unless you plan to run the kernel on an ICP DAS
|
|
|
|
LP-8x4x industrial computer.
|
|
|
|
|
2009-11-05 06:34:18 +08:00
|
|
|
config SPI_MPC52xx
|
|
|
|
tristate "Freescale MPC52xx SPI (non-PSC) controller support"
|
2011-11-14 05:52:40 +08:00
|
|
|
depends on PPC_MPC52xx
|
2009-11-05 06:34:18 +08:00
|
|
|
help
|
|
|
|
This drivers supports the MPC52xx SPI controller in master SPI
|
|
|
|
mode.
|
|
|
|
|
2007-05-11 13:22:52 +08:00
|
|
|
config SPI_MPC52xx_PSC
|
|
|
|
tristate "Freescale MPC52xx PSC SPI controller"
|
2013-01-17 10:53:55 +08:00
|
|
|
depends on PPC_MPC52xx
|
2007-05-11 13:22:52 +08:00
|
|
|
help
|
|
|
|
This enables using the Freescale MPC52xx Programmable Serial
|
|
|
|
Controller in master SPI mode.
|
|
|
|
|
2010-04-30 21:21:27 +08:00
|
|
|
config SPI_MPC512x_PSC
|
|
|
|
tristate "Freescale MPC512x PSC SPI controller"
|
2012-02-23 17:37:55 +08:00
|
|
|
depends on PPC_MPC512x
|
2010-04-30 21:21:27 +08:00
|
|
|
help
|
|
|
|
This enables using the Freescale MPC5121 Programmable Serial
|
|
|
|
Controller in SPI master mode.
|
|
|
|
|
2010-10-12 18:18:31 +08:00
|
|
|
config SPI_FSL_LIB
|
2013-02-15 23:52:21 +08:00
|
|
|
tristate
|
|
|
|
depends on OF
|
|
|
|
|
|
|
|
config SPI_FSL_CPM
|
2010-10-12 18:18:31 +08:00
|
|
|
tristate
|
|
|
|
depends on FSL_SOC
|
|
|
|
|
2010-10-12 18:18:30 +08:00
|
|
|
config SPI_FSL_SPI
|
2015-01-06 21:07:34 +08:00
|
|
|
tristate "Freescale SPI controller and Aeroflex Gaisler GRLIB SPI controller"
|
2013-02-15 23:52:21 +08:00
|
|
|
depends on OF
|
2010-10-12 18:18:31 +08:00
|
|
|
select SPI_FSL_LIB
|
2013-02-15 23:52:21 +08:00
|
|
|
select SPI_FSL_CPM if FSL_SOC
|
2006-05-21 06:00:15 +08:00
|
|
|
help
|
2010-10-12 18:18:30 +08:00
|
|
|
This enables using the Freescale SPI controllers in master mode.
|
|
|
|
MPC83xx platform uses the controller in cpu mode or CPM/QE mode.
|
|
|
|
MPC8569 uses the controller in QE mode, MPC8610 in cpu mode.
|
2013-02-15 23:52:26 +08:00
|
|
|
This also enables using the Aeroflex Gaisler GRLIB SPI controller in
|
|
|
|
master mode.
|
2006-05-21 06:00:15 +08:00
|
|
|
|
2013-08-16 11:08:55 +08:00
|
|
|
config SPI_FSL_DSPI
|
|
|
|
tristate "Freescale DSPI controller"
|
2014-02-12 15:29:05 +08:00
|
|
|
select REGMAP_MMIO
|
2017-10-28 06:23:01 +08:00
|
|
|
depends on SOC_VF610 || SOC_LS1021A || ARCH_LAYERSCAPE || M5441x || COMPILE_TEST
|
2013-08-16 11:08:55 +08:00
|
|
|
help
|
|
|
|
This enables support for the Freescale DSPI controller in master
|
2018-12-27 05:43:00 +08:00
|
|
|
mode. VF610, LS1021A and ColdFire platforms uses the controller.
|
2013-08-16 11:08:55 +08:00
|
|
|
|
spi/fsl_spi: add eSPI controller support
Add eSPI controller support based on the library code spi_fsl_lib.c.
The eSPI controller is newer controller 85xx/Pxxx devices supported.
There're some differences comparing to the SPI controller:
1. Has different register map and different bit definition
So leave the code operated the register to the driver code, not
the common code.
2. Support 4 dedicated chip selects
The software can't controll the chip selects directly, The SPCOM[CS]
field is used to select which chip selects is used, and the
SPCOM[TRANLEN] field is set to tell the controller how long the CS
signal need to be asserted. So the driver doesn't need the chipselect
related function when transfering data, just set corresponding register
fields to controll the chipseclect.
3. Different Transmit/Receive FIFO access register behavior
For SPI controller, the Tx/Rx FIFO access register can hold only
one character regardless of the character length, but for eSPI
controller, the register can hold 4 or 2 characters according to
the character lengths. Access the Tx/Rx FIFO access register of the
eSPI controller will shift out/in 4/2 characters one time. For SPI
subsystem, the command and data are put into different transfers, so
we need to combine all the transfers to one transfer in order to pass
the transfer to eSPI controller.
4. The max transaction length limitation
The max transaction length one time is limitted by the SPCOM[TRANSLEN]
field which is 0xFFFF. When used mkfs.ext2 command to create ext2
filesystem on the flash, the read length will exceed the max value of
the SPCOM[TRANSLEN] field.
Signed-off-by: Mingkai Hu <Mingkai.hu@freescale.com>
Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
2010-10-12 18:18:32 +08:00
|
|
|
config SPI_FSL_ESPI
|
2015-01-06 21:07:34 +08:00
|
|
|
tristate "Freescale eSPI controller"
|
spi/fsl_spi: add eSPI controller support
Add eSPI controller support based on the library code spi_fsl_lib.c.
The eSPI controller is newer controller 85xx/Pxxx devices supported.
There're some differences comparing to the SPI controller:
1. Has different register map and different bit definition
So leave the code operated the register to the driver code, not
the common code.
2. Support 4 dedicated chip selects
The software can't controll the chip selects directly, The SPCOM[CS]
field is used to select which chip selects is used, and the
SPCOM[TRANLEN] field is set to tell the controller how long the CS
signal need to be asserted. So the driver doesn't need the chipselect
related function when transfering data, just set corresponding register
fields to controll the chipseclect.
3. Different Transmit/Receive FIFO access register behavior
For SPI controller, the Tx/Rx FIFO access register can hold only
one character regardless of the character length, but for eSPI
controller, the register can hold 4 or 2 characters according to
the character lengths. Access the Tx/Rx FIFO access register of the
eSPI controller will shift out/in 4/2 characters one time. For SPI
subsystem, the command and data are put into different transfers, so
we need to combine all the transfers to one transfer in order to pass
the transfer to eSPI controller.
4. The max transaction length limitation
The max transaction length one time is limitted by the SPCOM[TRANSLEN]
field which is 0xFFFF. When used mkfs.ext2 command to create ext2
filesystem on the flash, the read length will exceed the max value of
the SPCOM[TRANSLEN] field.
Signed-off-by: Mingkai Hu <Mingkai.hu@freescale.com>
Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
2010-10-12 18:18:32 +08:00
|
|
|
depends on FSL_SOC
|
|
|
|
help
|
|
|
|
This enables using the Freescale eSPI controllers in master mode.
|
|
|
|
From MPC8536, 85xx platform uses the controller, and all P10xx,
|
|
|
|
P20xx, P30xx,P40xx, P50xx uses this controller.
|
|
|
|
|
2017-05-23 21:39:33 +08:00
|
|
|
config SPI_MESON_SPICC
|
|
|
|
tristate "Amlogic Meson SPICC controller"
|
2020-03-12 21:31:25 +08:00
|
|
|
depends on COMMON_CLK
|
2017-05-23 21:39:33 +08:00
|
|
|
depends on ARCH_MESON || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables master mode support for the SPICC (SPI communication
|
|
|
|
controller) available in Amlogic Meson SoCs.
|
|
|
|
|
2014-11-22 23:21:41 +08:00
|
|
|
config SPI_MESON_SPIFC
|
|
|
|
tristate "Amlogic Meson SPIFC controller"
|
|
|
|
depends on ARCH_MESON || COMPILE_TEST
|
2014-11-27 07:07:48 +08:00
|
|
|
select REGMAP_MMIO
|
2014-11-22 23:21:41 +08:00
|
|
|
help
|
|
|
|
This enables master mode support for the SPIFC (SPI flash
|
|
|
|
controller) available in Amlogic Meson SoCs.
|
|
|
|
|
2022-06-07 15:38:33 +08:00
|
|
|
config SPI_MICROCHIP_CORE
|
|
|
|
tristate "Microchip FPGA SPI controllers"
|
|
|
|
depends on SPI_MASTER
|
|
|
|
help
|
|
|
|
This enables the SPI driver for Microchip FPGA SPI controllers.
|
|
|
|
Say Y or M here if you want to use the "hard" controllers on
|
|
|
|
PolarFire SoC.
|
|
|
|
If built as a module, it will be called spi-microchip-core.
|
|
|
|
|
2022-08-08 14:46:02 +08:00
|
|
|
config SPI_MICROCHIP_CORE_QSPI
|
|
|
|
tristate "Microchip FPGA QSPI controllers"
|
|
|
|
depends on SPI_MASTER
|
|
|
|
help
|
|
|
|
This enables the QSPI driver for Microchip FPGA QSPI controllers.
|
|
|
|
Say Y or M here if you want to use the QSPI controllers on
|
|
|
|
PolarFire SoC.
|
|
|
|
If built as a module, it will be called spi-microchip-core-qspi.
|
|
|
|
|
2015-08-07 15:19:50 +08:00
|
|
|
config SPI_MT65XX
|
|
|
|
tristate "MediaTek SPI controller"
|
|
|
|
depends on ARCH_MEDIATEK || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This selects the MediaTek(R) SPI bus driver.
|
|
|
|
If you want to use MediaTek(R) SPI interface,
|
|
|
|
say Y or M here.If you are not sure, say N.
|
|
|
|
SPI drivers for Mediatek MT65XX and MT81XX series ARM SoCs.
|
|
|
|
|
2019-03-25 16:29:25 +08:00
|
|
|
config SPI_MT7621
|
|
|
|
tristate "MediaTek MT7621 SPI Controller"
|
|
|
|
depends on RALINK || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This selects a driver for the MediaTek MT7621 SPI Controller.
|
|
|
|
|
2020-03-06 16:50:50 +08:00
|
|
|
config SPI_MTK_NOR
|
|
|
|
tristate "MediaTek SPI NOR controller"
|
|
|
|
depends on ARCH_MEDIATEK || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for SPI NOR controller found on MediaTek
|
2020-07-16 13:11:44 +08:00
|
|
|
ARM SoCs. This is a controller specifically for SPI NOR flash.
|
2020-03-06 16:50:50 +08:00
|
|
|
It can perform generic SPI transfers up to 6 bytes via generic
|
2020-07-16 13:11:44 +08:00
|
|
|
SPI interface as well as several SPI NOR specific instructions
|
2020-03-06 16:50:50 +08:00
|
|
|
via SPI MEM interface.
|
|
|
|
|
2022-04-24 11:25:24 +08:00
|
|
|
config SPI_MTK_SNFI
|
|
|
|
tristate "MediaTek SPI NAND Flash Interface"
|
|
|
|
depends on ARCH_MEDIATEK || COMPILE_TEST
|
|
|
|
depends on MTD_NAND_ECC_MEDIATEK
|
|
|
|
help
|
|
|
|
This enables support for SPI-NAND mode on the MediaTek NAND
|
|
|
|
Flash Interface found on MediaTek ARM SoCs. This controller
|
|
|
|
is implemented as a SPI-MEM controller with pipelined ECC
|
|
|
|
capcability.
|
|
|
|
|
2022-11-25 03:13:59 +08:00
|
|
|
config SPI_WPCM_FIU
|
|
|
|
tristate "Nuvoton WPCM450 Flash Interface Unit"
|
|
|
|
depends on ARCH_NPCM || COMPILE_TEST
|
|
|
|
select REGMAP
|
|
|
|
help
|
|
|
|
This enables support got the Flash Interface Unit SPI controller
|
|
|
|
present in the Nuvoton WPCM450 SoC.
|
|
|
|
|
|
|
|
This driver does not support generic SPI. The implementation only
|
|
|
|
supports the spi-mem interface.
|
|
|
|
|
2019-08-28 22:25:13 +08:00
|
|
|
config SPI_NPCM_FIU
|
|
|
|
tristate "Nuvoton NPCM FLASH Interface Unit"
|
|
|
|
depends on ARCH_NPCM || COMPILE_TEST
|
|
|
|
depends on OF && HAS_IOMEM
|
|
|
|
help
|
|
|
|
This enables support for the Flash Interface Unit SPI controller
|
|
|
|
in master mode.
|
|
|
|
This driver does not support generic SPI. The implementation only
|
|
|
|
supports spi-mem interface.
|
|
|
|
|
2018-11-13 00:42:32 +08:00
|
|
|
config SPI_NPCM_PSPI
|
|
|
|
tristate "Nuvoton NPCM PSPI Controller"
|
|
|
|
depends on ARCH_NPCM || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This driver provides support for Nuvoton NPCM BMC
|
|
|
|
Peripheral SPI controller in master mode.
|
|
|
|
|
2017-02-14 07:31:11 +08:00
|
|
|
config SPI_LANTIQ_SSC
|
|
|
|
tristate "Lantiq SSC SPI controller"
|
2020-07-17 14:27:57 +08:00
|
|
|
depends on LANTIQ || X86 || COMPILE_TEST
|
2017-02-14 07:31:11 +08:00
|
|
|
help
|
|
|
|
This driver supports the Lantiq SSC SPI controller in master
|
|
|
|
mode. This controller is found on Intel (former Lantiq) SoCs like
|
2020-07-17 14:27:57 +08:00
|
|
|
the Danube, Falcon, xRX200, xRX300, Lightning Mountain.
|
2017-02-14 07:31:11 +08:00
|
|
|
|
2011-02-14 10:20:39 +08:00
|
|
|
config SPI_OC_TINY
|
|
|
|
tristate "OpenCores tiny SPI"
|
2015-05-06 00:32:33 +08:00
|
|
|
depends on GPIOLIB || COMPILE_TEST
|
2011-02-14 10:20:39 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This is the driver for OpenCores tiny SPI master controller.
|
|
|
|
|
2012-08-23 03:25:07 +08:00
|
|
|
config SPI_OCTEON
|
|
|
|
tristate "Cavium OCTEON SPI controller"
|
2013-05-22 23:10:46 +08:00
|
|
|
depends on CAVIUM_OCTEON_SOC
|
2012-08-23 03:25:07 +08:00
|
|
|
help
|
|
|
|
SPI host driver for the hardware found on some Cavium OCTEON
|
|
|
|
SOCs.
|
|
|
|
|
2007-02-12 16:52:37 +08:00
|
|
|
config SPI_OMAP_UWIRE
|
|
|
|
tristate "OMAP1 MicroWire"
|
2019-08-06 03:28:15 +08:00
|
|
|
depends on ARCH_OMAP1 || (ARM && COMPILE_TEST)
|
2007-02-12 16:52:37 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This hooks up to the MicroWire controller on OMAP1 chips.
|
|
|
|
|
2007-07-17 19:04:13 +08:00
|
|
|
config SPI_OMAP24XX
|
2010-05-15 03:05:25 +08:00
|
|
|
tristate "McSPI driver for OMAP"
|
2018-11-07 18:39:26 +08:00
|
|
|
depends on ARCH_OMAP2PLUS || ARCH_K3 || COMPILE_TEST
|
2016-07-08 01:17:49 +08:00
|
|
|
select SG_SPLIT
|
2007-07-17 19:04:13 +08:00
|
|
|
help
|
2010-05-15 03:05:25 +08:00
|
|
|
SPI master controller for OMAP24XX and later Multichannel SPI
|
2007-07-17 19:04:13 +08:00
|
|
|
(McSPI) modules.
|
2007-02-12 16:52:39 +08:00
|
|
|
|
2013-08-20 21:25:48 +08:00
|
|
|
config SPI_TI_QSPI
|
|
|
|
tristate "DRA7xxx QSPI controller support"
|
|
|
|
depends on ARCH_OMAP2PLUS || COMPILE_TEST
|
|
|
|
help
|
|
|
|
QSPI master controller for DRA7xxx used for flash devices.
|
|
|
|
This device supports single, dual and quad read support, while
|
|
|
|
it only supports single write mode.
|
|
|
|
|
2009-12-13 16:02:11 +08:00
|
|
|
config SPI_OMAP_100K
|
|
|
|
tristate "OMAP SPI 100K"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on ARCH_OMAP850 || ARCH_OMAP730 || COMPILE_TEST
|
2009-12-13 16:02:11 +08:00
|
|
|
help
|
|
|
|
OMAP SPI 100K master controller for omap7xx boards.
|
|
|
|
|
2008-08-06 04:01:09 +08:00
|
|
|
config SPI_ORION
|
2013-01-17 10:53:55 +08:00
|
|
|
tristate "Orion SPI master"
|
2016-04-22 21:17:28 +08:00
|
|
|
depends on PLAT_ORION || ARCH_MVEBU || COMPILE_TEST
|
2008-08-06 04:01:09 +08:00
|
|
|
help
|
2016-11-30 18:47:44 +08:00
|
|
|
This enables using the SPI master controller on the Orion
|
|
|
|
and MVEBU chips.
|
2008-08-06 04:01:09 +08:00
|
|
|
|
2022-10-06 13:05:13 +08:00
|
|
|
config SPI_PCI1XXXX
|
|
|
|
tristate "PCI1XXXX SPI Bus support"
|
|
|
|
depends on PCI
|
|
|
|
help
|
|
|
|
Say "yes" to Enable the SPI Bus support for the PCI1xxxx card
|
|
|
|
This is a PCI to SPI Bus driver
|
|
|
|
This driver can be built as module. If so, the module will be
|
|
|
|
called as spi-pci1xxxx.
|
|
|
|
|
2016-04-01 19:18:50 +08:00
|
|
|
config SPI_PIC32
|
|
|
|
tristate "Microchip PIC32 series SPI"
|
|
|
|
depends on MACH_PIC32 || COMPILE_TEST
|
|
|
|
help
|
|
|
|
SPI driver for Microchip PIC32 SPI master controller.
|
|
|
|
|
2016-04-15 19:27:19 +08:00
|
|
|
config SPI_PIC32_SQI
|
|
|
|
tristate "Microchip PIC32 Quad SPI driver"
|
|
|
|
depends on MACH_PIC32 || COMPILE_TEST
|
|
|
|
help
|
|
|
|
SPI driver for PIC32 Quad SPI controller.
|
|
|
|
|
2009-06-09 15:11:42 +08:00
|
|
|
config SPI_PL022
|
2011-05-19 20:13:19 +08:00
|
|
|
tristate "ARM AMBA PL022 SSP controller"
|
|
|
|
depends on ARM_AMBA
|
2009-09-23 07:46:01 +08:00
|
|
|
default y if ARCH_REALVIEW
|
|
|
|
default y if INTEGRATOR_IMPD1
|
|
|
|
default y if ARCH_VERSATILE
|
2009-06-09 15:11:42 +08:00
|
|
|
help
|
|
|
|
This selects the ARM(R) AMBA(R) PrimeCell PL022 SSP
|
|
|
|
controller. If you have an embedded system with an AMBA(R)
|
|
|
|
bus and a PL022 controller, say Y or M here.
|
|
|
|
|
2009-09-23 07:45:58 +08:00
|
|
|
config SPI_PPC4xx
|
|
|
|
tristate "PPC4xx SPI Controller"
|
2012-02-23 17:37:55 +08:00
|
|
|
depends on PPC32 && 4xx
|
2009-09-23 07:45:58 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This selects a driver for the PPC4xx SPI Controller.
|
|
|
|
|
2006-03-08 15:53:24 +08:00
|
|
|
config SPI_PXA2XX
|
|
|
|
tristate "PXA2xx SSP SPI master"
|
2020-02-10 17:30:27 +08:00
|
|
|
depends on ARCH_PXA || ARCH_MMP || PCI || ACPI || COMPILE_TEST
|
spi: fix building SPI_PXA on MMP
When the audio driver selects CONFIG_PXA_SSP on ARCH_MMP as a
loadable module, and the PXA SPI driver is built-in, we get
a link error in the SPI driver:
drivers/spi/spi-pxa2xx.o: In function `pxa2xx_spi_remove':
spi-pxa2xx.c:(.text+0x5f0): undefined reference to `pxa_ssp_free'
drivers/spi/spi-pxa2xx.o: In function `pxa2xx_spi_probe':
spi-pxa2xx.c:(.text+0xeac): undefined reference to `pxa_ssp_request'
spi-pxa2xx.c:(.text+0x1468): undefined reference to `pxa_ssp_free'
spi-pxa2xx.c:(.text+0x15bc): undefined reference to `pxa_ssp_free'
The problem is that the PXA SPI driver only uses 'select SSP'
specifically when building it for PXA, but we can also build it
for PCI, which is meant for Intel x86 SoCs that use the same SPI
block. When the sound driver forces the SSP to be a loadable
module, the IS_ENABLED() check in include/linux/pxa2xx_ssp.h
triggers but the spi driver can't reference the exported symbols.
I had a different approach before, making the PCI case depend
on X86, which fixed the problem by avoiding the MMP case.
This goes a different route, making the driver select PXA_SSP
also on MMP, which has an SSP that none of the boards in mainline
Linux use for SPI. There is no harm in always enabling the build
on MMP (PCI or not PCI), so I do that too, to document that this
hardware is actually available on MMP.
Link: https://patchwork.kernel.org/patch/8879921/
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
Signed-off-by: Mark Brown <broonie@kernel.org>
2017-08-07 23:42:55 +08:00
|
|
|
select PXA_SSP if ARCH_PXA || ARCH_MMP
|
2006-03-08 15:53:24 +08:00
|
|
|
help
|
2010-11-24 17:17:14 +08:00
|
|
|
This enables using a PXA2xx or Sodaville SSP port as a SPI master
|
|
|
|
controller. The driver can be configured to use any SSP port and
|
2019-08-01 04:08:50 +08:00
|
|
|
additional documentation can be found a Documentation/spi/pxa2xx.rst.
|
2010-11-24 17:17:14 +08:00
|
|
|
|
|
|
|
config SPI_PXA2XX_PCI
|
2014-07-25 01:10:54 +08:00
|
|
|
def_tristate SPI_PXA2XX && PCI && COMMON_CLK
|
2006-03-08 15:53:24 +08:00
|
|
|
|
2014-07-01 09:03:59 +08:00
|
|
|
config SPI_ROCKCHIP
|
|
|
|
tristate "Rockchip SPI controller driver"
|
|
|
|
help
|
|
|
|
This selects a driver for Rockchip SPI controller.
|
|
|
|
|
|
|
|
If you say yes to this option, support will be included for
|
|
|
|
RK3066, RK3188 and RK3288 families of SPI controller.
|
|
|
|
Rockchip SPI controller support DMA transport and PIO mode.
|
|
|
|
The main usecase of this controller is to use spi flash as boot
|
|
|
|
device.
|
|
|
|
|
2021-08-12 21:45:42 +08:00
|
|
|
config SPI_ROCKCHIP_SFC
|
|
|
|
tristate "Rockchip Serial Flash Controller (SFC)"
|
|
|
|
depends on ARCH_ROCKCHIP || COMPILE_TEST
|
|
|
|
depends on HAS_IOMEM && HAS_DMA
|
|
|
|
help
|
|
|
|
This enables support for Rockchip serial flash controller. This
|
|
|
|
is a specialized controller used to access SPI flash on some
|
|
|
|
Rockchip SOCs.
|
|
|
|
|
|
|
|
ROCKCHIP SFC supports DMA and PIO modes. When DMA is not available,
|
|
|
|
the driver automatically falls back to PIO mode.
|
|
|
|
|
2015-04-15 23:43:52 +08:00
|
|
|
config SPI_RB4XX
|
|
|
|
tristate "Mikrotik RB4XX SPI master"
|
|
|
|
depends on SPI_MASTER && ATH79
|
|
|
|
help
|
|
|
|
SPI controller driver for the Mikrotik RB4xx series boards.
|
|
|
|
|
2020-06-14 03:18:34 +08:00
|
|
|
config SPI_RPCIF
|
|
|
|
tristate "Renesas RPC-IF SPI driver"
|
|
|
|
depends on RENESAS_RPCIF
|
|
|
|
help
|
2021-01-02 19:54:11 +08:00
|
|
|
SPI driver for Renesas R-Car Gen3 or RZ/G2 RPC-IF.
|
2020-06-14 03:18:34 +08:00
|
|
|
|
2012-03-07 13:46:25 +08:00
|
|
|
config SPI_RSPI
|
2014-01-21 23:10:09 +08:00
|
|
|
tristate "Renesas RSPI/QSPI controller"
|
2016-02-18 09:47:52 +08:00
|
|
|
depends on SUPERH || ARCH_RENESAS || COMPILE_TEST
|
2012-03-07 13:46:25 +08:00
|
|
|
help
|
2014-01-21 23:10:09 +08:00
|
|
|
SPI driver for Renesas RSPI and QSPI blocks.
|
2012-03-07 13:46:25 +08:00
|
|
|
|
2018-10-03 05:47:08 +08:00
|
|
|
config SPI_QCOM_QSPI
|
|
|
|
tristate "QTI QSPI controller"
|
|
|
|
depends on ARCH_QCOM
|
|
|
|
help
|
|
|
|
QSPI(Quad SPI) driver for Qualcomm QSPI controller.
|
|
|
|
|
2014-02-14 00:21:38 +08:00
|
|
|
config SPI_QUP
|
|
|
|
tristate "Qualcomm SPI controller with QUP interface"
|
2020-09-05 00:37:10 +08:00
|
|
|
depends on ARCH_QCOM || COMPILE_TEST
|
2014-02-14 00:21:38 +08:00
|
|
|
help
|
|
|
|
Qualcomm Universal Peripheral (QUP) core is an AHB slave that
|
|
|
|
provides a common data path (an output FIFO and an input FIFO)
|
|
|
|
for serial peripheral interface (SPI) mini-core. SPI in master
|
|
|
|
mode supports up to 50MHz, up to four chip selects, programmable
|
|
|
|
data path from 4 bits to 32 bits and numerous protocol variants.
|
|
|
|
|
|
|
|
This driver can also be built as a module. If so, the module
|
|
|
|
will be called spi_qup.
|
2012-03-07 13:46:25 +08:00
|
|
|
|
2018-10-03 21:44:25 +08:00
|
|
|
config SPI_QCOM_GENI
|
|
|
|
tristate "Qualcomm GENI based SPI controller"
|
|
|
|
depends on QCOM_GENI_SE
|
|
|
|
help
|
|
|
|
This driver supports GENI serial engine based SPI controller in
|
|
|
|
master mode on the Qualcomm Technologies Inc.'s SoCs. If you say
|
|
|
|
yes to this option, support will be included for the built-in SPI
|
|
|
|
interface on the Qualcomm Technologies Inc.'s SoCs.
|
|
|
|
|
|
|
|
This driver can also be built as a module. If so, the module
|
|
|
|
will be called spi-geni-qcom.
|
|
|
|
|
2007-02-12 16:52:36 +08:00
|
|
|
config SPI_S3C24XX
|
|
|
|
tristate "Samsung S3C24XX series SPI"
|
2013-01-17 10:53:55 +08:00
|
|
|
depends on ARCH_S3C24XX
|
2007-07-17 19:04:09 +08:00
|
|
|
select SPI_BITBANG
|
2007-02-12 16:52:36 +08:00
|
|
|
help
|
|
|
|
SPI driver for Samsung S3C24XX series ARM SoCs
|
|
|
|
|
2009-12-15 14:20:24 +08:00
|
|
|
config SPI_S3C24XX_FIQ
|
|
|
|
bool "S3C24XX driver with FIQ pseudo-DMA"
|
|
|
|
depends on SPI_S3C24XX
|
|
|
|
select FIQ
|
|
|
|
help
|
|
|
|
Enable FIQ support for the S3C24XX SPI driver to provide pseudo
|
|
|
|
DMA by using the fast-interrupt request framework, This allows
|
|
|
|
the driver to get DMA-like performance when there are either
|
|
|
|
no free DMA channels, or when doing transfers that required both
|
|
|
|
TX and RX data paths.
|
|
|
|
|
2009-11-30 15:39:42 +08:00
|
|
|
config SPI_S3C64XX
|
2021-09-24 21:31:14 +08:00
|
|
|
tristate "Samsung S3C64XX/Exynos SoC series type SPI"
|
2020-08-07 02:20:35 +08:00
|
|
|
depends on (PLAT_SAMSUNG || ARCH_S5PV210 || ARCH_EXYNOS || COMPILE_TEST)
|
2009-11-30 15:39:42 +08:00
|
|
|
help
|
2021-09-24 21:31:14 +08:00
|
|
|
SPI driver for Samsung S3C64XX, S5Pv210 and Exynos SoCs.
|
|
|
|
Choose Y/M here only if you build for such Samsung SoC.
|
2009-11-30 15:39:42 +08:00
|
|
|
|
2012-08-19 00:06:27 +08:00
|
|
|
config SPI_SC18IS602
|
|
|
|
tristate "NXP SC18IS602/602B/603 I2C to SPI bridge"
|
|
|
|
depends on I2C
|
|
|
|
help
|
|
|
|
SPI driver for NXP SC18IS602/602B/603 I2C to SPI bridge.
|
|
|
|
|
2009-11-26 19:10:05 +08:00
|
|
|
config SPI_SH_MSIOF
|
|
|
|
tristate "SuperH MSIOF SPI controller"
|
2018-04-18 01:49:18 +08:00
|
|
|
depends on HAVE_CLK
|
2016-08-31 17:37:05 +08:00
|
|
|
depends on ARCH_SHMOBILE || ARCH_RENESAS || COMPILE_TEST
|
2009-11-26 19:10:05 +08:00
|
|
|
help
|
2012-11-07 19:40:05 +08:00
|
|
|
SPI driver for SuperH and SH Mobile MSIOF blocks.
|
2009-11-26 19:10:05 +08:00
|
|
|
|
2011-02-15 09:30:32 +08:00
|
|
|
config SPI_SH
|
|
|
|
tristate "SuperH SPI controller"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on SUPERH || COMPILE_TEST
|
2011-02-15 09:30:32 +08:00
|
|
|
help
|
|
|
|
SPI driver for SuperH SPI blocks.
|
|
|
|
|
2008-02-06 17:38:15 +08:00
|
|
|
config SPI_SH_SCI
|
|
|
|
tristate "SuperH SCI SPI controller"
|
2008-07-24 12:29:53 +08:00
|
|
|
depends on SUPERH
|
2008-02-06 17:38:15 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
SPI driver for SuperH SCI blocks.
|
|
|
|
|
2012-03-02 09:10:17 +08:00
|
|
|
config SPI_SH_HSPI
|
|
|
|
tristate "SuperH HSPI controller"
|
2016-02-18 09:47:52 +08:00
|
|
|
depends on ARCH_RENESAS || COMPILE_TEST
|
2012-03-02 09:10:17 +08:00
|
|
|
help
|
|
|
|
SPI driver for SuperH HSPI blocks.
|
|
|
|
|
2019-02-19 19:40:07 +08:00
|
|
|
config SPI_SIFIVE
|
|
|
|
tristate "SiFive SPI controller"
|
|
|
|
depends on HAS_IOMEM
|
|
|
|
help
|
|
|
|
This exposes the SPI controller IP from SiFive.
|
|
|
|
|
2018-09-28 18:53:04 +08:00
|
|
|
config SPI_SLAVE_MT27XX
|
|
|
|
tristate "MediaTek SPI slave device"
|
|
|
|
depends on ARCH_MEDIATEK || COMPILE_TEST
|
|
|
|
depends on SPI_SLAVE
|
|
|
|
help
|
|
|
|
This selects the MediaTek(R) SPI slave device driver.
|
|
|
|
If you want to use MediaTek(R) SPI slave interface,
|
|
|
|
say Y or M here.If you are not sure, say N.
|
|
|
|
SPI slave drivers for Mediatek MT27XX series ARM SoCs.
|
|
|
|
|
2022-11-24 08:33:51 +08:00
|
|
|
config SPI_SN_F_OSPI
|
|
|
|
tristate "Socionext F_OSPI SPI flash controller"
|
|
|
|
depends on OF && HAS_IOMEM
|
|
|
|
depends on SPI_MEM
|
|
|
|
help
|
|
|
|
This enables support for the Socionext F_OSPI controller
|
|
|
|
for connecting an SPI Flash memory over up to 8-bit wide bus.
|
|
|
|
It supports indirect access mode only.
|
|
|
|
|
2018-08-16 20:54:51 +08:00
|
|
|
config SPI_SPRD
|
|
|
|
tristate "Spreadtrum SPI controller"
|
|
|
|
depends on ARCH_SPRD || COMPILE_TEST
|
|
|
|
help
|
|
|
|
SPI driver for Spreadtrum SoCs.
|
|
|
|
|
2017-09-15 15:29:16 +08:00
|
|
|
config SPI_SPRD_ADI
|
|
|
|
tristate "Spreadtrum ADI controller"
|
|
|
|
depends on ARCH_SPRD || COMPILE_TEST
|
2017-10-06 04:39:37 +08:00
|
|
|
depends on HWSPINLOCK || (COMPILE_TEST && !HWSPINLOCK)
|
2017-09-15 15:29:16 +08:00
|
|
|
help
|
|
|
|
ADI driver based on SPI for Spreadtrum SoCs.
|
|
|
|
|
2017-06-21 22:32:06 +08:00
|
|
|
config SPI_STM32
|
|
|
|
tristate "STMicroelectronics STM32 SPI controller"
|
|
|
|
depends on ARCH_STM32 || COMPILE_TEST
|
|
|
|
help
|
2018-12-25 06:00:30 +08:00
|
|
|
SPI driver for STMicroelectronics STM32 SoCs.
|
2017-06-21 22:32:06 +08:00
|
|
|
|
|
|
|
STM32 SPI controller supports DMA and PIO modes. When DMA
|
|
|
|
is not available, the driver automatically falls back to
|
|
|
|
PIO mode.
|
|
|
|
|
2018-10-05 15:43:03 +08:00
|
|
|
config SPI_STM32_QSPI
|
|
|
|
tristate "STMicroelectronics STM32 QUAD SPI controller"
|
|
|
|
depends on ARCH_STM32 || COMPILE_TEST
|
|
|
|
depends on OF
|
2021-06-04 15:50:09 +08:00
|
|
|
depends on SPI_MEM
|
2018-10-05 15:43:03 +08:00
|
|
|
help
|
|
|
|
This enables support for the Quad SPI controller in master mode.
|
|
|
|
This driver does not support generic SPI. The implementation only
|
|
|
|
supports spi-mem interface.
|
|
|
|
|
2014-12-10 04:21:30 +08:00
|
|
|
config SPI_ST_SSC4
|
|
|
|
tristate "STMicroelectronics SPI SSC-based driver"
|
2016-04-29 13:38:41 +08:00
|
|
|
depends on ARCH_STI || COMPILE_TEST
|
2014-12-10 04:21:30 +08:00
|
|
|
help
|
|
|
|
STMicroelectronics SoCs support for SPI. If you say yes to
|
|
|
|
this option, support will be included for the SSC driven SPI.
|
|
|
|
|
spi: sunxi: Add Allwinner A10 SPI controller driver
The older Allwinner SoCs (A10, A13, A10s and A20) all have the same SPI
controller.
Unfortunately, this SPI controller, even though quite similar, is significantly
different from the recently supported A31 SPI controller (different registers
offset, split/merged registers, etc.). Supporting both controllers in a single
driver would be unreasonable, hence the addition of a new driver.
Like its more recent counterpart, it supports DMA, but the driver only does PIO
until we have a dmaengine driver for this platform.
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
Signed-off-by: Mark Brown <broonie@linaro.org>
2014-02-23 05:35:53 +08:00
|
|
|
config SPI_SUN4I
|
|
|
|
tristate "Allwinner A10 SoCs SPI controller"
|
|
|
|
depends on ARCH_SUNXI || COMPILE_TEST
|
|
|
|
help
|
|
|
|
SPI driver for Allwinner sun4i, sun5i and sun7i SoCs
|
|
|
|
|
2014-02-05 21:05:05 +08:00
|
|
|
config SPI_SUN6I
|
|
|
|
tristate "Allwinner A31 SPI controller"
|
|
|
|
depends on ARCH_SUNXI || COMPILE_TEST
|
2014-02-06 18:53:51 +08:00
|
|
|
depends on RESET_CONTROLLER
|
2014-02-05 21:05:05 +08:00
|
|
|
help
|
|
|
|
This enables using the SPI controller on the Allwinner A31 SoCs.
|
|
|
|
|
2022-01-18 16:42:38 +08:00
|
|
|
config SPI_SUNPLUS_SP7021
|
|
|
|
tristate "Sunplus SP7021 SPI controller"
|
|
|
|
depends on SOC_SP7021 || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables Sunplus SP7021 SPI controller driver on the SP7021 SoCs.
|
|
|
|
This driver can also be built as a module. If so, the module will be
|
|
|
|
called as spi-sunplus-sp7021.
|
|
|
|
|
|
|
|
If you have a Sunplus SP7021 platform say Y here.
|
|
|
|
If unsure, say N.
|
|
|
|
|
2019-06-04 13:12:57 +08:00
|
|
|
config SPI_SYNQUACER
|
|
|
|
tristate "Socionext's SynQuacer HighSpeed SPI controller"
|
|
|
|
depends on ARCH_SYNQUACER || COMPILE_TEST
|
|
|
|
help
|
|
|
|
SPI driver for Socionext's High speed SPI controller which provides
|
|
|
|
various operating modes for interfacing to serial peripheral devices
|
|
|
|
that use the de-facto standard SPI protocol.
|
|
|
|
|
|
|
|
It also supports the new dual-bit and quad-bit SPI protocol.
|
|
|
|
|
2018-10-17 10:08:11 +08:00
|
|
|
config SPI_MXIC
|
2019-11-20 21:39:16 +08:00
|
|
|
tristate "Macronix MX25F0A SPI controller"
|
|
|
|
depends on SPI_MASTER
|
2022-02-02 22:45:36 +08:00
|
|
|
imply MTD_NAND_ECC_MXIC
|
2019-11-20 21:39:16 +08:00
|
|
|
help
|
|
|
|
This selects the Macronix MX25F0A SPI controller driver.
|
2018-10-17 10:08:11 +08:00
|
|
|
|
2012-08-03 23:26:11 +08:00
|
|
|
config SPI_MXS
|
|
|
|
tristate "Freescale MXS SPI controller"
|
|
|
|
depends on ARCH_MXS
|
|
|
|
select STMP_DEVICE
|
|
|
|
help
|
|
|
|
SPI driver for Freescale MXS devices.
|
|
|
|
|
2020-12-22 05:17:34 +08:00
|
|
|
config SPI_TEGRA210_QUAD
|
|
|
|
tristate "NVIDIA Tegra QSPI Controller"
|
|
|
|
depends on ARCH_TEGRA || COMPILE_TEST
|
|
|
|
depends on RESET_CONTROLLER
|
|
|
|
help
|
|
|
|
QSPI driver for NVIDIA Tegra QSPI Controller interface. This
|
|
|
|
controller is different from the SPI controller and is available
|
|
|
|
on Tegra SoCs starting from Tegra210.
|
|
|
|
|
2013-02-22 20:37:39 +08:00
|
|
|
config SPI_TEGRA114
|
|
|
|
tristate "NVIDIA Tegra114 SPI Controller"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on (ARCH_TEGRA && TEGRA20_APB_DMA) || COMPILE_TEST
|
2018-04-18 01:49:18 +08:00
|
|
|
depends on RESET_CONTROLLER
|
2013-02-22 20:37:39 +08:00
|
|
|
help
|
|
|
|
SPI driver for NVIDIA Tegra114 SPI Controller interface. This controller
|
|
|
|
is different than the older SoCs SPI controller and also register interface
|
|
|
|
get changed with this controller.
|
|
|
|
|
2012-11-14 08:24:47 +08:00
|
|
|
config SPI_TEGRA20_SFLASH
|
|
|
|
tristate "Nvidia Tegra20 Serial flash Controller"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on ARCH_TEGRA || COMPILE_TEST
|
2013-11-07 07:31:24 +08:00
|
|
|
depends on RESET_CONTROLLER
|
2012-11-14 08:24:47 +08:00
|
|
|
help
|
|
|
|
SPI driver for Nvidia Tegra20 Serial flash Controller interface.
|
|
|
|
The main usecase of this controller is to use spi flash as boot
|
|
|
|
device.
|
|
|
|
|
2012-10-30 15:04:05 +08:00
|
|
|
config SPI_TEGRA20_SLINK
|
|
|
|
tristate "Nvidia Tegra20/Tegra30 SLINK Controller"
|
2013-07-06 02:42:58 +08:00
|
|
|
depends on (ARCH_TEGRA && TEGRA20_APB_DMA) || COMPILE_TEST
|
2018-04-18 01:49:18 +08:00
|
|
|
depends on RESET_CONTROLLER
|
2012-10-30 15:04:05 +08:00
|
|
|
help
|
|
|
|
SPI driver for Nvidia Tegra20/Tegra30 SLINK Controller interface.
|
|
|
|
|
2016-08-19 22:03:20 +08:00
|
|
|
config SPI_THUNDERX
|
|
|
|
tristate "Cavium ThunderX SPI controller"
|
|
|
|
depends on PCI && 64BIT && (ARM64 || COMPILE_TEST)
|
|
|
|
help
|
|
|
|
SPI host driver for the hardware found on Cavium ThunderX
|
|
|
|
SOCs.
|
|
|
|
|
2010-10-09 02:44:49 +08:00
|
|
|
config SPI_TOPCLIFF_PCH
|
2011-10-28 08:35:21 +08:00
|
|
|
tristate "Intel EG20T PCH/LAPIS Semicon IOH(ML7213/ML7223/ML7831) SPI"
|
2015-12-01 00:21:42 +08:00
|
|
|
depends on PCI && (X86_32 || MIPS || COMPILE_TEST)
|
2010-10-09 02:44:49 +08:00
|
|
|
help
|
2010-10-09 02:56:13 +08:00
|
|
|
SPI driver for the Topcliff PCH (Platform Controller Hub) SPI bus
|
|
|
|
used in some x86 embedded processors.
|
2010-10-09 02:44:49 +08:00
|
|
|
|
2011-10-28 08:35:21 +08:00
|
|
|
This driver also supports the ML7213/ML7223/ML7831, a companion chip
|
|
|
|
for the Atom E6xx series and compatible with the Intel EG20T PCH.
|
2011-06-07 13:50:10 +08:00
|
|
|
|
2018-08-01 15:29:12 +08:00
|
|
|
config SPI_UNIPHIER
|
|
|
|
tristate "Socionext UniPhier SPI Controller"
|
|
|
|
depends on (ARCH_UNIPHIER || COMPILE_TEST) && OF
|
2020-05-11 16:25:29 +08:00
|
|
|
depends on HAS_IOMEM
|
2018-08-01 15:29:12 +08:00
|
|
|
help
|
|
|
|
This enables a driver for the Socionext UniPhier SoC SCSSI SPI controller.
|
|
|
|
|
|
|
|
UniPhier SoCs have SCSSI and MCSSI SPI controllers.
|
|
|
|
Every UniPhier SoC has SCSSI which supports single channel.
|
|
|
|
Older UniPhier Pro4/Pro5 also has MCSSI which support multiple channels.
|
|
|
|
This driver supports SCSSI only.
|
|
|
|
|
|
|
|
If your SoC supports SCSSI, say Y here.
|
|
|
|
|
2012-07-20 00:44:07 +08:00
|
|
|
config SPI_XCOMM
|
|
|
|
tristate "Analog Devices AD-FMCOMMS1-EBZ SPI-I2C-bridge driver"
|
|
|
|
depends on I2C
|
|
|
|
help
|
|
|
|
Support for the SPI-I2C bridge found on the Analog Devices
|
|
|
|
AD-FMCOMMS1-EBZ board.
|
|
|
|
|
2007-07-17 19:04:11 +08:00
|
|
|
config SPI_XILINX
|
2009-11-13 19:28:55 +08:00
|
|
|
tristate "Xilinx SPI controller common module"
|
2013-01-17 10:53:55 +08:00
|
|
|
depends on HAS_IOMEM
|
2007-07-17 19:04:11 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
This exposes the SPI controller IP from the Xilinx EDK.
|
|
|
|
|
|
|
|
See the "OPB Serial Peripheral Interface (SPI) (v1.00e)"
|
|
|
|
Product Specification document (DS464) for hardware details.
|
|
|
|
|
2009-11-13 19:28:55 +08:00
|
|
|
Or for the DS570, see "XPS Serial Peripheral Interface (SPI) (v2.00b)"
|
|
|
|
|
2015-08-27 20:19:28 +08:00
|
|
|
config SPI_XLP
|
2021-11-10 00:13:25 +08:00
|
|
|
tristate "Cavium ThunderX2 SPI controller driver"
|
|
|
|
depends on ARCH_THUNDER2 || COMPILE_TEST
|
2015-08-27 20:19:28 +08:00
|
|
|
help
|
2021-11-10 00:13:25 +08:00
|
|
|
Enable support for the SPI controller on the Cavium ThunderX2.
|
|
|
|
(Originally on Netlogic XLP SoCs.)
|
2015-08-27 20:19:28 +08:00
|
|
|
|
2021-11-10 00:13:25 +08:00
|
|
|
If you have a Cavium ThunderX2 platform say Y here.
|
2015-08-27 20:19:28 +08:00
|
|
|
If unsure, say N.
|
|
|
|
|
2014-03-13 01:55:24 +08:00
|
|
|
config SPI_XTENSA_XTFPGA
|
|
|
|
tristate "Xtensa SPI controller for xtfpga"
|
2014-03-20 18:08:04 +08:00
|
|
|
depends on (XTENSA && XTENSA_PLATFORM_XTFPGA) || COMPILE_TEST
|
2014-03-13 01:55:24 +08:00
|
|
|
select SPI_BITBANG
|
|
|
|
help
|
|
|
|
SPI driver for xtfpga SPI master controller.
|
|
|
|
|
|
|
|
This simple SPI master controller is built into xtfpga bitstreams
|
|
|
|
and is used to control daughterboard audio codec. It always transfers
|
|
|
|
16 bit words in SPI mode 0, automatically asserting CS on transfer
|
|
|
|
start and deasserting on end.
|
|
|
|
|
2019-04-01 15:59:13 +08:00
|
|
|
config SPI_ZYNQ_QSPI
|
|
|
|
tristate "Xilinx Zynq QSPI controller"
|
|
|
|
depends on ARCH_ZYNQ || COMPILE_TEST
|
|
|
|
help
|
|
|
|
This enables support for the Zynq Quad SPI controller
|
|
|
|
in master mode.
|
|
|
|
This controller only supports SPI memory interface.
|
|
|
|
|
2015-06-10 18:38:21 +08:00
|
|
|
config SPI_ZYNQMP_GQSPI
|
|
|
|
tristate "Xilinx ZynqMP GQSPI controller"
|
2019-04-01 15:59:13 +08:00
|
|
|
depends on (SPI_MASTER && HAS_DMA) || COMPILE_TEST
|
2015-06-10 18:38:21 +08:00
|
|
|
help
|
|
|
|
Enables Xilinx GQSPI controller driver for Zynq UltraScale+ MPSoC.
|
|
|
|
|
2020-04-26 03:59:48 +08:00
|
|
|
config SPI_AMD
|
|
|
|
tristate "AMD SPI controller"
|
|
|
|
depends on SPI_MASTER || COMPILE_TEST
|
|
|
|
help
|
|
|
|
Enables SPI controller driver for AMD SoC.
|
|
|
|
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
#
|
|
|
|
# Add new SPI master controllers in alphabetical order above this line
|
|
|
|
#
|
|
|
|
|
2020-02-04 11:28:38 +08:00
|
|
|
comment "SPI Multiplexer support"
|
|
|
|
|
|
|
|
config SPI_MUX
|
|
|
|
tristate "SPI multiplexer support"
|
|
|
|
select MULTIPLEXER
|
|
|
|
help
|
|
|
|
This adds support for SPI multiplexers. Each SPI mux will be
|
|
|
|
accessible as a SPI controller, the devices behind the mux will appear
|
|
|
|
to be chip selects on this controller. It is still necessary to
|
|
|
|
select one or more specific mux-controller drivers.
|
|
|
|
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
#
|
|
|
|
# There are lots of SPI device types, with sensors and memory
|
|
|
|
# being probably the most widely used ones.
|
|
|
|
#
|
|
|
|
comment "SPI Protocol Masters"
|
|
|
|
|
2007-05-08 15:32:15 +08:00
|
|
|
config SPI_SPIDEV
|
|
|
|
tristate "User mode SPI device driver support"
|
|
|
|
help
|
|
|
|
This supports user mode SPI protocol drivers.
|
|
|
|
|
|
|
|
Note that this application programming interface is EXPERIMENTAL
|
|
|
|
and hence SUBJECT TO CHANGE WITHOUT NOTICE while it stabilizes.
|
|
|
|
|
2015-11-28 00:17:21 +08:00
|
|
|
config SPI_LOOPBACK_TEST
|
|
|
|
tristate "spi loopback test framework support"
|
|
|
|
depends on m
|
|
|
|
help
|
|
|
|
This enables the SPI loopback testing framework driver
|
|
|
|
|
|
|
|
primarily used for development of spi_master drivers
|
|
|
|
and to detect regressions
|
|
|
|
|
2007-07-17 19:04:10 +08:00
|
|
|
config SPI_TLE62X0
|
|
|
|
tristate "Infineon TLE62X0 (for power switching)"
|
2008-07-24 12:29:53 +08:00
|
|
|
depends on SYSFS
|
2007-07-17 19:04:10 +08:00
|
|
|
help
|
|
|
|
SPI driver for Infineon TLE62X0 series line driver chips,
|
|
|
|
such as the TLE6220, TLE6230 and TLE6240. This provides a
|
|
|
|
sysfs interface, with each line presented as a kind of GPIO
|
|
|
|
exposing both switch control and diagnostic feedback.
|
|
|
|
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
#
|
|
|
|
# Add new SPI protocol masters in alphabetical order above this line
|
|
|
|
#
|
|
|
|
|
2008-07-24 12:29:53 +08:00
|
|
|
endif # SPI_MASTER
|
|
|
|
|
2017-05-22 21:11:41 +08:00
|
|
|
#
|
|
|
|
# SLAVE side ... listening to other SPI masters
|
|
|
|
#
|
|
|
|
|
|
|
|
config SPI_SLAVE
|
|
|
|
bool "SPI slave protocol handlers"
|
|
|
|
help
|
|
|
|
If your system has a slave-capable SPI controller, you can enable
|
|
|
|
slave protocol handlers.
|
|
|
|
|
|
|
|
if SPI_SLAVE
|
|
|
|
|
2017-05-22 21:11:44 +08:00
|
|
|
config SPI_SLAVE_TIME
|
|
|
|
tristate "SPI slave handler reporting boot up time"
|
|
|
|
help
|
|
|
|
SPI slave handler responding with the time of reception of the last
|
|
|
|
SPI message.
|
|
|
|
|
2017-05-22 21:11:45 +08:00
|
|
|
config SPI_SLAVE_SYSTEM_CONTROL
|
|
|
|
tristate "SPI slave handler controlling system state"
|
|
|
|
help
|
|
|
|
SPI slave handler to allow remote control of system reboot, power
|
|
|
|
off, halt, and suspend.
|
|
|
|
|
2017-05-22 21:11:41 +08:00
|
|
|
endif # SPI_SLAVE
|
[PATCH] spi: simple SPI framework
This is the core of a small SPI framework, implementing the model of a
queue of messages which complete asynchronously (with thin synchronous
wrappers on top).
- It's still less than 2KB of ".text" (ARM). If there's got to be a
mid-layer for something so simple, that's the right size budget. :)
- The guts use board-specific SPI device tables to build the driver
model tree. (Hardware probing is rarely an option.)
- This version of Kconfig includes no drivers. At this writing there
are two known master controller drivers (PXA/SSP, OMAP MicroWire)
and three protocol drivers (CS8415a, ADS7846, DataFlash) with LKML
mentions of other drivers in development.
- No userspace API. There are several implementations to compare.
Implement them like any other driver, and bind them with sysfs.
The changes from last version posted to LKML (on 11-Nov-2005) are minor,
and include:
- One bugfix (removes a FIXME), with the visible effect of making device
names be "spiB.C" where B is the bus number and C is the chipselect.
- The "caller provides DMA mappings" mechanism now has kerneldoc, for
DMA drivers that want to be fancy.
- Hey, the framework init can be subsys_init. Even though board init
logic fires earlier, at arch_init ... since the framework init is
for driver support, and the board init support uses static init.
- Various additional spec/doc clarifications based on discussions
with other folk. It adds a brief "thank you" at the end, for folk
who've helped nudge this framework into existence.
As I've said before, I think that "protocol tweaking" is the main support
that this driver framework will need to evolve.
From: Mark Underwood <basicmark@yahoo.com>
Update the SPI framework to remove a potential priority inversion case by
reverting to kmalloc if the pre-allocated DMA-safe buffer isn't available.
Signed-off-by: David Brownell <dbrownell@users.sourceforge.net>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2006-01-09 05:34:19 +08:00
|
|
|
|
2020-08-03 19:09:01 +08:00
|
|
|
config SPI_DYNAMIC
|
|
|
|
def_bool ACPI || OF_DYNAMIC || SPI_SLAVE
|
|
|
|
|
2008-04-28 17:14:16 +08:00
|
|
|
endif # SPI
|