2021-03-16 20:19:06 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2021 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2021-03-24 12:56:28 +08:00
|
|
|
#ifndef __AMDGPU_RESET_H__
|
2021-03-16 20:19:06 +08:00
|
|
|
#define __AMDGPU_RESET_H__
|
|
|
|
|
|
|
|
#include "amdgpu.h"
|
|
|
|
|
|
|
|
enum AMDGPU_RESET_FLAGS {
|
|
|
|
|
|
|
|
AMDGPU_NEED_FULL_RESET = 0,
|
|
|
|
AMDGPU_SKIP_HW_RESET = 1,
|
2022-10-13 11:06:33 +08:00
|
|
|
AMDGPU_RESET_FOR_DEVICE_REMOVE = 2,
|
2021-03-16 20:19:06 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_reset_context {
|
|
|
|
enum amd_reset_method method;
|
|
|
|
struct amdgpu_device *reset_req_dev;
|
|
|
|
struct amdgpu_job *job;
|
|
|
|
struct amdgpu_hive_info *hive;
|
2022-08-03 19:24:24 +08:00
|
|
|
struct list_head *reset_device_list;
|
2021-03-16 20:19:06 +08:00
|
|
|
unsigned long flags;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_reset_handler {
|
|
|
|
enum amd_reset_method reset_method;
|
|
|
|
struct list_head handler_list;
|
|
|
|
int (*prepare_env)(struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_context *context);
|
|
|
|
int (*prepare_hwcontext)(struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_context *context);
|
|
|
|
int (*perform_reset)(struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_context *context);
|
|
|
|
int (*restore_hwcontext)(struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_context *context);
|
|
|
|
int (*restore_env)(struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_context *context);
|
|
|
|
|
|
|
|
int (*do_reset)(struct amdgpu_device *adev);
|
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_reset_control {
|
|
|
|
void *handle;
|
|
|
|
struct work_struct reset_work;
|
|
|
|
struct mutex reset_lock;
|
|
|
|
struct list_head reset_handlers;
|
|
|
|
atomic_t in_reset;
|
|
|
|
enum amd_reset_method active_reset;
|
|
|
|
struct amdgpu_reset_handler *(*get_reset_handler)(
|
|
|
|
struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_context *context);
|
|
|
|
void (*async_reset)(struct work_struct *work);
|
|
|
|
};
|
|
|
|
|
2022-01-22 06:23:32 +08:00
|
|
|
|
|
|
|
enum amdgpu_reset_domain_type {
|
|
|
|
SINGLE_DEVICE,
|
|
|
|
XGMI_HIVE
|
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_reset_domain {
|
|
|
|
struct kref refcount;
|
|
|
|
struct workqueue_struct *wq;
|
|
|
|
enum amdgpu_reset_domain_type type;
|
2022-01-20 06:09:58 +08:00
|
|
|
struct rw_semaphore sem;
|
2022-01-20 06:20:00 +08:00
|
|
|
atomic_t in_gpu_reset;
|
2022-05-17 23:17:35 +08:00
|
|
|
atomic_t reset_res;
|
2022-01-22 06:23:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
|
2021-03-16 20:19:06 +08:00
|
|
|
int amdgpu_reset_init(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_reset_fini(struct amdgpu_device *adev);
|
|
|
|
|
|
|
|
int amdgpu_reset_prepare_hwcontext(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_reset_context *reset_context);
|
|
|
|
|
|
|
|
int amdgpu_reset_perform_reset(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_reset_context *reset_context);
|
|
|
|
|
|
|
|
int amdgpu_reset_add_handler(struct amdgpu_reset_control *reset_ctl,
|
|
|
|
struct amdgpu_reset_handler *handler);
|
|
|
|
|
2022-01-22 06:23:32 +08:00
|
|
|
struct amdgpu_reset_domain *amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,
|
|
|
|
char *wq_name);
|
|
|
|
|
|
|
|
void amdgpu_reset_destroy_reset_domain(struct kref *ref);
|
|
|
|
|
|
|
|
static inline bool amdgpu_reset_get_reset_domain(struct amdgpu_reset_domain *domain)
|
|
|
|
{
|
|
|
|
return kref_get_unless_zero(&domain->refcount) != 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void amdgpu_reset_put_reset_domain(struct amdgpu_reset_domain *domain)
|
|
|
|
{
|
2022-09-29 02:59:45 +08:00
|
|
|
if (domain)
|
|
|
|
kref_put(&domain->refcount, amdgpu_reset_destroy_reset_domain);
|
2022-01-22 06:23:32 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool amdgpu_reset_domain_schedule(struct amdgpu_reset_domain *domain,
|
|
|
|
struct work_struct *work)
|
|
|
|
{
|
|
|
|
return queue_work(domain->wq, work);
|
|
|
|
}
|
|
|
|
|
2022-02-10 11:17:24 +08:00
|
|
|
void amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain *reset_domain);
|
2022-01-26 00:32:47 +08:00
|
|
|
|
|
|
|
void amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain *reset_domain);
|
2022-01-22 06:23:32 +08:00
|
|
|
|
2021-03-16 20:19:06 +08:00
|
|
|
#endif
|