2009-07-02 23:26:45 +08:00
|
|
|
/*
|
2015-07-08 02:56:04 +08:00
|
|
|
* Copyright (C) 2007 Lemote Inc. & Institute of Computing Technology
|
2009-07-02 23:26:45 +08:00
|
|
|
* Author: Fuxin Zhang, zhangfx@lemote.com
|
|
|
|
*
|
2013-01-22 19:59:30 +08:00
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
2009-07-02 23:26:45 +08:00
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
|
|
|
|
#include <loongson.h>
|
|
|
|
/*
|
|
|
|
* the first level int-handler will jump here if it is a bonito irq
|
|
|
|
*/
|
|
|
|
void bonito_irqdispatch(void)
|
|
|
|
{
|
|
|
|
u32 int_status;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* workaround the IO dma problem: let cpu looping to allow DMA finish */
|
2009-10-16 14:17:19 +08:00
|
|
|
int_status = LOONGSON_INTISR;
|
2010-06-27 21:52:01 +08:00
|
|
|
while (int_status & (1 << 10)) {
|
|
|
|
udelay(1);
|
|
|
|
int_status = LOONGSON_INTISR;
|
2009-07-02 23:26:45 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Get pending sources, masked by current enables */
|
2009-10-16 14:17:19 +08:00
|
|
|
int_status = LOONGSON_INTISR & LOONGSON_INTEN;
|
2009-07-02 23:26:45 +08:00
|
|
|
|
2010-06-27 21:52:01 +08:00
|
|
|
if (int_status) {
|
2009-07-02 23:26:45 +08:00
|
|
|
i = __ffs(int_status);
|
2009-10-16 14:17:19 +08:00
|
|
|
do_IRQ(LOONGSON_IRQ_BASE + i);
|
2009-07-02 23:26:45 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
asmlinkage void plat_irq_dispatch(void)
|
|
|
|
{
|
|
|
|
unsigned int pending;
|
|
|
|
|
|
|
|
pending = read_c0_cause() & read_c0_status() & ST0_IM;
|
|
|
|
|
|
|
|
/* machine-specific plat_irq_dispatch */
|
|
|
|
mach_irq_dispatch(pending);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init arch_init_irq(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Clear all of the interrupts while we change the able around a bit.
|
|
|
|
* int-handler is not on bootstrap
|
|
|
|
*/
|
|
|
|
clear_c0_status(ST0_IM | ST0_BEV);
|
|
|
|
|
|
|
|
/* no steer */
|
2009-10-16 14:17:19 +08:00
|
|
|
LOONGSON_INTSTEER = 0;
|
2009-07-02 23:26:45 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Mask out all interrupt by writing "1" to all bit position in
|
|
|
|
* the interrupt reset reg.
|
|
|
|
*/
|
2009-10-16 14:17:19 +08:00
|
|
|
LOONGSON_INTENCLR = ~0;
|
2009-07-02 23:26:45 +08:00
|
|
|
|
|
|
|
/* machine specific irq init */
|
|
|
|
mach_init_irq();
|
|
|
|
}
|