2018-08-22 06:02:17 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2009-10-02 10:22:09 +08:00
|
|
|
/*
|
2017-05-10 17:25:30 +08:00
|
|
|
* Renesas SDHI
|
2009-10-02 10:22:09 +08:00
|
|
|
*
|
2019-03-15 06:54:41 +08:00
|
|
|
* Copyright (C) 2015-19 Renesas Electronics Corporation
|
|
|
|
* Copyright (C) 2016-19 Sang Engineering, Wolfram Sang
|
2017-05-30 20:50:52 +08:00
|
|
|
* Copyright (C) 2016-17 Horms Solutions, Simon Horman
|
2009-10-02 10:22:09 +08:00
|
|
|
* Copyright (C) 2009 Magnus Damm
|
|
|
|
*
|
|
|
|
* Based on "Compaq ASIC3 support":
|
|
|
|
*
|
|
|
|
* Copyright 2001 Compaq Computer Corporation.
|
|
|
|
* Copyright 2004-2005 Phil Blundell
|
|
|
|
* Copyright 2007-2008 OpenedHand Ltd.
|
|
|
|
*
|
|
|
|
* Authors: Phil Blundell <pb@handhelds.org>,
|
|
|
|
* Samuel Ortiz <sameo@openedhand.com>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/clk.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2017-12-13 10:33:00 +08:00
|
|
|
#include <linux/module.h>
|
2013-02-15 23:13:56 +08:00
|
|
|
#include <linux/of_device.h>
|
2009-10-02 10:22:09 +08:00
|
|
|
#include <linux/platform_device.h>
|
2010-02-22 12:37:09 +08:00
|
|
|
#include <linux/mmc/host.h>
|
2018-06-01 19:00:37 +08:00
|
|
|
#include <linux/mmc/slot-gpio.h>
|
2009-10-02 10:22:09 +08:00
|
|
|
#include <linux/mfd/tmio.h>
|
2010-05-20 02:34:16 +08:00
|
|
|
#include <linux/sh_dma.h>
|
2011-06-21 07:00:10 +08:00
|
|
|
#include <linux/delay.h>
|
2016-04-01 23:44:37 +08:00
|
|
|
#include <linux/pinctrl/consumer.h>
|
|
|
|
#include <linux/pinctrl/pinctrl-state.h>
|
|
|
|
#include <linux/regulator/consumer.h>
|
2018-11-29 00:18:27 +08:00
|
|
|
#include <linux/sys_soc.h>
|
2009-10-02 10:22:09 +08:00
|
|
|
|
2017-05-10 17:25:28 +08:00
|
|
|
#include "renesas_sdhi.h"
|
2011-03-14 16:52:33 +08:00
|
|
|
#include "tmio_mmc.h"
|
|
|
|
|
2018-03-21 05:42:58 +08:00
|
|
|
#define HOST_MODE 0xe4
|
2013-11-20 16:31:13 +08:00
|
|
|
|
2016-05-11 20:46:00 +08:00
|
|
|
#define SDHI_VER_GEN2_SDR50 0x490c
|
2017-08-10 03:14:52 +08:00
|
|
|
#define SDHI_VER_RZ_A1 0x820b
|
2016-05-11 20:46:00 +08:00
|
|
|
/* very old datasheets said 0x490c for SDR104, too. They are wrong! */
|
|
|
|
#define SDHI_VER_GEN2_SDR104 0xcb0d
|
|
|
|
#define SDHI_VER_GEN3_SD 0xcc10
|
|
|
|
#define SDHI_VER_GEN3_SDMMC 0xcd10
|
|
|
|
|
2018-11-29 00:18:27 +08:00
|
|
|
struct renesas_sdhi_quirks {
|
2018-11-29 00:18:29 +08:00
|
|
|
bool hs400_disabled;
|
2018-11-29 00:18:27 +08:00
|
|
|
bool hs400_4taps;
|
|
|
|
};
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static void renesas_sdhi_sdbuf_width(struct tmio_mmc_host *host, int width)
|
2015-01-13 13:00:07 +08:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* see also
|
2017-05-10 17:25:29 +08:00
|
|
|
* renesas_sdhi_of_data :: dma_buswidth
|
2015-01-13 13:00:07 +08:00
|
|
|
*/
|
|
|
|
switch (sd_ctrl_read16(host, CTL_VERSION)) {
|
2016-05-11 20:46:00 +08:00
|
|
|
case SDHI_VER_GEN2_SDR50:
|
2015-01-13 13:00:07 +08:00
|
|
|
val = (width == 32) ? 0x0001 : 0x0000;
|
|
|
|
break;
|
2016-05-11 20:46:00 +08:00
|
|
|
case SDHI_VER_GEN2_SDR104:
|
2015-01-13 13:00:07 +08:00
|
|
|
val = (width == 32) ? 0x0000 : 0x0001;
|
|
|
|
break;
|
2016-05-11 20:46:00 +08:00
|
|
|
case SDHI_VER_GEN3_SD:
|
|
|
|
case SDHI_VER_GEN3_SDMMC:
|
2016-02-15 23:01:48 +08:00
|
|
|
if (width == 64)
|
|
|
|
val = 0x0000;
|
|
|
|
else if (width == 32)
|
|
|
|
val = 0x0101;
|
|
|
|
else
|
|
|
|
val = 0x0001;
|
|
|
|
break;
|
2015-01-13 13:00:07 +08:00
|
|
|
default:
|
|
|
|
/* nothing to do */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-03-21 05:42:58 +08:00
|
|
|
sd_ctrl_write16(host, HOST_MODE, val);
|
2015-01-13 13:00:07 +08:00
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static int renesas_sdhi_clk_enable(struct tmio_mmc_host *host)
|
2012-06-21 01:10:32 +08:00
|
|
|
{
|
2016-04-01 23:44:31 +08:00
|
|
|
struct mmc_host *mmc = host->mmc;
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2013-10-29 06:49:25 +08:00
|
|
|
int ret = clk_prepare_enable(priv->clk);
|
2017-06-17 00:11:04 +08:00
|
|
|
|
2012-06-21 01:10:32 +08:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2017-01-26 04:28:08 +08:00
|
|
|
ret = clk_prepare_enable(priv->clk_cd);
|
|
|
|
if (ret < 0) {
|
|
|
|
clk_disable_unprepare(priv->clk);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-04-01 23:44:32 +08:00
|
|
|
/*
|
|
|
|
* The clock driver may not know what maximum frequency
|
|
|
|
* actually works, so it should be set with the max-frequency
|
|
|
|
* property which will already have been read to f_max. If it
|
|
|
|
* was missing, assume the current frequency is the maximum.
|
|
|
|
*/
|
|
|
|
if (!mmc->f_max)
|
|
|
|
mmc->f_max = clk_get_rate(priv->clk);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Minimum frequency is the minimum input clock frequency
|
|
|
|
* divided by our maximum divider.
|
|
|
|
*/
|
|
|
|
mmc->f_min = max(clk_round_rate(priv->clk, 1) / 512, 1L);
|
2015-01-13 13:00:07 +08:00
|
|
|
|
|
|
|
/* enable 16bit data access on SDBUF as default */
|
2017-05-10 17:25:29 +08:00
|
|
|
renesas_sdhi_sdbuf_width(host, 16);
|
2015-01-13 13:00:07 +08:00
|
|
|
|
2012-06-21 01:10:32 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static unsigned int renesas_sdhi_clk_update(struct tmio_mmc_host *host,
|
2017-06-17 00:11:04 +08:00
|
|
|
unsigned int new_clock)
|
2016-04-01 23:44:32 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2016-05-03 04:25:39 +08:00
|
|
|
unsigned int freq, diff, best_freq = 0, diff_min = ~0;
|
2019-08-30 02:36:34 +08:00
|
|
|
int i;
|
2016-04-01 23:44:32 +08:00
|
|
|
|
2017-05-28 17:30:47 +08:00
|
|
|
/* tested only on R-Car Gen2+ currently; may work for others */
|
2016-05-03 04:25:41 +08:00
|
|
|
if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
|
|
|
|
return clk_get_rate(priv->clk);
|
|
|
|
|
2016-04-01 23:44:32 +08:00
|
|
|
/*
|
|
|
|
* We want the bus clock to be as close as possible to, but no
|
|
|
|
* greater than, new_clock. As we can divide by 1 << i for
|
|
|
|
* any i in [0, 9] we want the input clock to be as close as
|
|
|
|
* possible, but no greater than, new_clock << i.
|
|
|
|
*/
|
|
|
|
for (i = min(9, ilog2(UINT_MAX / new_clock)); i >= 0; i--) {
|
|
|
|
freq = clk_round_rate(priv->clk, new_clock << i);
|
|
|
|
if (freq > (new_clock << i)) {
|
|
|
|
/* Too fast; look for a slightly slower option */
|
|
|
|
freq = clk_round_rate(priv->clk,
|
|
|
|
(new_clock << i) / 4 * 3);
|
|
|
|
if (freq > (new_clock << i))
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
diff = new_clock - (freq >> i);
|
|
|
|
if (diff <= diff_min) {
|
|
|
|
best_freq = freq;
|
|
|
|
diff_min = diff;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-08-30 02:36:34 +08:00
|
|
|
clk_set_rate(priv->clk, best_freq);
|
2016-04-01 23:44:32 +08:00
|
|
|
|
2019-08-30 02:36:34 +08:00
|
|
|
return clk_get_rate(priv->clk);
|
2016-04-01 23:44:32 +08:00
|
|
|
}
|
|
|
|
|
2018-08-23 12:44:19 +08:00
|
|
|
static void renesas_sdhi_set_clock(struct tmio_mmc_host *host,
|
|
|
|
unsigned int new_clock)
|
2018-08-23 12:44:16 +08:00
|
|
|
{
|
2018-08-23 12:44:19 +08:00
|
|
|
u32 clk = 0, clock;
|
2018-08-23 12:44:16 +08:00
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
2019-08-30 02:36:34 +08:00
|
|
|
if (new_clock == 0) {
|
|
|
|
host->mmc->actual_clock = 0;
|
2018-08-23 12:44:19 +08:00
|
|
|
goto out;
|
2019-08-30 02:36:34 +08:00
|
|
|
}
|
2018-08-23 12:44:16 +08:00
|
|
|
|
2019-08-30 02:36:34 +08:00
|
|
|
host->mmc->actual_clock = renesas_sdhi_clk_update(host, new_clock);
|
|
|
|
clock = host->mmc->actual_clock / 512;
|
2018-08-23 12:44:16 +08:00
|
|
|
|
|
|
|
for (clk = 0x80000080; new_clock >= (clock << 1); clk >>= 1)
|
|
|
|
clock <<= 1;
|
|
|
|
|
|
|
|
/* 1/1 clock is option */
|
|
|
|
if ((host->pdata->flags & TMIO_MMC_CLK_ACTUAL) && ((clk >> 22) & 0x1)) {
|
|
|
|
if (!(host->mmc->ios.timing == MMC_TIMING_MMC_HS400))
|
|
|
|
clk |= 0xff;
|
|
|
|
else
|
|
|
|
clk &= ~0xff;
|
|
|
|
}
|
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, clk & CLK_CTL_DIV_MASK);
|
|
|
|
if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
|
|
|
|
usleep_range(10000, 11000);
|
|
|
|
|
2018-08-23 12:44:19 +08:00
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
|
|
|
out:
|
|
|
|
/* HW engineers overrode docs: no sleep needed on R-Car2+ */
|
|
|
|
if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
|
|
|
|
usleep_range(10000, 11000);
|
2018-08-23 12:44:16 +08:00
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static void renesas_sdhi_clk_disable(struct tmio_mmc_host *host)
|
2012-06-21 01:10:32 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2016-04-01 23:44:31 +08:00
|
|
|
|
2013-10-29 06:49:25 +08:00
|
|
|
clk_disable_unprepare(priv->clk);
|
2017-01-26 04:28:08 +08:00
|
|
|
clk_disable_unprepare(priv->clk_cd);
|
2012-06-21 01:10:32 +08:00
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static int renesas_sdhi_card_busy(struct mmc_host *mmc)
|
2016-08-24 17:34:37 +08:00
|
|
|
{
|
|
|
|
struct tmio_mmc_host *host = mmc_priv(mmc);
|
|
|
|
|
2017-06-17 00:11:04 +08:00
|
|
|
return !(sd_ctrl_read16_and_16_as_32(host, CTL_STATUS) &
|
|
|
|
TMIO_STAT_DAT0);
|
2016-08-24 17:34:37 +08:00
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static int renesas_sdhi_start_signal_voltage_switch(struct mmc_host *mmc,
|
2017-06-17 00:11:04 +08:00
|
|
|
struct mmc_ios *ios)
|
2016-04-01 23:44:37 +08:00
|
|
|
{
|
|
|
|
struct tmio_mmc_host *host = mmc_priv(mmc);
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2016-04-01 23:44:37 +08:00
|
|
|
struct pinctrl_state *pin_state;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
switch (ios->signal_voltage) {
|
|
|
|
case MMC_SIGNAL_VOLTAGE_330:
|
|
|
|
pin_state = priv->pins_default;
|
|
|
|
break;
|
|
|
|
case MMC_SIGNAL_VOLTAGE_180:
|
|
|
|
pin_state = priv->pins_uhs;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If anything is missing, assume signal voltage is fixed at
|
|
|
|
* 3.3V and succeed/fail accordingly.
|
|
|
|
*/
|
|
|
|
if (IS_ERR(priv->pinctrl) || IS_ERR(pin_state))
|
|
|
|
return ios->signal_voltage ==
|
|
|
|
MMC_SIGNAL_VOLTAGE_330 ? 0 : -EINVAL;
|
|
|
|
|
|
|
|
ret = mmc_regulator_set_vqmmc(host->mmc, ios);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2016-04-26 23:55:27 +08:00
|
|
|
return pinctrl_select_state(priv->pinctrl, pin_state);
|
2016-04-01 23:44:37 +08:00
|
|
|
}
|
|
|
|
|
2016-11-03 22:16:04 +08:00
|
|
|
/* SCC registers */
|
|
|
|
#define SH_MOBILE_SDHI_SCC_DTCNTL 0x000
|
|
|
|
#define SH_MOBILE_SDHI_SCC_TAPSET 0x002
|
|
|
|
#define SH_MOBILE_SDHI_SCC_DT2FF 0x004
|
|
|
|
#define SH_MOBILE_SDHI_SCC_CKSEL 0x006
|
|
|
|
#define SH_MOBILE_SDHI_SCC_RVSCNTL 0x008
|
|
|
|
#define SH_MOBILE_SDHI_SCC_RVSREQ 0x00A
|
2018-06-18 20:57:51 +08:00
|
|
|
#define SH_MOBILE_SDHI_SCC_TMPPORT2 0x00E
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
/* Definitions for values the SH_MOBILE_SDHI_SCC_DTCNTL register */
|
|
|
|
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN BIT(0)
|
|
|
|
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT 16
|
|
|
|
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK 0xff
|
|
|
|
|
|
|
|
/* Definitions for values the SH_MOBILE_SDHI_SCC_CKSEL register */
|
|
|
|
#define SH_MOBILE_SDHI_SCC_CKSEL_DTSEL BIT(0)
|
|
|
|
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSCNTL register */
|
|
|
|
#define SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN BIT(0)
|
|
|
|
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSREQ register */
|
|
|
|
#define SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR BIT(2)
|
2018-06-18 20:57:51 +08:00
|
|
|
/* Definitions for values the SH_MOBILE_SDHI_SCC_TMPPORT2 register */
|
|
|
|
#define SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL BIT(4)
|
|
|
|
#define SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN BIT(31)
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
static inline u32 sd_scc_read32(struct tmio_mmc_host *host,
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv, int addr)
|
2016-11-03 22:16:04 +08:00
|
|
|
{
|
|
|
|
return readl(priv->scc_ctl + (addr << host->bus_shift));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void sd_scc_write32(struct tmio_mmc_host *host,
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv,
|
2016-11-03 22:16:04 +08:00
|
|
|
int addr, u32 val)
|
|
|
|
{
|
|
|
|
writel(val, priv->scc_ctl + (addr << host->bus_shift));
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static unsigned int renesas_sdhi_init_tuning(struct tmio_mmc_host *host)
|
2016-11-03 22:16:04 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv;
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
priv = host_to_priv(host);
|
|
|
|
|
|
|
|
/* Initialize SCC */
|
|
|
|
sd_ctrl_write32_as_16_and_16(host, CTL_STATUS, 0x0);
|
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
2018-06-18 20:57:51 +08:00
|
|
|
/* set sampling clock selection range */
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
|
|
|
|
SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
|
|
|
|
0x8 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);
|
|
|
|
|
2016-11-03 22:16:04 +08:00
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
|
|
|
|
SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));
|
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
|
|
|
|
~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
|
|
|
|
|
2017-11-25 00:24:49 +08:00
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, priv->scc_tappos);
|
2016-11-03 22:16:04 +08:00
|
|
|
|
2018-06-18 20:57:51 +08:00
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
2016-11-03 22:16:04 +08:00
|
|
|
/* Read TAPNUM */
|
|
|
|
return (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL) >>
|
|
|
|
SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
|
|
|
|
SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static void renesas_sdhi_prepare_tuning(struct tmio_mmc_host *host,
|
2017-06-17 00:11:04 +08:00
|
|
|
unsigned long tap)
|
2016-11-03 22:16:04 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
/* Set sampling clock position */
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap);
|
|
|
|
}
|
|
|
|
|
2018-06-18 20:57:51 +08:00
|
|
|
static void renesas_sdhi_hs400_complete(struct tmio_mmc_host *host)
|
|
|
|
{
|
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
|
|
|
/* Set HS400 mode */
|
|
|
|
sd_ctrl_write16(host, CTL_SDIF_MODE, 0x0001 |
|
|
|
|
sd_ctrl_read16(host, CTL_SDIF_MODE));
|
2019-02-09 03:30:02 +08:00
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF,
|
|
|
|
priv->scc_tappos_hs400);
|
|
|
|
|
2018-06-18 20:57:51 +08:00
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2,
|
|
|
|
(SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN |
|
|
|
|
SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL) |
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2));
|
|
|
|
|
|
|
|
/* Set the sampling clock selection range of HS400 mode */
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
|
|
|
|
SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
|
|
|
|
0x4 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);
|
|
|
|
|
|
|
|
|
|
|
|
if (host->pdata->flags & TMIO_MMC_HAVE_4TAP_HS400)
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET,
|
|
|
|
host->tap_set / 2);
|
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
|
|
|
|
SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));
|
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void renesas_sdhi_reset_scc(struct tmio_mmc_host *host,
|
|
|
|
struct renesas_sdhi *priv)
|
|
|
|
{
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
|
|
|
|
~SH_MOBILE_SDHI_SCC_CKSEL_DTSEL &
|
|
|
|
sd_scc_read32(host, priv,
|
|
|
|
SH_MOBILE_SDHI_SCC_CKSEL));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void renesas_sdhi_disable_scc(struct tmio_mmc_host *host)
|
|
|
|
{
|
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
|
|
|
|
|
|
|
renesas_sdhi_reset_scc(host, priv);
|
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
|
|
|
|
~SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN &
|
|
|
|
sd_scc_read32(host, priv,
|
|
|
|
SH_MOBILE_SDHI_SCC_DTCNTL));
|
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void renesas_sdhi_reset_hs400_mode(struct tmio_mmc_host *host,
|
|
|
|
struct renesas_sdhi *priv)
|
|
|
|
{
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
|
|
|
/* Reset HS400 mode */
|
|
|
|
sd_ctrl_write16(host, CTL_SDIF_MODE, ~0x0001 &
|
|
|
|
sd_ctrl_read16(host, CTL_SDIF_MODE));
|
2019-02-09 03:30:02 +08:00
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, priv->scc_tappos);
|
|
|
|
|
2018-06-18 20:57:51 +08:00
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2,
|
|
|
|
~(SH_MOBILE_SDHI_SCC_TMPPORT2_HS400EN |
|
|
|
|
SH_MOBILE_SDHI_SCC_TMPPORT2_HS400OSEL) &
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_TMPPORT2));
|
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void renesas_sdhi_prepare_hs400_tuning(struct tmio_mmc_host *host)
|
|
|
|
{
|
|
|
|
renesas_sdhi_reset_hs400_mode(host, host_to_priv(host));
|
|
|
|
}
|
|
|
|
|
2016-11-03 22:16:04 +08:00
|
|
|
#define SH_MOBILE_SDHI_MAX_TAP 3
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static int renesas_sdhi_select_tuning(struct tmio_mmc_host *host)
|
2016-11-03 22:16:04 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2016-11-03 22:16:04 +08:00
|
|
|
unsigned long tap_cnt; /* counter of tuning success */
|
|
|
|
unsigned long tap_start;/* start position of tuning success */
|
|
|
|
unsigned long tap_end; /* end position of tuning success */
|
|
|
|
unsigned long ntap; /* temporary counter of tuning success */
|
|
|
|
unsigned long i;
|
|
|
|
|
|
|
|
/* Clear SCC_RVSREQ */
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);
|
|
|
|
|
2018-07-24 22:51:38 +08:00
|
|
|
/*
|
|
|
|
* When tuning CMD19 is issued twice for each tap, merge the
|
|
|
|
* result requiring the tap to be good in both runs before
|
|
|
|
* considering it for tuning selection.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < host->tap_num * 2; i++) {
|
|
|
|
int offset = host->tap_num * (i < host->tap_num ? 1 : -1);
|
|
|
|
|
|
|
|
if (!test_bit(i, host->taps))
|
|
|
|
clear_bit(i + offset, host->taps);
|
|
|
|
}
|
|
|
|
|
2016-11-03 22:16:04 +08:00
|
|
|
/*
|
|
|
|
* Find the longest consecutive run of successful probes. If that
|
|
|
|
* is more than SH_MOBILE_SDHI_MAX_TAP probes long then use the
|
|
|
|
* center index as the tap.
|
|
|
|
*/
|
|
|
|
tap_cnt = 0;
|
|
|
|
ntap = 0;
|
|
|
|
tap_start = 0;
|
|
|
|
tap_end = 0;
|
|
|
|
for (i = 0; i < host->tap_num * 2; i++) {
|
2017-06-17 00:11:04 +08:00
|
|
|
if (test_bit(i, host->taps)) {
|
2016-11-03 22:16:04 +08:00
|
|
|
ntap++;
|
2017-06-17 00:11:04 +08:00
|
|
|
} else {
|
2016-11-03 22:16:04 +08:00
|
|
|
if (ntap > tap_cnt) {
|
|
|
|
tap_start = i - ntap;
|
|
|
|
tap_end = i - 1;
|
|
|
|
tap_cnt = ntap;
|
|
|
|
}
|
|
|
|
ntap = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ntap > tap_cnt) {
|
|
|
|
tap_start = i - ntap;
|
|
|
|
tap_end = i - 1;
|
|
|
|
tap_cnt = ntap;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (tap_cnt >= SH_MOBILE_SDHI_MAX_TAP)
|
2018-06-18 20:57:51 +08:00
|
|
|
host->tap_set = (tap_start + tap_end) / 2 % host->tap_num;
|
2016-11-03 22:16:04 +08:00
|
|
|
else
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
/* Set SCC */
|
2018-06-18 20:57:51 +08:00
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, host->tap_set);
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
/* Enable auto re-tuning */
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
|
|
|
|
SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN |
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static bool renesas_sdhi_check_scc_error(struct tmio_mmc_host *host)
|
2016-11-03 22:16:04 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
2018-08-30 07:32:06 +08:00
|
|
|
bool use_4tap = host->pdata->flags & TMIO_MMC_HAVE_4TAP_HS400;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Skip checking SCC errors when running on 4 taps in HS400 mode as
|
|
|
|
* any retuning would still result in the same 4 taps being used.
|
|
|
|
*/
|
|
|
|
if (!(host->mmc->ios.timing == MMC_TIMING_UHS_SDR104) &&
|
|
|
|
!(host->mmc->ios.timing == MMC_TIMING_MMC_HS200) &&
|
|
|
|
!(host->mmc->ios.timing == MMC_TIMING_MMC_HS400 && !use_4tap))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
if (mmc_doing_retune(host->mmc))
|
|
|
|
return false;
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
/* Check SCC error */
|
|
|
|
if (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL) &
|
|
|
|
SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &&
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ) &
|
|
|
|
SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR) {
|
|
|
|
/* Clear SCC error */
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static void renesas_sdhi_hw_reset(struct tmio_mmc_host *host)
|
2016-11-03 22:16:04 +08:00
|
|
|
{
|
2017-05-10 17:25:29 +08:00
|
|
|
struct renesas_sdhi *priv;
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
priv = host_to_priv(host);
|
|
|
|
|
2018-06-18 20:57:51 +08:00
|
|
|
renesas_sdhi_reset_scc(host, priv);
|
|
|
|
renesas_sdhi_reset_hs400_mode(host, priv);
|
2016-11-03 22:16:04 +08:00
|
|
|
|
|
|
|
sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
|
|
|
|
sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
|
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
|
|
|
|
~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
|
|
|
|
|
|
|
|
sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
|
|
|
|
~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
|
|
|
|
sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
|
2018-11-27 01:02:47 +08:00
|
|
|
|
|
|
|
if (host->pdata->flags & TMIO_MMC_MIN_RCAR2)
|
|
|
|
sd_ctrl_write32_as_16_and_16(host, CTL_IRQ_MASK,
|
|
|
|
TMIO_MASK_INIT_RCAR2);
|
2016-11-03 22:16:04 +08:00
|
|
|
}
|
|
|
|
|
2017-06-28 23:21:56 +08:00
|
|
|
static int renesas_sdhi_wait_idle(struct tmio_mmc_host *host, u32 bit)
|
2011-06-21 07:00:10 +08:00
|
|
|
{
|
|
|
|
int timeout = 1000;
|
2017-06-28 23:21:56 +08:00
|
|
|
/* CBSY is set when busy, SCLKDIVEN is cleared when busy */
|
|
|
|
u32 wait_state = (bit == TMIO_STAT_CMD_BUSY ? TMIO_STAT_CMD_BUSY : 0);
|
2011-06-21 07:00:10 +08:00
|
|
|
|
2017-06-28 23:21:56 +08:00
|
|
|
while (--timeout && (sd_ctrl_read16_and_16_as_32(host, CTL_STATUS)
|
|
|
|
& bit) == wait_state)
|
2011-06-21 07:00:10 +08:00
|
|
|
udelay(1);
|
|
|
|
|
|
|
|
if (!timeout) {
|
2015-01-13 12:57:22 +08:00
|
|
|
dev_warn(&host->pdev->dev, "timeout waiting for SD bus idle\n");
|
2011-06-21 07:00:10 +08:00
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static int renesas_sdhi_write16_hook(struct tmio_mmc_host *host, int addr)
|
2011-06-21 07:00:10 +08:00
|
|
|
{
|
2017-06-28 23:21:56 +08:00
|
|
|
u32 bit = TMIO_STAT_SCLKDIVEN;
|
|
|
|
|
2017-06-17 00:11:04 +08:00
|
|
|
switch (addr) {
|
2011-06-21 07:00:10 +08:00
|
|
|
case CTL_SD_CMD:
|
|
|
|
case CTL_STOP_INTERNAL_ACTION:
|
|
|
|
case CTL_XFER_BLK_COUNT:
|
|
|
|
case CTL_SD_XFER_LEN:
|
|
|
|
case CTL_SD_MEM_CARD_OPT:
|
|
|
|
case CTL_TRANSACTION_CTL:
|
|
|
|
case CTL_DMA_ENABLE:
|
2018-03-21 05:42:58 +08:00
|
|
|
case HOST_MODE:
|
2017-08-10 03:00:41 +08:00
|
|
|
if (host->pdata->flags & TMIO_MMC_HAVE_CBSY)
|
2017-06-28 23:21:56 +08:00
|
|
|
bit = TMIO_STAT_CMD_BUSY;
|
|
|
|
/* fallthrough */
|
|
|
|
case CTL_SD_CARD_CLK_CTL:
|
|
|
|
return renesas_sdhi_wait_idle(host, bit);
|
2011-06-21 07:00:10 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static int renesas_sdhi_multi_io_quirk(struct mmc_card *card,
|
2017-06-17 00:11:04 +08:00
|
|
|
unsigned int direction, int blk_size)
|
2014-09-09 14:45:46 +08:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* In Renesas controllers, when performing a
|
|
|
|
* multiple block read of one or two blocks,
|
|
|
|
* depending on the timing with which the
|
|
|
|
* response register is read, the response
|
|
|
|
* value may not be read properly.
|
|
|
|
* Use single block read for this HW bug
|
|
|
|
*/
|
|
|
|
if ((direction == MMC_DATA_READ) &&
|
|
|
|
blk_size == 2)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return blk_size;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
static void renesas_sdhi_enable_dma(struct tmio_mmc_host *host, bool enable)
|
2015-01-13 12:59:56 +08:00
|
|
|
{
|
2017-08-10 02:29:26 +08:00
|
|
|
/* Iff regs are 8 byte apart, sdbuf is 64 bit. Otherwise always 32. */
|
|
|
|
int width = (host->bus_shift == 2) ? 64 : 32;
|
2015-01-13 13:00:07 +08:00
|
|
|
|
2017-08-10 02:29:26 +08:00
|
|
|
sd_ctrl_write16(host, CTL_DMA_ENABLE, enable ? DMA_ENABLE_DMASDRW : 0);
|
|
|
|
renesas_sdhi_sdbuf_width(host, enable ? width : 16);
|
2015-01-13 12:59:56 +08:00
|
|
|
}
|
|
|
|
|
2019-06-06 19:35:36 +08:00
|
|
|
static const struct renesas_sdhi_quirks sdhi_quirks_4tap_nohs400 = {
|
2018-11-29 00:18:29 +08:00
|
|
|
.hs400_disabled = true,
|
|
|
|
.hs400_4taps = true,
|
|
|
|
};
|
|
|
|
|
2019-06-06 19:35:36 +08:00
|
|
|
static const struct renesas_sdhi_quirks sdhi_quirks_4tap = {
|
2018-11-29 00:18:27 +08:00
|
|
|
.hs400_4taps = true,
|
|
|
|
};
|
|
|
|
|
2019-06-06 19:35:35 +08:00
|
|
|
static const struct renesas_sdhi_quirks sdhi_quirks_nohs400 = {
|
|
|
|
.hs400_disabled = true,
|
|
|
|
};
|
|
|
|
|
2018-11-29 00:18:27 +08:00
|
|
|
static const struct soc_device_attribute sdhi_quirks_match[] = {
|
2019-12-04 04:05:09 +08:00
|
|
|
{ .soc_id = "r8a774a1", .revision = "ES1.[012]", .data = &sdhi_quirks_4tap_nohs400 },
|
2019-06-06 19:35:36 +08:00
|
|
|
{ .soc_id = "r8a7795", .revision = "ES1.*", .data = &sdhi_quirks_4tap_nohs400 },
|
|
|
|
{ .soc_id = "r8a7795", .revision = "ES2.0", .data = &sdhi_quirks_4tap },
|
|
|
|
{ .soc_id = "r8a7796", .revision = "ES1.[012]", .data = &sdhi_quirks_4tap_nohs400 },
|
2019-06-06 19:35:35 +08:00
|
|
|
{ .soc_id = "r8a77980", .data = &sdhi_quirks_nohs400 },
|
2018-11-29 00:18:27 +08:00
|
|
|
{ /* Sentinel. */ },
|
|
|
|
};
|
|
|
|
|
2017-05-10 17:25:30 +08:00
|
|
|
int renesas_sdhi_probe(struct platform_device *pdev,
|
|
|
|
const struct tmio_mmc_dma_ops *dma_ops)
|
2009-10-02 10:22:09 +08:00
|
|
|
{
|
2015-02-24 10:06:43 +08:00
|
|
|
struct tmio_mmc_data *mmd = pdev->dev.platform_data;
|
2018-11-29 00:18:27 +08:00
|
|
|
const struct renesas_sdhi_quirks *quirks = NULL;
|
2017-06-17 00:11:04 +08:00
|
|
|
const struct renesas_sdhi_of_data *of_data;
|
2018-11-29 00:18:27 +08:00
|
|
|
const struct soc_device_attribute *attr;
|
2017-06-17 00:11:04 +08:00
|
|
|
struct tmio_mmc_data *mmc_data;
|
|
|
|
struct tmio_mmc_dma *dma_priv;
|
2011-03-14 16:52:33 +08:00
|
|
|
struct tmio_mmc_host *host;
|
2017-06-17 00:11:04 +08:00
|
|
|
struct renesas_sdhi *priv;
|
2019-10-02 23:29:46 +08:00
|
|
|
int num_irqs, irq, ret, i;
|
2013-11-20 16:30:55 +08:00
|
|
|
struct resource *res;
|
2019-03-19 18:12:59 +08:00
|
|
|
u16 ver;
|
2017-06-17 00:11:04 +08:00
|
|
|
|
|
|
|
of_data = of_device_get_match_data(&pdev->dev);
|
2009-10-02 10:22:09 +08:00
|
|
|
|
2018-11-29 00:18:27 +08:00
|
|
|
attr = soc_device_match(sdhi_quirks_match);
|
|
|
|
if (attr)
|
|
|
|
quirks = attr->data;
|
|
|
|
|
2013-11-20 16:30:55 +08:00
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2017-06-17 00:11:04 +08:00
|
|
|
priv = devm_kzalloc(&pdev->dev, sizeof(struct renesas_sdhi),
|
|
|
|
GFP_KERNEL);
|
2016-01-19 18:42:22 +08:00
|
|
|
if (!priv)
|
2009-10-02 10:22:09 +08:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2010-05-20 02:34:16 +08:00
|
|
|
mmc_data = &priv->mmc_data;
|
2013-04-26 23:47:19 +08:00
|
|
|
dma_priv = &priv->dma_priv;
|
2010-05-20 02:34:16 +08:00
|
|
|
|
2013-02-15 23:13:58 +08:00
|
|
|
priv->clk = devm_clk_get(&pdev->dev, NULL);
|
2009-10-02 10:22:09 +08:00
|
|
|
if (IS_ERR(priv->clk)) {
|
|
|
|
ret = PTR_ERR(priv->clk);
|
2012-11-28 17:24:21 +08:00
|
|
|
dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
|
2017-11-25 00:24:38 +08:00
|
|
|
return ret;
|
2009-10-02 10:22:09 +08:00
|
|
|
}
|
|
|
|
|
2017-01-26 04:28:08 +08:00
|
|
|
/*
|
|
|
|
* Some controllers provide a 2nd clock just to run the internal card
|
|
|
|
* detection logic. Unfortunately, the existing driver architecture does
|
|
|
|
* not support a separation of clocks for runtime PM usage. When
|
|
|
|
* native hotplug is used, the tmio driver assumes that the core
|
|
|
|
* must continue to run for card detect to stay active, so we cannot
|
|
|
|
* disable it.
|
|
|
|
* Additionally, it is prohibited to supply a clock to the core but not
|
|
|
|
* to the card detect circuit. That leaves us with if separate clocks
|
|
|
|
* are presented, we must treat them both as virtually 1 clock.
|
|
|
|
*/
|
|
|
|
priv->clk_cd = devm_clk_get(&pdev->dev, "cd");
|
|
|
|
if (IS_ERR(priv->clk_cd))
|
|
|
|
priv->clk_cd = NULL;
|
|
|
|
|
2016-04-01 23:44:37 +08:00
|
|
|
priv->pinctrl = devm_pinctrl_get(&pdev->dev);
|
|
|
|
if (!IS_ERR(priv->pinctrl)) {
|
|
|
|
priv->pins_default = pinctrl_lookup_state(priv->pinctrl,
|
|
|
|
PINCTRL_STATE_DEFAULT);
|
|
|
|
priv->pins_uhs = pinctrl_lookup_state(priv->pinctrl,
|
|
|
|
"state_uhs");
|
|
|
|
}
|
|
|
|
|
2018-01-18 00:28:02 +08:00
|
|
|
host = tmio_mmc_host_alloc(pdev, mmc_data);
|
2018-01-18 00:28:01 +08:00
|
|
|
if (IS_ERR(host))
|
|
|
|
return PTR_ERR(host);
|
2015-01-13 12:57:22 +08:00
|
|
|
|
2016-12-13 03:51:20 +08:00
|
|
|
if (of_data) {
|
2016-02-15 23:01:48 +08:00
|
|
|
mmc_data->flags |= of_data->tmio_flags;
|
2016-09-12 22:15:05 +08:00
|
|
|
mmc_data->ocr_mask = of_data->tmio_ocr_mask;
|
2016-02-15 23:01:48 +08:00
|
|
|
mmc_data->capabilities |= of_data->capabilities;
|
|
|
|
mmc_data->capabilities2 |= of_data->capabilities2;
|
|
|
|
mmc_data->dma_rx_offset = of_data->dma_rx_offset;
|
2017-06-21 22:00:27 +08:00
|
|
|
mmc_data->max_blk_count = of_data->max_blk_count;
|
|
|
|
mmc_data->max_segs = of_data->max_segs;
|
2016-02-15 23:01:48 +08:00
|
|
|
dma_priv->dma_buswidth = of_data->dma_buswidth;
|
|
|
|
host->bus_shift = of_data->bus_shift;
|
|
|
|
}
|
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
host->write16_hook = renesas_sdhi_write16_hook;
|
|
|
|
host->clk_enable = renesas_sdhi_clk_enable;
|
|
|
|
host->clk_disable = renesas_sdhi_clk_disable;
|
2018-08-23 12:44:16 +08:00
|
|
|
host->set_clock = renesas_sdhi_set_clock;
|
2017-05-10 17:25:29 +08:00
|
|
|
host->multi_io_quirk = renesas_sdhi_multi_io_quirk;
|
2018-01-18 00:28:04 +08:00
|
|
|
host->dma_ops = dma_ops;
|
2016-08-24 17:34:38 +08:00
|
|
|
|
2018-11-29 00:18:29 +08:00
|
|
|
if (quirks && quirks->hs400_disabled)
|
|
|
|
host->mmc->caps2 &= ~(MMC_CAP2_HS400 | MMC_CAP2_HS400_ES);
|
|
|
|
|
2018-11-29 00:18:27 +08:00
|
|
|
if (quirks && quirks->hs400_4taps)
|
|
|
|
mmc_data->flags |= TMIO_MMC_HAVE_4TAP_HS400;
|
|
|
|
|
2018-06-01 19:00:37 +08:00
|
|
|
/* For some SoC, we disable internal WP. GPIO may override this */
|
|
|
|
if (mmc_can_gpio_ro(host->mmc))
|
|
|
|
mmc_data->capabilities2 &= ~MMC_CAP2_NO_WRITE_PROTECT;
|
|
|
|
|
2016-08-24 17:34:38 +08:00
|
|
|
/* SDR speeds are only available on Gen2+ */
|
|
|
|
if (mmc_data->flags & TMIO_MMC_MIN_RCAR2) {
|
|
|
|
/* card_busy caused issues on r8a73a4 (pre-Gen2) CD-less SDHI */
|
2017-11-25 00:24:42 +08:00
|
|
|
host->ops.card_busy = renesas_sdhi_card_busy;
|
|
|
|
host->ops.start_signal_voltage_switch =
|
2017-05-10 17:25:29 +08:00
|
|
|
renesas_sdhi_start_signal_voltage_switch;
|
2018-11-19 21:13:57 +08:00
|
|
|
host->sdcard_irq_setbit_mask = TMIO_STAT_ALWAYS_SET_27;
|
2019-01-29 13:40:39 +08:00
|
|
|
|
|
|
|
/* SDR and HS200/400 registers requires HW reset */
|
|
|
|
if (of_data && of_data->scc_offset) {
|
|
|
|
priv->scc_ctl = host->ctl + of_data->scc_offset;
|
|
|
|
host->mmc->caps |= MMC_CAP_HW_RESET;
|
|
|
|
host->hw_reset = renesas_sdhi_hw_reset;
|
|
|
|
}
|
2016-08-24 17:34:38 +08:00
|
|
|
}
|
2016-02-15 23:01:48 +08:00
|
|
|
|
|
|
|
/* Orginally registers were 16 bit apart, could be 32 or 64 nowadays */
|
|
|
|
if (!host->bus_shift && resource_size(res) > 0x100) /* old way to determine the shift */
|
2015-01-13 12:59:33 +08:00
|
|
|
host->bus_shift = 1;
|
2015-01-13 12:57:33 +08:00
|
|
|
|
2015-02-24 10:07:07 +08:00
|
|
|
if (mmd)
|
2015-02-24 10:06:43 +08:00
|
|
|
*mmc_data = *mmd;
|
2015-02-24 10:07:07 +08:00
|
|
|
|
2013-04-26 23:47:19 +08:00
|
|
|
dma_priv->filter = shdma_chan_filter;
|
2017-05-10 17:25:29 +08:00
|
|
|
dma_priv->enable = renesas_sdhi_enable_dma;
|
2013-04-26 23:47:19 +08:00
|
|
|
|
2015-01-13 12:58:46 +08:00
|
|
|
mmc_data->alignment_shift = 1; /* 2-byte alignment */
|
2015-02-24 10:06:43 +08:00
|
|
|
mmc_data->capabilities |= MMC_CAP_MMC_HIGHSPEED;
|
2015-01-13 12:58:46 +08:00
|
|
|
|
2010-08-30 18:50:19 +08:00
|
|
|
/*
|
|
|
|
* All SDHI blocks support 2-byte and larger block sizes in 4-bit
|
|
|
|
* bus width mode.
|
|
|
|
*/
|
|
|
|
mmc_data->flags |= TMIO_MMC_BLKSZ_2BYTES;
|
|
|
|
|
2010-12-29 06:22:32 +08:00
|
|
|
/*
|
|
|
|
* All SDHI blocks support SDIO IRQ signalling.
|
|
|
|
*/
|
|
|
|
mmc_data->flags |= TMIO_MMC_SDIO_IRQ;
|
|
|
|
|
2017-06-17 00:11:04 +08:00
|
|
|
/* All SDHI have CMD12 control bit */
|
2014-08-25 11:00:25 +08:00
|
|
|
mmc_data->flags |= TMIO_MMC_HAVE_CMD12_CTRL;
|
|
|
|
|
2017-01-20 04:07:17 +08:00
|
|
|
/* All SDHI have SDIO status bits which must be 1 */
|
|
|
|
mmc_data->flags |= TMIO_MMC_SDIO_STATUS_SETBITS;
|
2014-08-25 11:00:52 +08:00
|
|
|
|
2018-01-18 00:28:02 +08:00
|
|
|
ret = renesas_sdhi_clk_enable(host);
|
|
|
|
if (ret)
|
2015-01-13 12:57:22 +08:00
|
|
|
goto efree;
|
2009-10-02 10:22:09 +08:00
|
|
|
|
2019-03-19 18:12:59 +08:00
|
|
|
ver = sd_ctrl_read16(host, CTL_VERSION);
|
|
|
|
/* GEN2_SDR104 is first known SDHI to use 32bit block count */
|
|
|
|
if (ver < SDHI_VER_GEN2_SDR104 && mmc_data->max_blk_count > U16_MAX)
|
|
|
|
mmc_data->max_blk_count = U16_MAX;
|
|
|
|
|
2017-08-10 03:00:41 +08:00
|
|
|
/* One Gen2 SDHI incarnation does NOT have a CBSY bit */
|
2019-03-19 18:12:59 +08:00
|
|
|
if (ver == SDHI_VER_GEN2_SDR50)
|
2017-08-10 03:00:41 +08:00
|
|
|
mmc_data->flags &= ~TMIO_MMC_HAVE_CBSY;
|
|
|
|
|
2019-03-19 18:34:17 +08:00
|
|
|
ret = tmio_mmc_host_probe(host);
|
|
|
|
if (ret < 0)
|
|
|
|
goto edisclk;
|
|
|
|
|
2016-12-13 03:51:22 +08:00
|
|
|
/* Enable tuning iff we have an SCC and a supported mode */
|
2016-12-13 03:51:26 +08:00
|
|
|
if (of_data && of_data->scc_offset &&
|
|
|
|
(host->mmc->caps & MMC_CAP_UHS_SDR104 ||
|
2018-06-18 20:57:51 +08:00
|
|
|
host->mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR |
|
|
|
|
MMC_CAP2_HS400_1_8V))) {
|
2017-05-10 17:25:29 +08:00
|
|
|
const struct renesas_sdhi_scc *taps = of_data->taps;
|
2016-12-13 03:51:21 +08:00
|
|
|
bool hit = false;
|
|
|
|
|
|
|
|
for (i = 0; i < of_data->taps_num; i++) {
|
|
|
|
if (taps[i].clk_rate == 0 ||
|
|
|
|
taps[i].clk_rate == host->mmc->f_max) {
|
2017-11-25 00:24:49 +08:00
|
|
|
priv->scc_tappos = taps->tap;
|
2019-02-09 03:30:02 +08:00
|
|
|
priv->scc_tappos_hs400 = taps->tap_hs400;
|
2016-12-13 03:51:21 +08:00
|
|
|
hit = true;
|
|
|
|
break;
|
2016-11-03 22:16:04 +08:00
|
|
|
}
|
2016-12-13 03:51:21 +08:00
|
|
|
}
|
2016-11-03 22:16:04 +08:00
|
|
|
|
2016-12-13 03:51:21 +08:00
|
|
|
if (!hit)
|
2019-12-04 04:05:10 +08:00
|
|
|
dev_warn(&host->pdev->dev, "Unknown clock rate for tuning\n");
|
2016-11-03 22:16:04 +08:00
|
|
|
|
2017-05-10 17:25:29 +08:00
|
|
|
host->init_tuning = renesas_sdhi_init_tuning;
|
|
|
|
host->prepare_tuning = renesas_sdhi_prepare_tuning;
|
|
|
|
host->select_tuning = renesas_sdhi_select_tuning;
|
|
|
|
host->check_scc_error = renesas_sdhi_check_scc_error;
|
2018-06-18 20:57:51 +08:00
|
|
|
host->prepare_hs400_tuning =
|
|
|
|
renesas_sdhi_prepare_hs400_tuning;
|
|
|
|
host->hs400_downgrade = renesas_sdhi_disable_scc;
|
|
|
|
host->hs400_complete = renesas_sdhi_hs400_complete;
|
2016-11-03 22:16:04 +08:00
|
|
|
}
|
|
|
|
|
2019-10-02 23:29:46 +08:00
|
|
|
num_irqs = platform_irq_count(pdev);
|
|
|
|
if (num_irqs < 0) {
|
|
|
|
ret = num_irqs;
|
|
|
|
goto eirq;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* There must be at least one IRQ source */
|
|
|
|
if (!num_irqs) {
|
|
|
|
ret = -ENXIO;
|
|
|
|
goto eirq;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < num_irqs; i++) {
|
2016-04-26 23:55:23 +08:00
|
|
|
irq = platform_get_irq(pdev, i);
|
2019-10-02 23:29:46 +08:00
|
|
|
if (irq < 0) {
|
|
|
|
ret = irq;
|
|
|
|
goto eirq;
|
|
|
|
}
|
|
|
|
|
2016-04-26 23:55:23 +08:00
|
|
|
ret = devm_request_irq(&pdev->dev, irq, tmio_mmc_irq, 0,
|
2017-06-17 00:11:04 +08:00
|
|
|
dev_name(&pdev->dev), host);
|
2011-08-26 16:42:39 +08:00
|
|
|
if (ret)
|
2013-02-15 23:13:58 +08:00
|
|
|
goto eirq;
|
2011-08-26 16:42:39 +08:00
|
|
|
}
|
|
|
|
|
2016-04-01 23:44:32 +08:00
|
|
|
dev_info(&pdev->dev, "%s base at 0x%08lx max clock rate %u MHz\n",
|
2011-05-06 19:02:41 +08:00
|
|
|
mmc_hostname(host->mmc), (unsigned long)
|
2012-02-10 05:57:10 +08:00
|
|
|
(platform_get_resource(pdev, IORESOURCE_MEM, 0)->start),
|
2012-11-28 17:24:13 +08:00
|
|
|
host->mmc->f_max / 1000000);
|
2009-10-02 10:22:09 +08:00
|
|
|
|
2011-03-14 16:52:33 +08:00
|
|
|
return ret;
|
2009-10-02 10:22:09 +08:00
|
|
|
|
2013-02-15 23:13:58 +08:00
|
|
|
eirq:
|
2011-05-06 19:02:33 +08:00
|
|
|
tmio_mmc_host_remove(host);
|
2018-01-18 00:28:02 +08:00
|
|
|
edisclk:
|
|
|
|
renesas_sdhi_clk_disable(host);
|
2015-01-13 12:57:22 +08:00
|
|
|
efree:
|
|
|
|
tmio_mmc_host_free(host);
|
2017-11-25 00:24:38 +08:00
|
|
|
|
2009-10-02 10:22:09 +08:00
|
|
|
return ret;
|
|
|
|
}
|
2017-05-10 17:25:30 +08:00
|
|
|
EXPORT_SYMBOL_GPL(renesas_sdhi_probe);
|
2009-10-02 10:22:09 +08:00
|
|
|
|
2017-05-10 17:25:30 +08:00
|
|
|
int renesas_sdhi_remove(struct platform_device *pdev)
|
2009-10-02 10:22:09 +08:00
|
|
|
{
|
2017-11-25 00:24:39 +08:00
|
|
|
struct tmio_mmc_host *host = platform_get_drvdata(pdev);
|
2011-05-06 19:02:45 +08:00
|
|
|
|
2011-05-27 22:54:05 +08:00
|
|
|
tmio_mmc_host_remove(host);
|
2018-01-18 00:28:02 +08:00
|
|
|
renesas_sdhi_clk_disable(host);
|
2011-05-27 22:54:05 +08:00
|
|
|
|
2009-10-02 10:22:09 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2017-05-10 17:25:30 +08:00
|
|
|
EXPORT_SYMBOL_GPL(renesas_sdhi_remove);
|
2017-12-13 10:33:00 +08:00
|
|
|
|
|
|
|
MODULE_LICENSE("GPL v2");
|