2019-08-16 21:09:59 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/**
|
|
|
|
* Driver for Analog Devices Industrial Ethernet PHYs
|
|
|
|
*
|
|
|
|
* Copyright 2019 Analog Devices Inc.
|
|
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/mii.h>
|
|
|
|
#include <linux/phy.h>
|
|
|
|
|
|
|
|
#define PHY_ID_ADIN1200 0x0283bc20
|
|
|
|
#define PHY_ID_ADIN1300 0x0283bc30
|
|
|
|
|
2019-08-16 21:10:02 +08:00
|
|
|
#define ADIN1300_MII_EXT_REG_PTR 0x0010
|
|
|
|
#define ADIN1300_MII_EXT_REG_DATA 0x0011
|
|
|
|
|
2019-08-16 21:10:01 +08:00
|
|
|
#define ADIN1300_INT_MASK_REG 0x0018
|
|
|
|
#define ADIN1300_INT_MDIO_SYNC_EN BIT(9)
|
|
|
|
#define ADIN1300_INT_ANEG_STAT_CHNG_EN BIT(8)
|
|
|
|
#define ADIN1300_INT_ANEG_PAGE_RX_EN BIT(6)
|
|
|
|
#define ADIN1300_INT_IDLE_ERR_CNT_EN BIT(5)
|
|
|
|
#define ADIN1300_INT_MAC_FIFO_OU_EN BIT(4)
|
|
|
|
#define ADIN1300_INT_RX_STAT_CHNG_EN BIT(3)
|
|
|
|
#define ADIN1300_INT_LINK_STAT_CHNG_EN BIT(2)
|
|
|
|
#define ADIN1300_INT_SPEED_CHNG_EN BIT(1)
|
|
|
|
#define ADIN1300_INT_HW_IRQ_EN BIT(0)
|
|
|
|
#define ADIN1300_INT_MASK_EN \
|
|
|
|
(ADIN1300_INT_LINK_STAT_CHNG_EN | ADIN1300_INT_HW_IRQ_EN)
|
|
|
|
#define ADIN1300_INT_STATUS_REG 0x0019
|
|
|
|
|
2019-08-16 21:10:03 +08:00
|
|
|
#define ADIN1300_GE_RGMII_CFG_REG 0xff23
|
|
|
|
#define ADIN1300_GE_RGMII_RXID_EN BIT(2)
|
|
|
|
#define ADIN1300_GE_RGMII_TXID_EN BIT(1)
|
|
|
|
#define ADIN1300_GE_RGMII_EN BIT(0)
|
|
|
|
|
|
|
|
#define ADIN1300_GE_RMII_CFG_REG 0xff24
|
|
|
|
#define ADIN1300_GE_RMII_EN BIT(0)
|
|
|
|
|
|
|
|
static int adin_config_rgmii_mode(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int reg;
|
|
|
|
|
|
|
|
if (!phy_interface_is_rgmii(phydev))
|
|
|
|
return phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
|
|
|
|
ADIN1300_GE_RGMII_CFG_REG,
|
|
|
|
ADIN1300_GE_RGMII_EN);
|
|
|
|
|
|
|
|
reg = phy_read_mmd(phydev, MDIO_MMD_VEND1, ADIN1300_GE_RGMII_CFG_REG);
|
|
|
|
if (reg < 0)
|
|
|
|
return reg;
|
|
|
|
|
|
|
|
reg |= ADIN1300_GE_RGMII_EN;
|
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
|
|
|
|
reg |= ADIN1300_GE_RGMII_RXID_EN;
|
|
|
|
} else {
|
|
|
|
reg &= ~ADIN1300_GE_RGMII_RXID_EN;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
|
|
|
|
reg |= ADIN1300_GE_RGMII_TXID_EN;
|
|
|
|
} else {
|
|
|
|
reg &= ~ADIN1300_GE_RGMII_TXID_EN;
|
|
|
|
}
|
|
|
|
|
|
|
|
return phy_write_mmd(phydev, MDIO_MMD_VEND1,
|
|
|
|
ADIN1300_GE_RGMII_CFG_REG, reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int adin_config_rmii_mode(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int reg;
|
|
|
|
|
|
|
|
if (phydev->interface != PHY_INTERFACE_MODE_RMII)
|
|
|
|
return phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
|
|
|
|
ADIN1300_GE_RMII_CFG_REG,
|
|
|
|
ADIN1300_GE_RMII_EN);
|
|
|
|
|
|
|
|
reg = phy_read_mmd(phydev, MDIO_MMD_VEND1, ADIN1300_GE_RMII_CFG_REG);
|
|
|
|
if (reg < 0)
|
|
|
|
return reg;
|
|
|
|
|
|
|
|
reg |= ADIN1300_GE_RMII_EN;
|
|
|
|
|
|
|
|
return phy_write_mmd(phydev, MDIO_MMD_VEND1,
|
|
|
|
ADIN1300_GE_RMII_CFG_REG, reg);
|
|
|
|
}
|
|
|
|
|
2019-08-16 21:09:59 +08:00
|
|
|
static int adin_config_init(struct phy_device *phydev)
|
|
|
|
{
|
2019-08-16 21:10:03 +08:00
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = genphy_config_init(phydev);
|
|
|
|
if (rc < 0)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
rc = adin_config_rgmii_mode(phydev);
|
|
|
|
if (rc < 0)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
rc = adin_config_rmii_mode(phydev);
|
|
|
|
if (rc < 0)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
phydev_dbg(phydev, "PHY is using mode '%s'\n",
|
|
|
|
phy_modes(phydev->interface));
|
|
|
|
|
|
|
|
return 0;
|
2019-08-16 21:09:59 +08:00
|
|
|
}
|
|
|
|
|
2019-08-16 21:10:01 +08:00
|
|
|
static int adin_phy_ack_intr(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
/* Clear pending interrupts */
|
|
|
|
int rc = phy_read(phydev, ADIN1300_INT_STATUS_REG);
|
|
|
|
|
|
|
|
return rc < 0 ? rc : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int adin_phy_config_intr(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
|
|
|
|
return phy_set_bits(phydev, ADIN1300_INT_MASK_REG,
|
|
|
|
ADIN1300_INT_MASK_EN);
|
|
|
|
|
|
|
|
return phy_clear_bits(phydev, ADIN1300_INT_MASK_REG,
|
|
|
|
ADIN1300_INT_MASK_EN);
|
|
|
|
}
|
|
|
|
|
2019-08-16 21:10:02 +08:00
|
|
|
static int adin_read_mmd(struct phy_device *phydev, int devad, u16 regnum)
|
|
|
|
{
|
|
|
|
struct mii_bus *bus = phydev->mdio.bus;
|
|
|
|
int phy_addr = phydev->mdio.addr;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
err = __mdiobus_write(bus, phy_addr, ADIN1300_MII_EXT_REG_PTR, regnum);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
return __mdiobus_read(bus, phy_addr, ADIN1300_MII_EXT_REG_DATA);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int adin_write_mmd(struct phy_device *phydev, int devad, u16 regnum,
|
|
|
|
u16 val)
|
|
|
|
{
|
|
|
|
struct mii_bus *bus = phydev->mdio.bus;
|
|
|
|
int phy_addr = phydev->mdio.addr;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
err = __mdiobus_write(bus, phy_addr, ADIN1300_MII_EXT_REG_PTR, regnum);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
return __mdiobus_write(bus, phy_addr, ADIN1300_MII_EXT_REG_DATA, val);
|
|
|
|
}
|
|
|
|
|
2019-08-16 21:09:59 +08:00
|
|
|
static struct phy_driver adin_driver[] = {
|
|
|
|
{
|
|
|
|
PHY_ID_MATCH_MODEL(PHY_ID_ADIN1200),
|
|
|
|
.name = "ADIN1200",
|
|
|
|
.config_init = adin_config_init,
|
|
|
|
.config_aneg = genphy_config_aneg,
|
|
|
|
.read_status = genphy_read_status,
|
2019-08-16 21:10:01 +08:00
|
|
|
.ack_interrupt = adin_phy_ack_intr,
|
|
|
|
.config_intr = adin_phy_config_intr,
|
2019-08-16 21:10:00 +08:00
|
|
|
.resume = genphy_resume,
|
|
|
|
.suspend = genphy_suspend,
|
2019-08-16 21:10:02 +08:00
|
|
|
.read_mmd = adin_read_mmd,
|
|
|
|
.write_mmd = adin_write_mmd,
|
2019-08-16 21:09:59 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
PHY_ID_MATCH_MODEL(PHY_ID_ADIN1300),
|
|
|
|
.name = "ADIN1300",
|
|
|
|
.config_init = adin_config_init,
|
|
|
|
.config_aneg = genphy_config_aneg,
|
|
|
|
.read_status = genphy_read_status,
|
2019-08-16 21:10:01 +08:00
|
|
|
.ack_interrupt = adin_phy_ack_intr,
|
|
|
|
.config_intr = adin_phy_config_intr,
|
2019-08-16 21:10:00 +08:00
|
|
|
.resume = genphy_resume,
|
|
|
|
.suspend = genphy_suspend,
|
2019-08-16 21:10:02 +08:00
|
|
|
.read_mmd = adin_read_mmd,
|
|
|
|
.write_mmd = adin_write_mmd,
|
2019-08-16 21:09:59 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
module_phy_driver(adin_driver);
|
|
|
|
|
|
|
|
static struct mdio_device_id __maybe_unused adin_tbl[] = {
|
|
|
|
{ PHY_ID_MATCH_MODEL(PHY_ID_ADIN1200) },
|
|
|
|
{ PHY_ID_MATCH_MODEL(PHY_ID_ADIN1300) },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
MODULE_DEVICE_TABLE(mdio, adin_tbl);
|
|
|
|
MODULE_DESCRIPTION("Analog Devices Industrial Ethernet PHY driver");
|
|
|
|
MODULE_LICENSE("GPL");
|