2010-09-22 00:34:10 +08:00
|
|
|
/*
|
|
|
|
* OMAP4 PRM module functions
|
|
|
|
*
|
2012-10-21 15:01:13 +08:00
|
|
|
* Copyright (C) 2011-2012 Texas Instruments, Inc.
|
2010-09-22 00:34:10 +08:00
|
|
|
* Copyright (C) 2010 Nokia Corporation
|
|
|
|
* Benoît Cousson
|
|
|
|
* Paul Walmsley
|
2012-10-21 15:01:10 +08:00
|
|
|
* Rajendra Nayak <rnayak@ti.com>
|
2010-09-22 00:34:10 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/err.h>
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
#include <linux/io.h>
|
2014-05-23 04:19:29 +08:00
|
|
|
#include <linux/of_irq.h>
|
2015-07-16 19:53:18 +08:00
|
|
|
#include <linux/of.h>
|
2010-09-22 00:34:10 +08:00
|
|
|
|
2012-09-01 01:59:07 +08:00
|
|
|
#include "soc.h"
|
2012-02-25 02:34:35 +08:00
|
|
|
#include "iomap.h"
|
|
|
|
#include "common.h"
|
2011-03-29 01:52:04 +08:00
|
|
|
#include "vp.h"
|
2010-12-22 06:30:54 +08:00
|
|
|
#include "prm44xx.h"
|
2015-07-16 19:53:18 +08:00
|
|
|
#include "prcm43xx.h"
|
2010-09-22 00:34:10 +08:00
|
|
|
#include "prm-regbits-44xx.h"
|
2011-03-29 01:25:12 +08:00
|
|
|
#include "prcm44xx.h"
|
|
|
|
#include "prminst44xx.h"
|
2012-10-21 15:01:10 +08:00
|
|
|
#include "powerdomain.h"
|
2010-09-22 00:34:10 +08:00
|
|
|
|
2012-10-21 15:01:13 +08:00
|
|
|
/* Static data */
|
|
|
|
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_read_pending_irqs(unsigned long *events);
|
|
|
|
static void omap44xx_prm_ocp_barrier(void);
|
|
|
|
static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask);
|
|
|
|
static void omap44xx_prm_restore_irqen(u32 *saved_mask);
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_reconfigure_io_chain(void);
|
2014-10-27 23:39:26 +08:00
|
|
|
|
2011-12-17 05:37:00 +08:00
|
|
|
static const struct omap_prcm_irq omap4_prcm_irqs[] = {
|
|
|
|
OMAP_PRCM_IRQ("io", 9, 1),
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
|
|
|
|
.ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
|
|
|
|
.mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
|
2015-07-16 19:53:16 +08:00
|
|
|
.pm_ctrl = OMAP4_PRM_IO_PMCTRL_OFFSET,
|
2011-12-17 05:37:00 +08:00
|
|
|
.nr_regs = 2,
|
|
|
|
.irqs = omap4_prcm_irqs,
|
|
|
|
.nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
|
2012-08-28 08:43:01 +08:00
|
|
|
.irq = 11 + OMAP44XX_IRQ_GIC_START,
|
2015-01-17 18:21:08 +08:00
|
|
|
.xlate_irq = omap4_xlate_irq,
|
2011-12-17 05:37:00 +08:00
|
|
|
.read_pending_irqs = &omap44xx_prm_read_pending_irqs,
|
|
|
|
.ocp_barrier = &omap44xx_prm_ocp_barrier,
|
|
|
|
.save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
|
|
|
|
.restore_irqen = &omap44xx_prm_restore_irqen,
|
2014-03-31 23:15:43 +08:00
|
|
|
.reconfigure_io_chain = &omap44xx_prm_reconfigure_io_chain,
|
2011-12-17 05:37:00 +08:00
|
|
|
};
|
|
|
|
|
2012-10-21 15:01:13 +08:00
|
|
|
/*
|
|
|
|
* omap44xx_prm_reset_src_map - map from bits in the PRM_RSTST
|
|
|
|
* hardware register (which are specific to OMAP44xx SoCs) to reset
|
|
|
|
* source ID bit shifts (which is an OMAP SoC-independent
|
|
|
|
* enumeration)
|
|
|
|
*/
|
|
|
|
static struct prm_reset_src_map omap44xx_prm_reset_src_map[] = {
|
2012-12-28 17:09:30 +08:00
|
|
|
{ OMAP4430_GLOBAL_WARM_SW_RST_SHIFT,
|
2012-10-21 15:01:13 +08:00
|
|
|
OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
|
2012-12-28 17:09:30 +08:00
|
|
|
{ OMAP4430_GLOBAL_COLD_RST_SHIFT,
|
2012-10-21 15:01:13 +08:00
|
|
|
OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT,
|
|
|
|
OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_MPU_WDT_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_SECURE_WDT_RST_SHIFT, OMAP_SECU_WD_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT,
|
|
|
|
OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT,
|
|
|
|
OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT,
|
|
|
|
OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
|
|
|
|
{ OMAP4430_C2C_RST_SHIFT, OMAP_C2C_RST_SRC_ID_SHIFT },
|
|
|
|
{ -1, -1 },
|
|
|
|
};
|
|
|
|
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
/* PRM low-level functions */
|
|
|
|
|
|
|
|
/* Read a register in a CM/PRM instance in the PRM module */
|
2014-10-27 23:39:26 +08:00
|
|
|
static u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
{
|
2014-04-16 01:37:46 +08:00
|
|
|
return readl_relaxed(prm_base + inst + reg);
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Write into a register in a CM/PRM instance in the PRM module */
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
{
|
2014-04-16 01:37:46 +08:00
|
|
|
writel_relaxed(val, prm_base + inst + reg);
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Read-modify-write a register in a PRM module. Caller must lock */
|
2014-10-27 23:39:26 +08:00
|
|
|
static u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
|
OMAP4: PRCM: add OMAP4-specific accessor/mutator functions
In some ways, the OMAP4 PRCM register layout is quite different than
the OMAP2/3 PRCM register layout. For example, on OMAP2/3, from a
register layout point of view, all CM instances were located in the CM
subsystem, and all PRM instances were located in the PRM subsystem.
OMAP4 changes this. Now, for example, some CM instances, such as
WKUP_CM and EMU_CM, are located in the system PRM subsystem. And a
"local PRCM" exists for the MPU - this PRCM combines registers that
would normally appear in both CM and PRM instances, but uses its own
register layout which matches neither the OMAP2/3 PRCM layout nor the
OMAP4 PRCM layout.
To try to deal with this, introduce some new functions, omap4_cminst*
and omap4_prminst*. The former is to be used when writing to a CM
instance register (no matter what subsystem or hardware module it
exists in), and the latter, similarly, with PRM instance registers.
To determine which "PRCM partition" to write to, the functions take a
PRCM instance ID argument. Subsequent patches add these partition IDs
to the OMAP4 powerdomain and clockdomain definitions.
As far as I can see, there's really no good way to handle these types
of register access inconsistencies. This patch seemed like the least
bad approach.
Moving forward, the long-term goal is to remove all direct PRCM
register access from the PM code. PRCM register access should go
through layers such as the powerdomain and clockdomain code that can
hide the details of how to interact with the specific hardware
variant.
While here, rename cm4xxx.c to cm44xx.c to match the naming convention
of the other OMAP4 PRCM files.
Thanks to Santosh Shilimkar <santosh.shilimkar@ti.com>, Rajendra Nayak
<rnayak@ti.com>, and Benoît Cousson <b-cousson@ti.com> for some comments.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Rajendra Nayak <rnayak@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
2010-12-22 12:05:14 +08:00
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = omap4_prm_read_inst_reg(inst, reg);
|
|
|
|
v &= ~mask;
|
|
|
|
v |= bits;
|
|
|
|
omap4_prm_write_inst_reg(v, inst, reg);
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
2011-03-29 01:52:04 +08:00
|
|
|
|
|
|
|
/* PRM VP */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* struct omap4_vp - OMAP4 VP register access description.
|
|
|
|
* @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
|
|
|
|
* @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
|
|
|
|
*/
|
|
|
|
struct omap4_vp {
|
|
|
|
u32 irqstatus_mpu;
|
|
|
|
u32 tranxdone_status;
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap4_vp omap4_vp[] = {
|
|
|
|
[OMAP4_VP_VDD_MPU_ID] = {
|
|
|
|
.irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
|
|
|
|
.tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
|
|
|
|
},
|
|
|
|
[OMAP4_VP_VDD_IVA_ID] = {
|
|
|
|
.irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
|
|
|
|
.tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
|
|
|
|
},
|
|
|
|
[OMAP4_VP_VDD_CORE_ID] = {
|
|
|
|
.irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
|
|
|
|
.tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2014-04-04 20:52:01 +08:00
|
|
|
static u32 omap4_prm_vp_check_txdone(u8 vp_id)
|
2011-03-29 01:52:04 +08:00
|
|
|
{
|
|
|
|
struct omap4_vp *vp = &omap4_vp[vp_id];
|
|
|
|
u32 irqstatus;
|
|
|
|
|
|
|
|
irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
|
|
|
|
OMAP4430_PRM_OCP_SOCKET_INST,
|
|
|
|
vp->irqstatus_mpu);
|
|
|
|
return irqstatus & vp->tranxdone_status;
|
|
|
|
}
|
|
|
|
|
2014-04-04 20:52:01 +08:00
|
|
|
static void omap4_prm_vp_clear_txdone(u8 vp_id)
|
2011-03-29 01:52:04 +08:00
|
|
|
{
|
|
|
|
struct omap4_vp *vp = &omap4_vp[vp_id];
|
|
|
|
|
|
|
|
omap4_prminst_write_inst_reg(vp->tranxdone_status,
|
|
|
|
OMAP4430_PRM_PARTITION,
|
|
|
|
OMAP4430_PRM_OCP_SOCKET_INST,
|
|
|
|
vp->irqstatus_mpu);
|
|
|
|
};
|
2011-03-29 01:25:12 +08:00
|
|
|
|
|
|
|
u32 omap4_prm_vcvp_read(u8 offset)
|
|
|
|
{
|
2014-05-23 04:00:55 +08:00
|
|
|
s32 inst = omap4_prmst_get_prm_dev_inst();
|
|
|
|
|
|
|
|
if (inst == PRM_INSTANCE_UNKNOWN)
|
|
|
|
return 0;
|
|
|
|
|
2011-03-29 01:25:12 +08:00
|
|
|
return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
|
2014-05-23 04:00:55 +08:00
|
|
|
inst, offset);
|
2011-03-29 01:25:12 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void omap4_prm_vcvp_write(u32 val, u8 offset)
|
|
|
|
{
|
2014-05-23 04:00:55 +08:00
|
|
|
s32 inst = omap4_prmst_get_prm_dev_inst();
|
|
|
|
|
|
|
|
if (inst == PRM_INSTANCE_UNKNOWN)
|
|
|
|
return;
|
|
|
|
|
2011-03-29 01:25:12 +08:00
|
|
|
omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
|
2014-05-23 04:00:55 +08:00
|
|
|
inst, offset);
|
2011-03-29 01:25:12 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
|
|
|
|
{
|
2014-05-23 04:00:55 +08:00
|
|
|
s32 inst = omap4_prmst_get_prm_dev_inst();
|
|
|
|
|
|
|
|
if (inst == PRM_INSTANCE_UNKNOWN)
|
|
|
|
return 0;
|
|
|
|
|
2011-03-29 01:25:12 +08:00
|
|
|
return omap4_prminst_rmw_inst_reg_bits(mask, bits,
|
|
|
|
OMAP4430_PRM_PARTITION,
|
2014-05-23 04:00:55 +08:00
|
|
|
inst,
|
2011-03-29 01:25:12 +08:00
|
|
|
offset);
|
|
|
|
}
|
2011-12-17 05:36:58 +08:00
|
|
|
|
|
|
|
static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
|
|
|
|
{
|
|
|
|
u32 mask, st;
|
|
|
|
|
|
|
|
/* XXX read mask from RAM? */
|
2012-03-12 18:30:02 +08:00
|
|
|
mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
|
|
|
|
irqen_offs);
|
|
|
|
st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
|
2011-12-17 05:36:58 +08:00
|
|
|
|
|
|
|
return mask & st;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
|
|
|
|
* @events: ptr to two consecutive u32s, preallocated by caller
|
|
|
|
*
|
|
|
|
* Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
|
|
|
|
* MPU IRQs, and store the result into the two u32s pointed to by @events.
|
|
|
|
* No return value.
|
|
|
|
*/
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_read_pending_irqs(unsigned long *events)
|
2011-12-17 05:36:58 +08:00
|
|
|
{
|
2015-07-08 13:42:26 +08:00
|
|
|
int i;
|
2011-12-17 05:36:58 +08:00
|
|
|
|
2015-07-08 13:42:26 +08:00
|
|
|
for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
|
|
|
|
events[i] = _read_pending_irq_reg(omap4_prcm_irq_setup.mask +
|
|
|
|
i * 4, omap4_prcm_irq_setup.ack + i * 4);
|
2011-12-17 05:36:58 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
|
|
|
|
*
|
|
|
|
* Force any buffered writes to the PRM IP block to complete. Needed
|
|
|
|
* by the PRM IRQ handler, which reads and writes directly to the IP
|
|
|
|
* block, to avoid race conditions after acknowledging or clearing IRQ
|
|
|
|
* bits. No return value.
|
|
|
|
*/
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_ocp_barrier(void)
|
2011-12-17 05:36:58 +08:00
|
|
|
{
|
2012-03-12 18:30:02 +08:00
|
|
|
omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
|
2011-12-17 05:36:58 +08:00
|
|
|
OMAP4_REVISION_PRM_OFFSET);
|
|
|
|
}
|
2011-12-17 05:36:58 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
|
|
|
|
* @saved_mask: ptr to a u32 array to save IRQENABLE bits
|
|
|
|
*
|
|
|
|
* Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
|
|
|
|
* @saved_mask. @saved_mask must be allocated by the caller.
|
|
|
|
* Intended to be used in the PRM interrupt handler suspend callback.
|
|
|
|
* The OCP barrier is needed to ensure the write to disable PRM
|
|
|
|
* interrupts reaches the PRM before returning; otherwise, spurious
|
|
|
|
* interrupts might occur. No return value.
|
|
|
|
*/
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
|
2011-12-17 05:36:58 +08:00
|
|
|
{
|
2015-07-08 13:42:26 +08:00
|
|
|
int i;
|
|
|
|
u16 reg;
|
|
|
|
|
|
|
|
for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++) {
|
|
|
|
reg = omap4_prcm_irq_setup.mask + i * 4;
|
|
|
|
|
|
|
|
saved_mask[i] =
|
|
|
|
omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
|
|
|
|
reg);
|
|
|
|
omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST, reg);
|
|
|
|
}
|
2011-12-17 05:36:58 +08:00
|
|
|
|
|
|
|
/* OCP barrier */
|
2012-03-12 18:30:02 +08:00
|
|
|
omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
|
2011-12-17 05:36:58 +08:00
|
|
|
OMAP4_REVISION_PRM_OFFSET);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
|
|
|
|
* @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
|
|
|
|
*
|
|
|
|
* Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
|
|
|
|
* @saved_mask. Intended to be used in the PRM interrupt handler resume
|
|
|
|
* callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
|
|
|
|
* No OCP barrier should be needed here; any pending PRM interrupts will fire
|
|
|
|
* once the writes reach the PRM. No return value.
|
|
|
|
*/
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_restore_irqen(u32 *saved_mask)
|
2011-12-17 05:36:58 +08:00
|
|
|
{
|
2015-07-08 13:42:26 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
|
|
|
|
omap4_prm_write_inst_reg(saved_mask[i],
|
|
|
|
OMAP4430_PRM_OCP_SOCKET_INST,
|
|
|
|
omap4_prcm_irq_setup.mask + i * 4);
|
2011-12-17 05:36:58 +08:00
|
|
|
}
|
2011-12-17 05:37:00 +08:00
|
|
|
|
2012-06-22 22:40:03 +08:00
|
|
|
/**
|
|
|
|
* omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
|
|
|
|
*
|
|
|
|
* Clear any previously-latched I/O wakeup events and ensure that the
|
|
|
|
* I/O wakeup gates are aligned with the current mux settings. Works
|
|
|
|
* by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
|
|
|
|
* deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
|
|
|
|
* No return value. XXX Are the final two steps necessary?
|
|
|
|
*/
|
2014-10-27 23:39:26 +08:00
|
|
|
static void omap44xx_prm_reconfigure_io_chain(void)
|
2012-06-22 22:40:03 +08:00
|
|
|
{
|
|
|
|
int i = 0;
|
2014-05-23 04:00:55 +08:00
|
|
|
s32 inst = omap4_prmst_get_prm_dev_inst();
|
|
|
|
|
|
|
|
if (inst == PRM_INSTANCE_UNKNOWN)
|
|
|
|
return;
|
2012-06-22 22:40:03 +08:00
|
|
|
|
|
|
|
/* Trigger WUCLKIN enable */
|
|
|
|
omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
|
|
|
|
OMAP4430_WUCLK_CTRL_MASK,
|
2014-05-23 04:00:55 +08:00
|
|
|
inst,
|
2015-07-16 19:53:16 +08:00
|
|
|
omap4_prcm_irq_setup.pm_ctrl);
|
2012-06-22 22:40:03 +08:00
|
|
|
omap_test_timeout(
|
2014-05-23 04:00:55 +08:00
|
|
|
(((omap4_prm_read_inst_reg(inst,
|
2015-07-16 19:53:16 +08:00
|
|
|
omap4_prcm_irq_setup.pm_ctrl) &
|
2012-06-22 22:40:03 +08:00
|
|
|
OMAP4430_WUCLK_STATUS_MASK) >>
|
|
|
|
OMAP4430_WUCLK_STATUS_SHIFT) == 1),
|
|
|
|
MAX_IOPAD_LATCH_TIME, i);
|
|
|
|
if (i == MAX_IOPAD_LATCH_TIME)
|
|
|
|
pr_warn("PRM: I/O chain clock line assertion timed out\n");
|
|
|
|
|
|
|
|
/* Trigger WUCLKIN disable */
|
|
|
|
omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
|
2014-05-23 04:00:55 +08:00
|
|
|
inst,
|
2015-07-16 19:53:16 +08:00
|
|
|
omap4_prcm_irq_setup.pm_ctrl);
|
2012-06-22 22:40:03 +08:00
|
|
|
omap_test_timeout(
|
2014-05-23 04:00:55 +08:00
|
|
|
(((omap4_prm_read_inst_reg(inst,
|
2015-07-16 19:53:16 +08:00
|
|
|
omap4_prcm_irq_setup.pm_ctrl) &
|
2012-06-22 22:40:03 +08:00
|
|
|
OMAP4430_WUCLK_STATUS_MASK) >>
|
|
|
|
OMAP4430_WUCLK_STATUS_SHIFT) == 0),
|
|
|
|
MAX_IOPAD_LATCH_TIME, i);
|
|
|
|
if (i == MAX_IOPAD_LATCH_TIME)
|
|
|
|
pr_warn("PRM: I/O chain clock line deassertion timed out\n");
|
|
|
|
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-06-22 22:40:03 +08:00
|
|
|
/**
|
|
|
|
* omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
|
|
|
|
*
|
|
|
|
* Activates the I/O wakeup event latches and allows events logged by
|
|
|
|
* those latches to signal a wakeup event to the PRCM. For I/O wakeups
|
|
|
|
* to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
|
|
|
|
* omap44xx_prm_reconfigure_io_chain() must be called. No return value.
|
|
|
|
*/
|
|
|
|
static void __init omap44xx_prm_enable_io_wakeup(void)
|
|
|
|
{
|
2014-05-23 04:00:55 +08:00
|
|
|
s32 inst = omap4_prmst_get_prm_dev_inst();
|
|
|
|
|
|
|
|
if (inst == PRM_INSTANCE_UNKNOWN)
|
|
|
|
return;
|
|
|
|
|
2012-06-22 22:40:03 +08:00
|
|
|
omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
|
|
|
|
OMAP4430_GLOBAL_WUEN_MASK,
|
2014-05-23 04:00:55 +08:00
|
|
|
inst,
|
2015-07-16 19:53:16 +08:00
|
|
|
omap4_prcm_irq_setup.pm_ctrl);
|
2012-06-22 22:40:03 +08:00
|
|
|
}
|
|
|
|
|
2012-10-21 15:01:13 +08:00
|
|
|
/**
|
|
|
|
* omap44xx_prm_read_reset_sources - return the last SoC reset source
|
|
|
|
*
|
|
|
|
* Return a u32 representing the last reset sources of the SoC. The
|
|
|
|
* returned reset source bits are standardized across OMAP SoCs.
|
|
|
|
*/
|
|
|
|
static u32 omap44xx_prm_read_reset_sources(void)
|
|
|
|
{
|
|
|
|
struct prm_reset_src_map *p;
|
|
|
|
u32 r = 0;
|
|
|
|
u32 v;
|
2014-05-23 04:00:55 +08:00
|
|
|
s32 inst = omap4_prmst_get_prm_dev_inst();
|
|
|
|
|
|
|
|
if (inst == PRM_INSTANCE_UNKNOWN)
|
|
|
|
return 0;
|
|
|
|
|
2012-10-21 15:01:13 +08:00
|
|
|
|
2014-05-23 04:00:55 +08:00
|
|
|
v = omap4_prm_read_inst_reg(inst,
|
2012-10-21 15:01:13 +08:00
|
|
|
OMAP4_RM_RSTST);
|
|
|
|
|
|
|
|
p = omap44xx_prm_reset_src_map;
|
|
|
|
while (p->reg_shift >= 0 && p->std_shift >= 0) {
|
|
|
|
if (v & (1 << p->reg_shift))
|
|
|
|
r |= 1 << p->std_shift;
|
|
|
|
p++;
|
|
|
|
}
|
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
ARM: OMAP2+: hwmod: Add support for per hwmod/module context lost count
OMAP4 has module specific context lost registers which makes it now
possible to have module level context loss count, instead of relying
on the powerdomain level context count.
Add 2 private hwmod api's to update/clear the hwmod/module specific
context lost counters/register.
Update the module specific context_lost_counter and clear the hardware
bits just after enabling the module.
omap_hwmod_get_context_loss_count() now returns the hwmod context loss
count them on platforms where they exist (OMAP4), else fall back on
the pwrdm level counters for older platforms.
Signed-off-by: Rajendra Nayak <rnayak@ti.com>
[paul@pwsan.com: added function kerneldoc, fixed structure kerneldoc,
rearranged structure to avoid memory waste, marked fns as OMAP4-specific,
prevent fn entry on non-OMAP4 chips, reduced indentation, merged update
and clear, merged patches]
[t-kristo@ti.com: added support for arch specific hwmod ops, and changed
the no context offset indicator to USHRT_MAX]
Signed-off-by: Tero Kristo <t-kristo@ti.com>
[paul@pwsan.com: use NO_CONTEXT_LOSS_BIT flag rather than USHRT_MAX;
convert unsigned context lost counter to int to match the return type;
get rid of hwmod_ops in favor of the existing soc_ops mechanism;
move context loss low-level accesses to the PRM code]
Signed-off-by: Paul Walmsley <paul@pwsan.com>
2012-11-22 07:15:17 +08:00
|
|
|
/**
|
|
|
|
* omap44xx_prm_was_any_context_lost_old - was module hardware context lost?
|
|
|
|
* @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
|
|
|
|
* @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
|
|
|
|
* @idx: CONTEXT register offset
|
|
|
|
*
|
|
|
|
* Return 1 if any bits were set in the *_CONTEXT_* register
|
|
|
|
* identified by (@part, @inst, @idx), which means that some context
|
|
|
|
* was lost for that module; otherwise, return 0.
|
|
|
|
*/
|
|
|
|
static bool omap44xx_prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
|
|
|
|
{
|
|
|
|
return (omap4_prminst_read_inst_reg(part, inst, idx)) ? 1 : 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap44xx_prm_clear_context_lost_flags_old - clear context loss flags
|
|
|
|
* @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
|
|
|
|
* @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
|
|
|
|
* @idx: CONTEXT register offset
|
|
|
|
*
|
|
|
|
* Clear hardware context loss bits for the module identified by
|
|
|
|
* (@part, @inst, @idx). No return value. XXX Writes to reserved bits;
|
|
|
|
* is there a way to avoid this?
|
|
|
|
*/
|
|
|
|
static void omap44xx_prm_clear_context_loss_flags_old(u8 part, s16 inst,
|
|
|
|
u16 idx)
|
|
|
|
{
|
|
|
|
omap4_prminst_write_inst_reg(0xffffffff, part, inst, idx);
|
|
|
|
}
|
|
|
|
|
2012-10-21 15:01:10 +08:00
|
|
|
/* Powerdomain low-level functions */
|
|
|
|
|
|
|
|
static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
|
|
|
|
{
|
|
|
|
omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
|
|
|
|
(pwrst << OMAP_POWERSTATE_SHIFT),
|
|
|
|
pwrdm->prcm_partition,
|
|
|
|
pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTCTRL);
|
|
|
|
v &= OMAP_POWERSTATE_MASK;
|
|
|
|
v >>= OMAP_POWERSTATE_SHIFT;
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTST);
|
|
|
|
v &= OMAP_POWERSTATEST_MASK;
|
|
|
|
v >>= OMAP_POWERSTATEST_SHIFT;
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTST);
|
|
|
|
v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
|
|
|
|
v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
|
|
|
|
(1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
|
|
|
|
pwrdm->prcm_partition,
|
|
|
|
pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
|
|
|
|
OMAP4430_LASTPOWERSTATEENTERED_MASK,
|
|
|
|
pwrdm->prcm_partition,
|
|
|
|
pwrdm->prcm_offs, OMAP4_PM_PWSTST);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
|
|
|
|
omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
|
|
|
|
pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTCTRL);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
|
|
|
|
u8 pwrst)
|
|
|
|
{
|
|
|
|
u32 m;
|
|
|
|
|
|
|
|
m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
|
|
|
|
|
|
|
|
omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
|
|
|
|
pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTCTRL);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
|
|
|
|
u8 pwrst)
|
|
|
|
{
|
|
|
|
u32 m;
|
|
|
|
|
|
|
|
m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
|
|
|
|
|
|
|
|
omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
|
|
|
|
pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTCTRL);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTST);
|
|
|
|
v &= OMAP4430_LOGICSTATEST_MASK;
|
|
|
|
v >>= OMAP4430_LOGICSTATEST_SHIFT;
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTCTRL);
|
|
|
|
v &= OMAP4430_LOGICRETSTATE_MASK;
|
|
|
|
v >>= OMAP4430_LOGICRETSTATE_SHIFT;
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap4_pwrdm_read_prev_logic_pwrst - read the previous logic powerstate
|
|
|
|
* @pwrdm: struct powerdomain * to read the state for
|
|
|
|
*
|
|
|
|
* Reads the previous logic powerstate for a powerdomain. This
|
|
|
|
* function must determine the previous logic powerstate by first
|
|
|
|
* checking the previous powerstate for the domain. If that was OFF,
|
|
|
|
* then logic has been lost. If previous state was RETENTION, the
|
|
|
|
* function reads the setting for the next retention logic state to
|
|
|
|
* see the actual value. In every other case, the logic is
|
|
|
|
* retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
|
|
|
|
* depending whether the logic was retained or not.
|
|
|
|
*/
|
|
|
|
static int omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
int state;
|
|
|
|
|
|
|
|
state = omap4_pwrdm_read_prev_pwrst(pwrdm);
|
|
|
|
|
|
|
|
if (state == PWRDM_POWER_OFF)
|
|
|
|
return PWRDM_POWER_OFF;
|
|
|
|
|
|
|
|
if (state != PWRDM_POWER_RET)
|
|
|
|
return PWRDM_POWER_RET;
|
|
|
|
|
|
|
|
return omap4_pwrdm_read_logic_retst(pwrdm);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
|
|
|
|
{
|
|
|
|
u32 m, v;
|
|
|
|
|
|
|
|
m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTST);
|
|
|
|
v &= m;
|
|
|
|
v >>= __ffs(m);
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
|
|
|
|
{
|
|
|
|
u32 m, v;
|
|
|
|
|
|
|
|
m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
|
|
|
|
|
|
|
|
v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTCTRL);
|
|
|
|
v &= m;
|
|
|
|
v >>= __ffs(m);
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap4_pwrdm_read_prev_mem_pwrst - reads the previous memory powerstate
|
|
|
|
* @pwrdm: struct powerdomain * to read mem powerstate for
|
|
|
|
* @bank: memory bank index
|
|
|
|
*
|
|
|
|
* Reads the previous memory powerstate for a powerdomain. This
|
|
|
|
* function must determine the previous memory powerstate by first
|
|
|
|
* checking the previous powerstate for the domain. If that was OFF,
|
|
|
|
* then logic has been lost. If previous state was RETENTION, the
|
|
|
|
* function reads the setting for the next memory retention state to
|
|
|
|
* see the actual value. In every other case, the logic is
|
|
|
|
* retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
|
|
|
|
* depending whether logic was retained or not.
|
|
|
|
*/
|
|
|
|
static int omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
|
|
|
|
{
|
|
|
|
int state;
|
|
|
|
|
|
|
|
state = omap4_pwrdm_read_prev_pwrst(pwrdm);
|
|
|
|
|
|
|
|
if (state == PWRDM_POWER_OFF)
|
|
|
|
return PWRDM_POWER_OFF;
|
|
|
|
|
|
|
|
if (state != PWRDM_POWER_RET)
|
|
|
|
return PWRDM_POWER_RET;
|
|
|
|
|
|
|
|
return omap4_pwrdm_read_mem_retst(pwrdm, bank);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
|
|
|
|
{
|
|
|
|
u32 c = 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* REVISIT: pwrdm_wait_transition() may be better implemented
|
|
|
|
* via a callback and a periodic timer check -- how long do we expect
|
|
|
|
* powerdomain transitions to take?
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* XXX Is this udelay() value meaningful? */
|
|
|
|
while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
|
|
|
|
pwrdm->prcm_offs,
|
|
|
|
OMAP4_PM_PWSTST) &
|
|
|
|
OMAP_INTRANSITION_MASK) &&
|
|
|
|
(c++ < PWRDM_TRANSITION_BAILOUT))
|
|
|
|
udelay(1);
|
|
|
|
|
|
|
|
if (c > PWRDM_TRANSITION_BAILOUT) {
|
|
|
|
pr_err("powerdomain: %s: waited too long to complete transition\n",
|
|
|
|
pwrdm->name);
|
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
|
|
|
|
pr_debug("powerdomain: completed transition in %d loops\n", c);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-07-09 15:32:14 +08:00
|
|
|
static int omap4_check_vcvp(void)
|
|
|
|
{
|
2014-10-27 23:39:23 +08:00
|
|
|
if (prm_features & PRM_HAS_VOLTAGE)
|
|
|
|
return 1;
|
2013-07-09 15:32:14 +08:00
|
|
|
|
2014-10-27 23:39:23 +08:00
|
|
|
return 0;
|
2013-07-09 15:32:14 +08:00
|
|
|
}
|
|
|
|
|
2012-10-21 15:01:10 +08:00
|
|
|
struct pwrdm_ops omap4_pwrdm_operations = {
|
|
|
|
.pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
|
|
|
|
.pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
|
|
|
|
.pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
|
|
|
|
.pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
|
|
|
|
.pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
|
|
|
|
.pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
|
|
|
|
.pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
|
|
|
|
.pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
|
|
|
|
.pwrdm_read_prev_logic_pwrst = omap4_pwrdm_read_prev_logic_pwrst,
|
|
|
|
.pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
|
|
|
|
.pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
|
|
|
|
.pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
|
|
|
|
.pwrdm_read_prev_mem_pwrst = omap4_pwrdm_read_prev_mem_pwrst,
|
|
|
|
.pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
|
|
|
|
.pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
|
|
|
|
.pwrdm_wait_transition = omap4_pwrdm_wait_transition,
|
2013-07-09 15:32:14 +08:00
|
|
|
.pwrdm_has_voltdm = omap4_check_vcvp,
|
2012-10-21 15:01:10 +08:00
|
|
|
};
|
|
|
|
|
2014-03-31 23:15:45 +08:00
|
|
|
static int omap44xx_prm_late_init(void);
|
|
|
|
|
2012-10-21 15:01:13 +08:00
|
|
|
/*
|
|
|
|
* XXX document
|
|
|
|
*/
|
|
|
|
static struct prm_ll_data omap44xx_prm_ll_data = {
|
|
|
|
.read_reset_sources = &omap44xx_prm_read_reset_sources,
|
ARM: OMAP2+: hwmod: Add support for per hwmod/module context lost count
OMAP4 has module specific context lost registers which makes it now
possible to have module level context loss count, instead of relying
on the powerdomain level context count.
Add 2 private hwmod api's to update/clear the hwmod/module specific
context lost counters/register.
Update the module specific context_lost_counter and clear the hardware
bits just after enabling the module.
omap_hwmod_get_context_loss_count() now returns the hwmod context loss
count them on platforms where they exist (OMAP4), else fall back on
the pwrdm level counters for older platforms.
Signed-off-by: Rajendra Nayak <rnayak@ti.com>
[paul@pwsan.com: added function kerneldoc, fixed structure kerneldoc,
rearranged structure to avoid memory waste, marked fns as OMAP4-specific,
prevent fn entry on non-OMAP4 chips, reduced indentation, merged update
and clear, merged patches]
[t-kristo@ti.com: added support for arch specific hwmod ops, and changed
the no context offset indicator to USHRT_MAX]
Signed-off-by: Tero Kristo <t-kristo@ti.com>
[paul@pwsan.com: use NO_CONTEXT_LOSS_BIT flag rather than USHRT_MAX;
convert unsigned context lost counter to int to match the return type;
get rid of hwmod_ops in favor of the existing soc_ops mechanism;
move context loss low-level accesses to the PRM code]
Signed-off-by: Paul Walmsley <paul@pwsan.com>
2012-11-22 07:15:17 +08:00
|
|
|
.was_any_context_lost_old = &omap44xx_prm_was_any_context_lost_old,
|
|
|
|
.clear_context_loss_flags_old = &omap44xx_prm_clear_context_loss_flags_old,
|
2014-03-31 23:15:45 +08:00
|
|
|
.late_init = &omap44xx_prm_late_init,
|
2014-10-27 23:39:24 +08:00
|
|
|
.assert_hardreset = omap4_prminst_assert_hardreset,
|
2014-10-27 23:39:25 +08:00
|
|
|
.deassert_hardreset = omap4_prminst_deassert_hardreset,
|
2014-10-27 23:39:25 +08:00
|
|
|
.is_hardreset_asserted = omap4_prminst_is_hardreset_asserted,
|
2014-10-27 23:39:26 +08:00
|
|
|
.reset_system = omap4_prminst_global_warm_sw_reset,
|
2014-04-04 20:52:01 +08:00
|
|
|
.vp_check_txdone = omap4_prm_vp_check_txdone,
|
|
|
|
.vp_clear_txdone = omap4_prm_vp_clear_txdone,
|
2012-10-21 15:01:13 +08:00
|
|
|
};
|
2012-10-21 15:01:10 +08:00
|
|
|
|
2014-09-08 16:44:10 +08:00
|
|
|
static const struct omap_prcm_init_data *prm_init_data;
|
|
|
|
|
2014-11-20 21:02:59 +08:00
|
|
|
int __init omap44xx_prm_init(const struct omap_prcm_init_data *data)
|
2011-12-17 05:37:00 +08:00
|
|
|
{
|
2014-11-06 20:34:32 +08:00
|
|
|
omap_prm_base_init();
|
|
|
|
|
2014-09-08 16:44:10 +08:00
|
|
|
prm_init_data = data;
|
|
|
|
|
2014-11-21 20:45:29 +08:00
|
|
|
if (data->flags & PRM_HAS_IO_WAKEUP)
|
2014-03-31 23:15:44 +08:00
|
|
|
prm_features |= PRM_HAS_IO_WAKEUP;
|
2012-10-21 15:01:10 +08:00
|
|
|
|
2014-11-21 20:45:29 +08:00
|
|
|
if (data->flags & PRM_HAS_VOLTAGE)
|
2014-10-27 23:39:23 +08:00
|
|
|
prm_features |= PRM_HAS_VOLTAGE;
|
|
|
|
|
2014-09-08 16:29:43 +08:00
|
|
|
omap4_prminst_set_prm_dev_inst(data->device_inst_offset);
|
|
|
|
|
2015-07-16 19:53:18 +08:00
|
|
|
/* Add AM437X specific differences */
|
|
|
|
if (of_device_is_compatible(data->np, "ti,am4-prcm")) {
|
|
|
|
omap4_prcm_irq_setup.nr_irqs = 1;
|
|
|
|
omap4_prcm_irq_setup.nr_regs = 1;
|
|
|
|
omap4_prcm_irq_setup.pm_ctrl = AM43XX_PRM_IO_PMCTRL_OFFSET;
|
|
|
|
omap4_prcm_irq_setup.ack = AM43XX_PRM_IRQSTATUS_MPU_OFFSET;
|
|
|
|
omap4_prcm_irq_setup.mask = AM43XX_PRM_IRQENABLE_MPU_OFFSET;
|
|
|
|
}
|
|
|
|
|
2012-11-22 07:15:16 +08:00
|
|
|
return prm_register(&omap44xx_prm_ll_data);
|
|
|
|
}
|
|
|
|
|
2014-05-17 06:26:22 +08:00
|
|
|
static int omap44xx_prm_late_init(void)
|
2012-11-22 07:15:16 +08:00
|
|
|
{
|
2014-05-23 04:19:29 +08:00
|
|
|
int irq_num;
|
|
|
|
|
2014-03-31 23:15:44 +08:00
|
|
|
if (!(prm_features & PRM_HAS_IO_WAKEUP))
|
2012-11-22 07:15:16 +08:00
|
|
|
return 0;
|
2012-10-21 15:01:13 +08:00
|
|
|
|
2014-05-23 04:19:29 +08:00
|
|
|
/* OMAP4+ is DT only now */
|
|
|
|
if (!of_have_populated_dt())
|
|
|
|
return 0;
|
|
|
|
|
2014-09-08 16:44:10 +08:00
|
|
|
irq_num = of_irq_get(prm_init_data->np, 0);
|
|
|
|
/*
|
|
|
|
* Already have OMAP4 IRQ num. For all other platforms, we need
|
|
|
|
* IRQ numbers from DT
|
|
|
|
*/
|
|
|
|
if (irq_num < 0 && !(prm_init_data->flags & PRM_IRQ_DEFAULT)) {
|
|
|
|
if (irq_num == -EPROBE_DEFER)
|
|
|
|
return irq_num;
|
|
|
|
|
|
|
|
/* Have nothing to do */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Once OMAP4 DT is filled as well */
|
|
|
|
if (irq_num >= 0) {
|
|
|
|
omap4_prcm_irq_setup.irq = irq_num;
|
|
|
|
omap4_prcm_irq_setup.xlate_irq = NULL;
|
2014-05-23 04:19:29 +08:00
|
|
|
}
|
|
|
|
|
2012-10-21 15:01:10 +08:00
|
|
|
omap44xx_prm_enable_io_wakeup();
|
|
|
|
|
|
|
|
return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
|
2011-12-17 05:37:00 +08:00
|
|
|
}
|
2012-10-21 15:01:13 +08:00
|
|
|
|
|
|
|
static void __exit omap44xx_prm_exit(void)
|
|
|
|
{
|
2014-05-12 09:54:58 +08:00
|
|
|
prm_unregister(&omap44xx_prm_ll_data);
|
2012-10-21 15:01:13 +08:00
|
|
|
}
|
|
|
|
__exitcall(omap44xx_prm_exit);
|