2010-05-13 22:57:33 +08:00
|
|
|
/*
|
|
|
|
* NAND Flash Controller Device Driver
|
|
|
|
* Copyright © 2009-2010, Intel Corporation and its suppliers.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/delay.h>
|
2011-05-06 22:28:55 +08:00
|
|
|
#include <linux/dma-mapping.h>
|
2010-05-13 22:57:33 +08:00
|
|
|
#include <linux/wait.h>
|
|
|
|
#include <linux/mutex.h>
|
|
|
|
#include <linux/mtd/mtd.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
|
|
|
|
#include "denali.h"
|
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* We define a module parameter that allows the user to override
|
2010-05-13 22:57:33 +08:00
|
|
|
* the hardware and decide what timing mode should be used.
|
|
|
|
*/
|
|
|
|
#define NAND_DEFAULT_TIMINGS -1
|
|
|
|
|
|
|
|
static int onfi_timing_mode = NAND_DEFAULT_TIMINGS;
|
|
|
|
module_param(onfi_timing_mode, int, S_IRUGO);
|
2014-09-16 19:04:25 +08:00
|
|
|
MODULE_PARM_DESC(onfi_timing_mode,
|
|
|
|
"Overrides default ONFI setting. -1 indicates use default timings");
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
#define DENALI_NAND_NAME "denali-nand"
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* We define a macro here that combines all interrupts this driver uses into
|
|
|
|
* a single constant value, for convenience.
|
|
|
|
*/
|
2011-05-06 22:28:56 +08:00
|
|
|
#define DENALI_IRQ_ALL (INTR_STATUS__DMA_CMD_COMP | \
|
|
|
|
INTR_STATUS__ECC_TRANSACTION_DONE | \
|
|
|
|
INTR_STATUS__ECC_ERR | \
|
|
|
|
INTR_STATUS__PROGRAM_FAIL | \
|
|
|
|
INTR_STATUS__LOAD_COMP | \
|
|
|
|
INTR_STATUS__PROGRAM_COMP | \
|
|
|
|
INTR_STATUS__TIME_OUT | \
|
|
|
|
INTR_STATUS__ERASE_FAIL | \
|
|
|
|
INTR_STATUS__RST_COMP | \
|
|
|
|
INTR_STATUS__ERASE_COMP)
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* indicates whether or not the internal value for the flash bank is
|
|
|
|
* valid or not
|
|
|
|
*/
|
2010-08-05 23:06:04 +08:00
|
|
|
#define CHIP_SELECT_INVALID -1
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
#define SUPPORT_8BITECC 1
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* This macro divides two integers and rounds fractional values up
|
|
|
|
* to the nearest integer value.
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
#define CEIL_DIV(X, Y) (((X)%(Y)) ? ((X)/(Y)+1) : ((X)/(Y)))
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* this macro allows us to convert from an MTD structure to our own
|
2010-05-13 22:57:33 +08:00
|
|
|
* device context (denali) structure.
|
|
|
|
*/
|
2015-12-11 22:06:00 +08:00
|
|
|
static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
|
|
|
|
}
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* These constants are defined by the driver to enable common driver
|
|
|
|
* configuration options.
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
#define SPARE_ACCESS 0x41
|
|
|
|
#define MAIN_ACCESS 0x42
|
|
|
|
#define MAIN_SPARE_ACCESS 0x43
|
2014-07-11 10:14:05 +08:00
|
|
|
#define PIPELINE_ACCESS 0x2000
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
#define DENALI_READ 0
|
|
|
|
#define DENALI_WRITE 0x100
|
|
|
|
|
|
|
|
/* types of device accesses. We can issue commands and get status */
|
|
|
|
#define COMMAND_CYCLE 0
|
|
|
|
#define ADDR_CYCLE 1
|
|
|
|
#define STATUS_CYCLE 2
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* this is a helper macro that allows us to
|
|
|
|
* format the bank into the proper bits for the controller
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
#define BANK(x) ((x) << 24)
|
|
|
|
|
|
|
|
/* forward declarations */
|
|
|
|
static void clear_interrupts(struct denali_nand_info *denali);
|
2010-07-27 11:28:09 +08:00
|
|
|
static uint32_t wait_for_irq(struct denali_nand_info *denali,
|
|
|
|
uint32_t irq_mask);
|
|
|
|
static void denali_irq_enable(struct denali_nand_info *denali,
|
|
|
|
uint32_t int_mask);
|
2010-05-13 22:57:33 +08:00
|
|
|
static uint32_t read_interrupt_status(struct denali_nand_info *denali);
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Certain operations for the denali NAND controller use an indexed mode to
|
|
|
|
* read/write data. The operation is performed by writing the address value
|
|
|
|
* of the command to the device memory followed by the data. This function
|
2010-07-27 11:28:09 +08:00
|
|
|
* abstracts this common operation.
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-07-27 11:28:09 +08:00
|
|
|
static void index_addr(struct denali_nand_info *denali,
|
|
|
|
uint32_t address, uint32_t data)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(address, denali->flash_mem);
|
|
|
|
iowrite32(data, denali->flash_mem + 0x10);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Perform an indexed read of the device */
|
|
|
|
static void index_addr_read_data(struct denali_nand_info *denali,
|
|
|
|
uint32_t address, uint32_t *pdata)
|
|
|
|
{
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(address, denali->flash_mem);
|
2010-05-13 22:57:33 +08:00
|
|
|
*pdata = ioread32(denali->flash_mem + 0x10);
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* We need to buffer some data for some of the NAND core routines.
|
|
|
|
* The operations manage buffering that data.
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
static void reset_buf(struct denali_nand_info *denali)
|
|
|
|
{
|
|
|
|
denali->buf.head = denali->buf.tail = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void write_byte_to_buf(struct denali_nand_info *denali, uint8_t byte)
|
|
|
|
{
|
|
|
|
denali->buf.buf[denali->buf.tail++] = byte;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reads the status of the device */
|
|
|
|
static void read_status(struct denali_nand_info *denali)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t cmd;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* initialize the data buffer to store status */
|
|
|
|
reset_buf(denali);
|
|
|
|
|
2010-08-11 17:14:59 +08:00
|
|
|
cmd = ioread32(denali->flash_reg + WRITE_PROTECT);
|
|
|
|
if (cmd)
|
|
|
|
write_byte_to_buf(denali, NAND_STATUS_WP);
|
|
|
|
else
|
|
|
|
write_byte_to_buf(denali, 0);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* resets a specific device connected to the core */
|
|
|
|
static void reset_bank(struct denali_nand_info *denali)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t irq_status;
|
2014-09-16 19:04:25 +08:00
|
|
|
uint32_t irq_mask = INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
clear_interrupts(denali);
|
|
|
|
|
2011-05-06 22:28:56 +08:00
|
|
|
iowrite32(1 << denali->flash_bank, denali->flash_reg + DEVICE_RESET);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
irq_status = wait_for_irq(denali, irq_mask);
|
2010-08-05 23:06:04 +08:00
|
|
|
|
2011-05-06 22:28:56 +08:00
|
|
|
if (irq_status & INTR_STATUS__TIME_OUT)
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_err(denali->dev, "reset bank failed.\n");
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Reset the flash controller */
|
2010-07-27 14:17:37 +08:00
|
|
|
static uint16_t denali_nand_reset(struct denali_nand_info *denali)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:54 +08:00
|
|
|
int i;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
|
2014-09-16 19:04:25 +08:00
|
|
|
__FILE__, __LINE__, __func__);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-16 19:04:25 +08:00
|
|
|
for (i = 0; i < denali->max_banks; i++)
|
2011-05-06 22:28:56 +08:00
|
|
|
iowrite32(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT,
|
|
|
|
denali->flash_reg + INTR_STATUS(i));
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-16 19:04:25 +08:00
|
|
|
for (i = 0; i < denali->max_banks; i++) {
|
2011-05-06 22:28:56 +08:00
|
|
|
iowrite32(1 << i, denali->flash_reg + DEVICE_RESET);
|
2014-09-16 19:04:25 +08:00
|
|
|
while (!(ioread32(denali->flash_reg + INTR_STATUS(i)) &
|
2011-05-06 22:28:56 +08:00
|
|
|
(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT)))
|
2010-08-11 17:53:29 +08:00
|
|
|
cpu_relax();
|
2011-05-06 22:28:56 +08:00
|
|
|
if (ioread32(denali->flash_reg + INTR_STATUS(i)) &
|
|
|
|
INTR_STATUS__TIME_OUT)
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_dbg(denali->dev,
|
2010-05-13 22:57:33 +08:00
|
|
|
"NAND Reset operation timed out on bank %d\n", i);
|
|
|
|
}
|
|
|
|
|
2011-05-06 22:28:57 +08:00
|
|
|
for (i = 0; i < denali->max_banks; i++)
|
2011-05-06 22:28:56 +08:00
|
|
|
iowrite32(INTR_STATUS__RST_COMP | INTR_STATUS__TIME_OUT,
|
2014-09-16 19:04:25 +08:00
|
|
|
denali->flash_reg + INTR_STATUS(i));
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
return PASS;
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* this routine calculates the ONFI timing values for a given mode and
|
2010-07-27 11:28:09 +08:00
|
|
|
* programs the clocking register accordingly. The mode is determined by
|
|
|
|
* the get_onfi_nand_para routine.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
2010-07-27 14:17:37 +08:00
|
|
|
static void nand_onfi_timing_set(struct denali_nand_info *denali,
|
2010-07-27 11:28:09 +08:00
|
|
|
uint16_t mode)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
uint16_t Trea[6] = {40, 30, 25, 20, 20, 16};
|
|
|
|
uint16_t Trp[6] = {50, 25, 17, 15, 12, 10};
|
|
|
|
uint16_t Treh[6] = {30, 15, 15, 10, 10, 7};
|
|
|
|
uint16_t Trc[6] = {100, 50, 35, 30, 25, 20};
|
|
|
|
uint16_t Trhoh[6] = {0, 15, 15, 15, 15, 15};
|
|
|
|
uint16_t Trloh[6] = {0, 0, 0, 0, 5, 5};
|
|
|
|
uint16_t Tcea[6] = {100, 45, 30, 25, 25, 25};
|
|
|
|
uint16_t Tadl[6] = {200, 100, 100, 100, 70, 70};
|
|
|
|
uint16_t Trhw[6] = {200, 100, 100, 100, 100, 100};
|
|
|
|
uint16_t Trhz[6] = {200, 100, 100, 100, 100, 100};
|
|
|
|
uint16_t Twhr[6] = {120, 80, 80, 60, 60, 60};
|
|
|
|
uint16_t Tcs[6] = {70, 35, 25, 25, 20, 15};
|
|
|
|
|
|
|
|
uint16_t data_invalid_rhoh, data_invalid_rloh, data_invalid;
|
|
|
|
uint16_t dv_window = 0;
|
|
|
|
uint16_t en_lo, en_hi;
|
|
|
|
uint16_t acc_clks;
|
|
|
|
uint16_t addr_2_data, re_2_we, re_2_re, we_2_re, cs_cnt;
|
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
|
2014-09-16 19:04:25 +08:00
|
|
|
__FILE__, __LINE__, __func__);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
en_lo = CEIL_DIV(Trp[mode], CLK_X);
|
|
|
|
en_hi = CEIL_DIV(Treh[mode], CLK_X);
|
|
|
|
#if ONFI_BLOOM_TIME
|
|
|
|
if ((en_hi * CLK_X) < (Treh[mode] + 2))
|
|
|
|
en_hi++;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
if ((en_lo + en_hi) * CLK_X < Trc[mode])
|
|
|
|
en_lo += CEIL_DIV((Trc[mode] - (en_lo + en_hi) * CLK_X), CLK_X);
|
|
|
|
|
|
|
|
if ((en_lo + en_hi) < CLK_MULTI)
|
|
|
|
en_lo += CLK_MULTI - en_lo - en_hi;
|
|
|
|
|
|
|
|
while (dv_window < 8) {
|
|
|
|
data_invalid_rhoh = en_lo * CLK_X + Trhoh[mode];
|
|
|
|
|
|
|
|
data_invalid_rloh = (en_lo + en_hi) * CLK_X + Trloh[mode];
|
|
|
|
|
2014-09-16 19:04:25 +08:00
|
|
|
data_invalid = data_invalid_rhoh < data_invalid_rloh ?
|
|
|
|
data_invalid_rhoh : data_invalid_rloh;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
dv_window = data_invalid - Trea[mode];
|
|
|
|
|
|
|
|
if (dv_window < 8)
|
|
|
|
en_lo++;
|
|
|
|
}
|
|
|
|
|
|
|
|
acc_clks = CEIL_DIV(Trea[mode], CLK_X);
|
|
|
|
|
2014-09-16 19:04:24 +08:00
|
|
|
while (acc_clks * CLK_X - Trea[mode] < 3)
|
2010-05-13 22:57:33 +08:00
|
|
|
acc_clks++;
|
|
|
|
|
2014-09-16 19:04:24 +08:00
|
|
|
if (data_invalid - acc_clks * CLK_X < 2)
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_warn(denali->dev, "%s, Line %d: Warning!\n",
|
2014-09-16 19:04:25 +08:00
|
|
|
__FILE__, __LINE__);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
addr_2_data = CEIL_DIV(Tadl[mode], CLK_X);
|
|
|
|
re_2_we = CEIL_DIV(Trhw[mode], CLK_X);
|
|
|
|
re_2_re = CEIL_DIV(Trhz[mode], CLK_X);
|
|
|
|
we_2_re = CEIL_DIV(Twhr[mode], CLK_X);
|
|
|
|
cs_cnt = CEIL_DIV((Tcs[mode] - Trp[mode]), CLK_X);
|
|
|
|
if (cs_cnt == 0)
|
|
|
|
cs_cnt = 1;
|
|
|
|
|
|
|
|
if (Tcea[mode]) {
|
2014-09-16 19:04:24 +08:00
|
|
|
while (cs_cnt * CLK_X + Trea[mode] < Tcea[mode])
|
2010-05-13 22:57:33 +08:00
|
|
|
cs_cnt++;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if MODE5_WORKAROUND
|
|
|
|
if (mode == 5)
|
|
|
|
acc_clks = 5;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Sighting 3462430: Temporary hack for MT29F128G08CJABAWP:B */
|
2014-09-16 19:04:24 +08:00
|
|
|
if (ioread32(denali->flash_reg + MANUFACTURER_ID) == 0 &&
|
|
|
|
ioread32(denali->flash_reg + DEVICE_ID) == 0x88)
|
2010-05-13 22:57:33 +08:00
|
|
|
acc_clks = 6;
|
|
|
|
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(acc_clks, denali->flash_reg + ACC_CLKS);
|
|
|
|
iowrite32(re_2_we, denali->flash_reg + RE_2_WE);
|
|
|
|
iowrite32(re_2_re, denali->flash_reg + RE_2_RE);
|
|
|
|
iowrite32(we_2_re, denali->flash_reg + WE_2_RE);
|
|
|
|
iowrite32(addr_2_data, denali->flash_reg + ADDR_2_DATA);
|
|
|
|
iowrite32(en_lo, denali->flash_reg + RDWR_EN_LO_CNT);
|
|
|
|
iowrite32(en_hi, denali->flash_reg + RDWR_EN_HI_CNT);
|
|
|
|
iowrite32(cs_cnt, denali->flash_reg + CS_SETUP_CNT);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* queries the NAND device to see what ONFI modes it supports. */
|
|
|
|
static uint16_t get_onfi_nand_para(struct denali_nand_info *denali)
|
|
|
|
{
|
|
|
|
int i;
|
2014-09-09 10:01:51 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* we needn't to do a reset here because driver has already
|
2010-08-06 15:45:19 +08:00
|
|
|
* reset all the banks before
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
if (!(ioread32(denali->flash_reg + ONFI_TIMING_MODE) &
|
|
|
|
ONFI_TIMING_MODE__VALUE))
|
|
|
|
return FAIL;
|
|
|
|
|
|
|
|
for (i = 5; i > 0; i--) {
|
2010-07-27 11:28:09 +08:00
|
|
|
if (ioread32(denali->flash_reg + ONFI_TIMING_MODE) &
|
|
|
|
(0x01 << i))
|
2010-05-13 22:57:33 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2010-07-27 14:17:37 +08:00
|
|
|
nand_onfi_timing_set(denali, i);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* By now, all the ONFI devices we know support the page cache
|
|
|
|
* rw feature. So here we enable the pipeline_rw_ahead feature
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
/* iowrite32(1, denali->flash_reg + CACHE_WRITE_ENABLE); */
|
|
|
|
/* iowrite32(1, denali->flash_reg + CACHE_READ_ENABLE); */
|
|
|
|
|
|
|
|
return PASS;
|
|
|
|
}
|
|
|
|
|
2010-08-06 15:45:19 +08:00
|
|
|
static void get_samsung_nand_para(struct denali_nand_info *denali,
|
|
|
|
uint8_t device_id)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2010-08-06 15:45:19 +08:00
|
|
|
if (device_id == 0xd3) { /* Samsung K9WAG08U1A */
|
2010-05-13 22:57:33 +08:00
|
|
|
/* Set timing register values according to datasheet */
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(5, denali->flash_reg + ACC_CLKS);
|
|
|
|
iowrite32(20, denali->flash_reg + RE_2_WE);
|
|
|
|
iowrite32(12, denali->flash_reg + WE_2_RE);
|
|
|
|
iowrite32(14, denali->flash_reg + ADDR_2_DATA);
|
|
|
|
iowrite32(3, denali->flash_reg + RDWR_EN_LO_CNT);
|
|
|
|
iowrite32(2, denali->flash_reg + RDWR_EN_HI_CNT);
|
|
|
|
iowrite32(2, denali->flash_reg + CS_SETUP_CNT);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void get_toshiba_nand_para(struct denali_nand_info *denali)
|
|
|
|
{
|
|
|
|
uint32_t tmp;
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Workaround to fix a controller bug which reports a wrong
|
|
|
|
* spare area size for some kind of Toshiba NAND device
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
if ((ioread32(denali->flash_reg + DEVICE_MAIN_AREA_SIZE) == 4096) &&
|
|
|
|
(ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE) == 64)) {
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(216, denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
|
2010-05-13 22:57:33 +08:00
|
|
|
tmp = ioread32(denali->flash_reg + DEVICES_CONNECTED) *
|
|
|
|
ioread32(denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(tmp,
|
2010-07-27 11:28:09 +08:00
|
|
|
denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE);
|
2010-05-13 22:57:33 +08:00
|
|
|
#if SUPPORT_15BITECC
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(15, denali->flash_reg + ECC_CORRECTION);
|
2010-05-13 22:57:33 +08:00
|
|
|
#elif SUPPORT_8BITECC
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(8, denali->flash_reg + ECC_CORRECTION);
|
2010-05-13 22:57:33 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-08-06 00:48:49 +08:00
|
|
|
static void get_hynix_nand_para(struct denali_nand_info *denali,
|
|
|
|
uint8_t device_id)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
uint32_t main_size, spare_size;
|
|
|
|
|
2010-08-06 00:48:49 +08:00
|
|
|
switch (device_id) {
|
2010-05-13 22:57:33 +08:00
|
|
|
case 0xD5: /* Hynix H27UAG8T2A, H27UBG8U5A or H27UCG8VFA */
|
|
|
|
case 0xD7: /* Hynix H27UDG8VEM, H27UCG8UDM or H27UCG8V5A */
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(128, denali->flash_reg + PAGES_PER_BLOCK);
|
|
|
|
iowrite32(4096, denali->flash_reg + DEVICE_MAIN_AREA_SIZE);
|
|
|
|
iowrite32(224, denali->flash_reg + DEVICE_SPARE_AREA_SIZE);
|
2010-07-27 11:28:09 +08:00
|
|
|
main_size = 4096 *
|
|
|
|
ioread32(denali->flash_reg + DEVICES_CONNECTED);
|
|
|
|
spare_size = 224 *
|
|
|
|
ioread32(denali->flash_reg + DEVICES_CONNECTED);
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(main_size,
|
2010-07-27 11:28:09 +08:00
|
|
|
denali->flash_reg + LOGICAL_PAGE_DATA_SIZE);
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(spare_size,
|
2010-07-27 11:28:09 +08:00
|
|
|
denali->flash_reg + LOGICAL_PAGE_SPARE_SIZE);
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(0, denali->flash_reg + DEVICE_WIDTH);
|
2010-05-13 22:57:33 +08:00
|
|
|
#if SUPPORT_15BITECC
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(15, denali->flash_reg + ECC_CORRECTION);
|
2010-05-13 22:57:33 +08:00
|
|
|
#elif SUPPORT_8BITECC
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(8, denali->flash_reg + ECC_CORRECTION);
|
2010-05-13 22:57:33 +08:00
|
|
|
#endif
|
|
|
|
break;
|
|
|
|
default:
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_warn(denali->dev,
|
2014-09-16 19:04:25 +08:00
|
|
|
"Spectra: Unknown Hynix NAND (Device ID: 0x%x).\n"
|
|
|
|
"Will use default parameter values instead.\n",
|
|
|
|
device_id);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* determines how many NAND chips are connected to the controller. Note for
|
2010-08-11 17:46:00 +08:00
|
|
|
* Intel CE4100 devices we don't support more than one device.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
static void find_valid_banks(struct denali_nand_info *denali)
|
|
|
|
{
|
2011-05-06 22:28:57 +08:00
|
|
|
uint32_t id[denali->max_banks];
|
2010-05-13 22:57:33 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
denali->total_used_banks = 1;
|
2011-05-06 22:28:57 +08:00
|
|
|
for (i = 0; i < denali->max_banks; i++) {
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, MODE_11 | (i << 24) | 0, 0x90);
|
|
|
|
index_addr(denali, MODE_11 | (i << 24) | 1, 0);
|
2014-09-16 19:04:25 +08:00
|
|
|
index_addr_read_data(denali, MODE_11 | (i << 24) | 2, &id[i]);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_dbg(denali->dev,
|
2010-05-13 22:57:33 +08:00
|
|
|
"Return 1st ID for bank[%d]: %x\n", i, id[i]);
|
|
|
|
|
|
|
|
if (i == 0) {
|
|
|
|
if (!(id[i] & 0x0ff))
|
|
|
|
break; /* WTF? */
|
|
|
|
} else {
|
|
|
|
if ((id[i] & 0x0ff) == (id[0] & 0x0ff))
|
|
|
|
denali->total_used_banks++;
|
|
|
|
else
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (denali->platform == INTEL_CE4100) {
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Platform limitations of the CE4100 device limit
|
2010-05-13 22:57:33 +08:00
|
|
|
* users to a single chip solution for NAND.
|
2010-08-05 23:06:04 +08:00
|
|
|
* Multichip support is not enabled.
|
|
|
|
*/
|
2010-07-27 10:41:53 +08:00
|
|
|
if (denali->total_used_banks != 1) {
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_err(denali->dev,
|
2014-09-16 19:04:25 +08:00
|
|
|
"Sorry, Intel CE4100 only supports a single NAND device.\n");
|
2010-05-13 22:57:33 +08:00
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
}
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_dbg(denali->dev,
|
2010-05-13 22:57:33 +08:00
|
|
|
"denali->total_used_banks: %d\n", denali->total_used_banks);
|
|
|
|
}
|
|
|
|
|
2011-05-06 22:28:57 +08:00
|
|
|
/*
|
|
|
|
* Use the configuration feature register to determine the maximum number of
|
|
|
|
* banks that the hardware supports.
|
|
|
|
*/
|
|
|
|
static void detect_max_banks(struct denali_nand_info *denali)
|
|
|
|
{
|
|
|
|
uint32_t features = ioread32(denali->flash_reg + FEATURES);
|
2015-07-21 22:39:31 +08:00
|
|
|
/*
|
|
|
|
* Read the revision register, so we can calculate the max_banks
|
|
|
|
* properly: the encoding changed from rev 5.0 to 5.1
|
|
|
|
*/
|
|
|
|
u32 revision = MAKE_COMPARABLE_REVISION(
|
|
|
|
ioread32(denali->flash_reg + REVISION));
|
2011-05-06 22:28:57 +08:00
|
|
|
|
2015-07-21 22:39:31 +08:00
|
|
|
if (revision < REVISION_5_1)
|
|
|
|
denali->max_banks = 2 << (features & FEATURES__N_BANKS);
|
|
|
|
else
|
|
|
|
denali->max_banks = 1 << (features & FEATURES__N_BANKS);
|
2011-05-06 22:28:57 +08:00
|
|
|
}
|
|
|
|
|
2010-07-27 14:17:37 +08:00
|
|
|
static uint16_t denali_nand_timing_set(struct denali_nand_info *denali)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
uint16_t status = PASS;
|
2014-06-24 03:21:10 +08:00
|
|
|
uint32_t id_bytes[8], addr;
|
2014-09-09 10:01:54 +08:00
|
|
|
uint8_t maf_id, device_id;
|
|
|
|
int i;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-16 19:04:25 +08:00
|
|
|
dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
|
2010-08-10 00:16:51 +08:00
|
|
|
__FILE__, __LINE__, __func__);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Use read id method to get device ID and other params.
|
|
|
|
* For some NAND chips, controller can't report the correct
|
|
|
|
* device ID by reading from DEVICE_ID register
|
|
|
|
*/
|
2014-09-09 10:01:53 +08:00
|
|
|
addr = MODE_11 | BANK(denali->flash_bank);
|
|
|
|
index_addr(denali, addr | 0, 0x90);
|
|
|
|
index_addr(denali, addr | 1, 0);
|
2014-06-24 03:21:10 +08:00
|
|
|
for (i = 0; i < 8; i++)
|
2010-08-06 00:48:49 +08:00
|
|
|
index_addr_read_data(denali, addr | 2, &id_bytes[i]);
|
|
|
|
maf_id = id_bytes[0];
|
|
|
|
device_id = id_bytes[1];
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
if (ioread32(denali->flash_reg + ONFI_DEVICE_NO_OF_LUNS) &
|
|
|
|
ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE) { /* ONFI 1.0 NAND */
|
|
|
|
if (FAIL == get_onfi_nand_para(denali))
|
|
|
|
return FAIL;
|
2010-08-06 00:48:49 +08:00
|
|
|
} else if (maf_id == 0xEC) { /* Samsung NAND */
|
2010-08-06 15:45:19 +08:00
|
|
|
get_samsung_nand_para(denali, device_id);
|
2010-08-06 00:48:49 +08:00
|
|
|
} else if (maf_id == 0x98) { /* Toshiba NAND */
|
2010-05-13 22:57:33 +08:00
|
|
|
get_toshiba_nand_para(denali);
|
2010-08-06 00:48:49 +08:00
|
|
|
} else if (maf_id == 0xAD) { /* Hynix NAND */
|
|
|
|
get_hynix_nand_para(denali, device_id);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_info(denali->dev,
|
2014-09-16 19:04:25 +08:00
|
|
|
"Dump timing register values:\n"
|
2010-08-10 00:16:51 +08:00
|
|
|
"acc_clks: %d, re_2_we: %d, re_2_re: %d\n"
|
|
|
|
"we_2_re: %d, addr_2_data: %d, rdwr_en_lo_cnt: %d\n"
|
2010-05-13 22:57:33 +08:00
|
|
|
"rdwr_en_hi_cnt: %d, cs_setup_cnt: %d\n",
|
|
|
|
ioread32(denali->flash_reg + ACC_CLKS),
|
|
|
|
ioread32(denali->flash_reg + RE_2_WE),
|
2010-08-10 00:16:51 +08:00
|
|
|
ioread32(denali->flash_reg + RE_2_RE),
|
2010-05-13 22:57:33 +08:00
|
|
|
ioread32(denali->flash_reg + WE_2_RE),
|
|
|
|
ioread32(denali->flash_reg + ADDR_2_DATA),
|
|
|
|
ioread32(denali->flash_reg + RDWR_EN_LO_CNT),
|
|
|
|
ioread32(denali->flash_reg + RDWR_EN_HI_CNT),
|
|
|
|
ioread32(denali->flash_reg + CS_SETUP_CNT));
|
|
|
|
|
|
|
|
find_valid_banks(denali);
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* If the user specified to override the default timings
|
2010-08-05 23:06:04 +08:00
|
|
|
* with a specific ONFI mode, we apply those changes here.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
if (onfi_timing_mode != NAND_DEFAULT_TIMINGS)
|
2010-07-27 14:17:37 +08:00
|
|
|
nand_onfi_timing_set(denali, onfi_timing_mode);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
2010-07-27 14:17:37 +08:00
|
|
|
static void denali_set_intr_modes(struct denali_nand_info *denali,
|
2010-05-13 22:57:33 +08:00
|
|
|
uint16_t INT_ENABLE)
|
|
|
|
{
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_dbg(denali->dev, "%s, Line %d, Function: %s\n",
|
2014-09-16 19:04:25 +08:00
|
|
|
__FILE__, __LINE__, __func__);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
if (INT_ENABLE)
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(1, denali->flash_reg + GLOBAL_INT_ENABLE);
|
2010-05-13 22:57:33 +08:00
|
|
|
else
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(0, denali->flash_reg + GLOBAL_INT_ENABLE);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* validation function to verify that the controlling software is making
|
2010-08-11 17:46:00 +08:00
|
|
|
* a valid request
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
static inline bool is_flash_bank_valid(int flash_bank)
|
|
|
|
{
|
2014-09-16 19:04:24 +08:00
|
|
|
return flash_bank >= 0 && flash_bank < 4;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void denali_irq_init(struct denali_nand_info *denali)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t int_mask;
|
2011-05-06 22:28:56 +08:00
|
|
|
int i;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* Disable global interrupts */
|
2010-07-27 14:17:37 +08:00
|
|
|
denali_set_intr_modes(denali, false);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
int_mask = DENALI_IRQ_ALL;
|
|
|
|
|
|
|
|
/* Clear all status bits */
|
2011-05-06 22:28:57 +08:00
|
|
|
for (i = 0; i < denali->max_banks; ++i)
|
2011-05-06 22:28:56 +08:00
|
|
|
iowrite32(0xFFFF, denali->flash_reg + INTR_STATUS(i));
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
denali_irq_enable(denali, int_mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void denali_irq_cleanup(int irqnum, struct denali_nand_info *denali)
|
|
|
|
{
|
2010-07-27 14:17:37 +08:00
|
|
|
denali_set_intr_modes(denali, false);
|
2010-05-13 22:57:33 +08:00
|
|
|
free_irq(irqnum, denali);
|
|
|
|
}
|
|
|
|
|
2010-07-27 11:28:09 +08:00
|
|
|
static void denali_irq_enable(struct denali_nand_info *denali,
|
|
|
|
uint32_t int_mask)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2011-05-06 22:28:56 +08:00
|
|
|
int i;
|
|
|
|
|
2011-05-06 22:28:57 +08:00
|
|
|
for (i = 0; i < denali->max_banks; ++i)
|
2011-05-06 22:28:56 +08:00
|
|
|
iowrite32(int_mask, denali->flash_reg + INTR_EN(i));
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* This function only returns when an interrupt that this driver cares about
|
2010-08-05 23:06:04 +08:00
|
|
|
* occurs. This is to reduce the overhead of servicing interrupts
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
static inline uint32_t denali_irq_detected(struct denali_nand_info *denali)
|
|
|
|
{
|
2010-07-27 11:32:21 +08:00
|
|
|
return read_interrupt_status(denali) & DENALI_IRQ_ALL;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Interrupts are cleared by writing a 1 to the appropriate status bit */
|
2010-07-27 11:28:09 +08:00
|
|
|
static inline void clear_interrupt(struct denali_nand_info *denali,
|
|
|
|
uint32_t irq_mask)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t intr_status_reg;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:56 +08:00
|
|
|
intr_status_reg = INTR_STATUS(denali->flash_bank);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(irq_mask, denali->flash_reg + intr_status_reg);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void clear_interrupts(struct denali_nand_info *denali)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t status;
|
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
spin_lock_irq(&denali->irq_lock);
|
|
|
|
|
|
|
|
status = read_interrupt_status(denali);
|
2010-08-10 00:07:01 +08:00
|
|
|
clear_interrupt(denali, status);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
denali->irq_status = 0x0;
|
|
|
|
spin_unlock_irq(&denali->irq_lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t read_interrupt_status(struct denali_nand_info *denali)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t intr_status_reg;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:56 +08:00
|
|
|
intr_status_reg = INTR_STATUS(denali->flash_bank);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
return ioread32(denali->flash_reg + intr_status_reg);
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* This is the interrupt service routine. It handles all interrupts
|
|
|
|
* sent to this device. Note that on CE4100, this is a shared interrupt.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
static irqreturn_t denali_isr(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = dev_id;
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t irq_status;
|
2010-05-13 22:57:33 +08:00
|
|
|
irqreturn_t result = IRQ_NONE;
|
|
|
|
|
|
|
|
spin_lock(&denali->irq_lock);
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/* check to see if a valid NAND chip has been selected. */
|
2010-07-27 10:41:53 +08:00
|
|
|
if (is_flash_bank_valid(denali->flash_bank)) {
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* check to see if controller generated the interrupt,
|
|
|
|
* since this is a shared interrupt
|
|
|
|
*/
|
2010-07-27 11:28:09 +08:00
|
|
|
irq_status = denali_irq_detected(denali);
|
|
|
|
if (irq_status != 0) {
|
2010-05-13 22:57:33 +08:00
|
|
|
/* handle interrupt */
|
|
|
|
/* first acknowledge it */
|
|
|
|
clear_interrupt(denali, irq_status);
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* store the status in the device context for someone
|
|
|
|
* to read
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
denali->irq_status |= irq_status;
|
|
|
|
/* notify anyone who cares that it happened */
|
|
|
|
complete(&denali->complete);
|
|
|
|
/* tell the OS that we've handled this */
|
|
|
|
result = IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
spin_unlock(&denali->irq_lock);
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
#define BANK(x) ((x) << 24)
|
|
|
|
|
|
|
|
static uint32_t wait_for_irq(struct denali_nand_info *denali, uint32_t irq_mask)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
unsigned long comp_res;
|
|
|
|
uint32_t intr_status;
|
2010-05-13 22:57:33 +08:00
|
|
|
unsigned long timeout = msecs_to_jiffies(1000);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
do {
|
2010-07-27 11:28:09 +08:00
|
|
|
comp_res =
|
|
|
|
wait_for_completion_timeout(&denali->complete, timeout);
|
2010-05-13 22:57:33 +08:00
|
|
|
spin_lock_irq(&denali->irq_lock);
|
|
|
|
intr_status = denali->irq_status;
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (intr_status & irq_mask) {
|
2010-05-13 22:57:33 +08:00
|
|
|
denali->irq_status &= ~irq_mask;
|
|
|
|
spin_unlock_irq(&denali->irq_lock);
|
|
|
|
/* our interrupt was detected */
|
|
|
|
break;
|
|
|
|
}
|
2014-09-16 19:04:25 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* these are not the interrupts you are looking for -
|
|
|
|
* need to wait again
|
|
|
|
*/
|
|
|
|
spin_unlock_irq(&denali->irq_lock);
|
2010-05-13 22:57:33 +08:00
|
|
|
} while (comp_res != 0);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (comp_res == 0) {
|
2010-05-13 22:57:33 +08:00
|
|
|
/* timeout */
|
2012-09-28 00:58:05 +08:00
|
|
|
pr_err("timeout occurred, status = 0x%x, mask = 0x%x\n",
|
2010-08-05 23:06:04 +08:00
|
|
|
intr_status, irq_mask);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
intr_status = 0;
|
|
|
|
}
|
|
|
|
return intr_status;
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* This helper function setups the registers for ECC and whether or not
|
|
|
|
* the spare area will be transferred.
|
|
|
|
*/
|
2010-08-05 23:06:04 +08:00
|
|
|
static void setup_ecc_for_xfer(struct denali_nand_info *denali, bool ecc_en,
|
2010-05-13 22:57:33 +08:00
|
|
|
bool transfer_spare)
|
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
int ecc_en_flag, transfer_spare_flag;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* set ECC, transfer spare bits if needed */
|
|
|
|
ecc_en_flag = ecc_en ? ECC_ENABLE__FLAG : 0;
|
|
|
|
transfer_spare_flag = transfer_spare ? TRANSFER_SPARE_REG__FLAG : 0;
|
|
|
|
|
|
|
|
/* Enable spare area/ECC per user's request. */
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(ecc_en_flag, denali->flash_reg + ECC_ENABLE);
|
2014-09-16 19:04:25 +08:00
|
|
|
iowrite32(transfer_spare_flag, denali->flash_reg + TRANSFER_SPARE_REG);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* sends a pipeline command operation to the controller. See the Denali NAND
|
2010-08-11 17:46:00 +08:00
|
|
|
* controller's user guide for more information (section 4.2.3.6).
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
2010-07-27 11:28:09 +08:00
|
|
|
static int denali_send_pipeline_cmd(struct denali_nand_info *denali,
|
2014-09-16 19:04:25 +08:00
|
|
|
bool ecc_en, bool transfer_spare,
|
|
|
|
int access_type, int op)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
int status = PASS;
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t page_count = 1;
|
|
|
|
uint32_t addr, cmd, irq_status, irq_mask;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-07-27 11:32:21 +08:00
|
|
|
if (op == DENALI_READ)
|
2011-05-06 22:28:56 +08:00
|
|
|
irq_mask = INTR_STATUS__LOAD_COMP;
|
2010-07-27 11:32:21 +08:00
|
|
|
else if (op == DENALI_WRITE)
|
|
|
|
irq_mask = 0;
|
|
|
|
else
|
|
|
|
BUG();
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
setup_ecc_for_xfer(denali, ecc_en, transfer_spare);
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
clear_interrupts(denali);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
addr = BANK(denali->flash_bank) | denali->page;
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (op == DENALI_WRITE && access_type != SPARE_ACCESS) {
|
2010-08-05 23:06:04 +08:00
|
|
|
cmd = MODE_01 | addr;
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(cmd, denali->flash_mem);
|
2010-07-27 10:41:53 +08:00
|
|
|
} else if (op == DENALI_WRITE && access_type == SPARE_ACCESS) {
|
2010-05-13 22:57:33 +08:00
|
|
|
/* read spare area */
|
2010-08-05 23:06:04 +08:00
|
|
|
cmd = MODE_10 | addr;
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, cmd, access_type);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
cmd = MODE_01 | addr;
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(cmd, denali->flash_mem);
|
2010-07-27 10:41:53 +08:00
|
|
|
} else if (op == DENALI_READ) {
|
2010-05-13 22:57:33 +08:00
|
|
|
/* setup page read request for access type */
|
2010-08-05 23:06:04 +08:00
|
|
|
cmd = MODE_10 | addr;
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, cmd, access_type);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* page 33 of the NAND controller spec indicates we should not
|
|
|
|
* use the pipeline commands in Spare area only mode.
|
|
|
|
* So we don't.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
2010-07-27 10:41:53 +08:00
|
|
|
if (access_type == SPARE_ACCESS) {
|
2010-05-13 22:57:33 +08:00
|
|
|
cmd = MODE_01 | addr;
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(cmd, denali->flash_mem);
|
2010-07-27 10:41:53 +08:00
|
|
|
} else {
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, cmd,
|
2014-07-11 10:14:05 +08:00
|
|
|
PIPELINE_ACCESS | op | page_count);
|
2010-08-05 23:06:04 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* wait for command to be accepted
|
2010-07-27 11:28:09 +08:00
|
|
|
* can always use status0 bit as the
|
2014-09-09 10:01:51 +08:00
|
|
|
* mask is identical for each bank.
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
irq_status = wait_for_irq(denali, irq_mask);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (irq_status == 0) {
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_err(denali->dev,
|
2014-09-16 19:04:25 +08:00
|
|
|
"cmd, page, addr on timeout (0x%x, 0x%x, 0x%x)\n",
|
|
|
|
cmd, denali->page, addr);
|
2010-05-13 22:57:33 +08:00
|
|
|
status = FAIL;
|
2010-07-27 10:41:53 +08:00
|
|
|
} else {
|
2010-05-13 22:57:33 +08:00
|
|
|
cmd = MODE_01 | addr;
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(cmd, denali->flash_mem);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* helper function that simply writes a buffer to the flash */
|
2010-07-27 11:28:09 +08:00
|
|
|
static int write_data_to_flash_mem(struct denali_nand_info *denali,
|
2014-09-16 19:04:25 +08:00
|
|
|
const uint8_t *buf, int len)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:54 +08:00
|
|
|
uint32_t *buf32;
|
|
|
|
int i;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* verify that the len is a multiple of 4.
|
|
|
|
* see comment in read_data_from_flash_mem()
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
BUG_ON((len % 4) != 0);
|
|
|
|
|
|
|
|
/* write the data to the flash memory */
|
|
|
|
buf32 = (uint32_t *)buf;
|
|
|
|
for (i = 0; i < len / 4; i++)
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(*buf32++, denali->flash_mem + 0x10);
|
2014-09-16 19:04:25 +08:00
|
|
|
return i * 4; /* intent is to return the number of bytes read */
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* helper function that simply reads a buffer from the flash */
|
2010-07-27 11:28:09 +08:00
|
|
|
static int read_data_from_flash_mem(struct denali_nand_info *denali,
|
2014-09-16 19:04:25 +08:00
|
|
|
uint8_t *buf, int len)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:54 +08:00
|
|
|
uint32_t *buf32;
|
|
|
|
int i;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* we assume that len will be a multiple of 4, if not it would be nice
|
|
|
|
* to know about it ASAP rather than have random failures...
|
|
|
|
* This assumption is based on the fact that this function is designed
|
|
|
|
* to be used to read flash pages, which are typically multiples of 4.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
BUG_ON((len % 4) != 0);
|
|
|
|
|
|
|
|
/* transfer the data from the flash */
|
|
|
|
buf32 = (uint32_t *)buf;
|
|
|
|
for (i = 0; i < len / 4; i++)
|
|
|
|
*buf32++ = ioread32(denali->flash_mem + 0x10);
|
2014-09-16 19:04:25 +08:00
|
|
|
return i * 4; /* intent is to return the number of bytes read */
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* writes OOB data to the device */
|
|
|
|
static int write_oob_data(struct mtd_info *mtd, uint8_t *buf, int page)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t irq_status;
|
2011-05-06 22:28:56 +08:00
|
|
|
uint32_t irq_mask = INTR_STATUS__PROGRAM_COMP |
|
|
|
|
INTR_STATUS__PROGRAM_FAIL;
|
2010-05-13 22:57:33 +08:00
|
|
|
int status = 0;
|
|
|
|
|
|
|
|
denali->page = page;
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
if (denali_send_pipeline_cmd(denali, false, false, SPARE_ACCESS,
|
2010-07-27 10:41:53 +08:00
|
|
|
DENALI_WRITE) == PASS) {
|
2010-05-13 22:57:33 +08:00
|
|
|
write_data_to_flash_mem(denali, buf, mtd->oobsize);
|
|
|
|
|
|
|
|
/* wait for operation to complete */
|
|
|
|
irq_status = wait_for_irq(denali, irq_mask);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (irq_status == 0) {
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_err(denali->dev, "OOB write failed\n");
|
2010-05-13 22:57:33 +08:00
|
|
|
status = -EIO;
|
|
|
|
}
|
2010-07-27 10:41:53 +08:00
|
|
|
} else {
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_err(denali->dev, "unable to send pipeline command\n");
|
2010-08-05 23:06:04 +08:00
|
|
|
status = -EIO;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reads OOB data from the device */
|
|
|
|
static void read_oob_data(struct mtd_info *mtd, uint8_t *buf, int page)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t irq_mask = INTR_STATUS__LOAD_COMP;
|
|
|
|
uint32_t irq_status, addr, cmd;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
denali->page = page;
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
if (denali_send_pipeline_cmd(denali, false, true, SPARE_ACCESS,
|
2010-07-27 10:41:53 +08:00
|
|
|
DENALI_READ) == PASS) {
|
2010-08-05 23:06:04 +08:00
|
|
|
read_data_from_flash_mem(denali, buf, mtd->oobsize);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* wait for command to be accepted
|
|
|
|
* can always use status0 bit as the
|
|
|
|
* mask is identical for each bank.
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
irq_status = wait_for_irq(denali, irq_mask);
|
|
|
|
|
|
|
|
if (irq_status == 0)
|
2011-05-06 22:28:55 +08:00
|
|
|
dev_err(denali->dev, "page on OOB timeout %d\n",
|
2010-07-27 11:28:09 +08:00
|
|
|
denali->page);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* We set the device back to MAIN_ACCESS here as I observed
|
2010-05-13 22:57:33 +08:00
|
|
|
* instability with the controller if you do a block erase
|
|
|
|
* and the last transaction was a SPARE_ACCESS. Block erase
|
|
|
|
* is reliable (according to the MTD test infrastructure)
|
2010-08-05 23:06:04 +08:00
|
|
|
* if you are in MAIN_ACCESS.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
|
|
|
addr = BANK(denali->flash_bank) | denali->page;
|
2010-08-05 23:06:04 +08:00
|
|
|
cmd = MODE_10 | addr;
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, cmd, MAIN_ACCESS);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* this function examines buffers to see if they contain data that
|
2010-05-13 22:57:33 +08:00
|
|
|
* indicate that the buffer is part of an erased region of flash.
|
|
|
|
*/
|
2013-12-13 15:16:04 +08:00
|
|
|
static bool is_erased(uint8_t *buf, int len)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
int i;
|
2014-09-16 19:04:25 +08:00
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
for (i = 0; i < len; i++)
|
|
|
|
if (buf[i] != 0xFF)
|
|
|
|
return false;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
#define ECC_SECTOR_SIZE 512
|
|
|
|
|
|
|
|
#define ECC_SECTOR(x) (((x) & ECC_ERROR_ADDRESS__SECTOR_NR) >> 12)
|
|
|
|
#define ECC_BYTE(x) (((x) & ECC_ERROR_ADDRESS__OFFSET))
|
|
|
|
#define ECC_CORRECTION_VALUE(x) ((x) & ERR_CORRECTION_INFO__BYTEMASK)
|
2010-08-10 00:07:01 +08:00
|
|
|
#define ECC_ERROR_CORRECTABLE(x) (!((x) & ERR_CORRECTION_INFO__ERROR_TYPE))
|
|
|
|
#define ECC_ERR_DEVICE(x) (((x) & ERR_CORRECTION_INFO__DEVICE_NR) >> 8)
|
2010-05-13 22:57:33 +08:00
|
|
|
#define ECC_LAST_ERR(x) ((x) & ERR_CORRECTION_INFO__LAST_ERR_INFO)
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
static bool handle_ecc(struct denali_nand_info *denali, uint8_t *buf,
|
2012-04-26 03:06:09 +08:00
|
|
|
uint32_t irq_status, unsigned int *max_bitflips)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
bool check_erased_page = false;
|
2012-04-26 03:06:09 +08:00
|
|
|
unsigned int bitflips = 0;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:56 +08:00
|
|
|
if (irq_status & INTR_STATUS__ECC_ERR) {
|
2010-05-13 22:57:33 +08:00
|
|
|
/* read the ECC errors. we'll ignore them for now */
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t err_address, err_correction_info, err_byte,
|
|
|
|
err_sector, err_device, err_correction_value;
|
2010-08-10 00:07:01 +08:00
|
|
|
denali_set_intr_modes(denali, false);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
do {
|
2010-08-05 23:06:04 +08:00
|
|
|
err_address = ioread32(denali->flash_reg +
|
2010-05-13 22:57:33 +08:00
|
|
|
ECC_ERROR_ADDRESS);
|
|
|
|
err_sector = ECC_SECTOR(err_address);
|
|
|
|
err_byte = ECC_BYTE(err_address);
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
err_correction_info = ioread32(denali->flash_reg +
|
2010-05-13 22:57:33 +08:00
|
|
|
ERR_CORRECTION_INFO);
|
2010-08-05 23:06:04 +08:00
|
|
|
err_correction_value =
|
2010-05-13 22:57:33 +08:00
|
|
|
ECC_CORRECTION_VALUE(err_correction_info);
|
|
|
|
err_device = ECC_ERR_DEVICE(err_correction_info);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (ECC_ERROR_CORRECTABLE(err_correction_info)) {
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* If err_byte is larger than ECC_SECTOR_SIZE,
|
2011-03-31 09:57:33 +08:00
|
|
|
* means error happened in OOB, so we ignore
|
2010-08-10 00:07:01 +08:00
|
|
|
* it. It's no need for us to correct it
|
|
|
|
* err_device is represented the NAND error
|
|
|
|
* bits are happened in if there are more
|
|
|
|
* than one NAND connected.
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-08-10 00:07:01 +08:00
|
|
|
if (err_byte < ECC_SECTOR_SIZE) {
|
2015-12-11 22:06:00 +08:00
|
|
|
struct mtd_info *mtd =
|
|
|
|
nand_to_mtd(&denali->nand);
|
2010-08-10 00:07:01 +08:00
|
|
|
int offset;
|
2014-09-16 19:04:25 +08:00
|
|
|
|
2010-08-10 00:07:01 +08:00
|
|
|
offset = (err_sector *
|
|
|
|
ECC_SECTOR_SIZE +
|
|
|
|
err_byte) *
|
|
|
|
denali->devnum +
|
|
|
|
err_device;
|
2010-05-13 22:57:33 +08:00
|
|
|
/* correct the ECC error */
|
|
|
|
buf[offset] ^= err_correction_value;
|
2015-12-11 22:06:00 +08:00
|
|
|
mtd->ecc_stats.corrected++;
|
2012-04-26 03:06:09 +08:00
|
|
|
bitflips++;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
2010-07-27 10:41:53 +08:00
|
|
|
} else {
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* if the error is not correctable, need to
|
2010-07-27 11:28:09 +08:00
|
|
|
* look at the page to see if it is an erased
|
|
|
|
* page. if so, then it's not a real ECC error
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
check_erased_page = true;
|
|
|
|
}
|
|
|
|
} while (!ECC_LAST_ERR(err_correction_info));
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Once handle all ecc errors, controller will triger
|
2010-08-10 00:07:01 +08:00
|
|
|
* a ECC_TRANSACTION_DONE interrupt, so here just wait
|
|
|
|
* for a while for this interrupt
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-08-10 00:07:01 +08:00
|
|
|
while (!(read_interrupt_status(denali) &
|
2011-05-06 22:28:56 +08:00
|
|
|
INTR_STATUS__ECC_TRANSACTION_DONE))
|
2010-08-10 00:07:01 +08:00
|
|
|
cpu_relax();
|
|
|
|
clear_interrupts(denali);
|
|
|
|
denali_set_intr_modes(denali, true);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
2012-04-26 03:06:09 +08:00
|
|
|
*max_bitflips = bitflips;
|
2010-05-13 22:57:33 +08:00
|
|
|
return check_erased_page;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* programs the controller to either enable/disable DMA transfers */
|
2010-05-13 23:12:43 +08:00
|
|
|
static void denali_enable_dma(struct denali_nand_info *denali, bool en)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
iowrite32(en ? DMA_ENABLE__FLAG : 0, denali->flash_reg + DMA_ENABLE);
|
2010-05-13 22:57:33 +08:00
|
|
|
ioread32(denali->flash_reg + DMA_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* setups the HW to perform the data DMA */
|
2010-05-13 23:12:43 +08:00
|
|
|
static void denali_setup_dma(struct denali_nand_info *denali, int op)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t mode;
|
2010-05-13 22:57:33 +08:00
|
|
|
const int page_count = 1;
|
2014-09-09 10:01:53 +08:00
|
|
|
uint32_t addr = denali->buf.dma_buf;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
mode = MODE_10 | BANK(denali->flash_bank);
|
|
|
|
|
|
|
|
/* DMA is a four step process */
|
|
|
|
|
|
|
|
/* 1. setup transfer type and # of pages */
|
|
|
|
index_addr(denali, mode | denali->page, 0x2000 | op | page_count);
|
|
|
|
|
|
|
|
/* 2. set memory high address bits 23:8 */
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, mode | ((addr >> 16) << 8), 0x2200);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* 3. set memory low address bits 23:8 */
|
2015-01-09 23:32:35 +08:00
|
|
|
index_addr(denali, mode | ((addr & 0xffff) << 8), 0x2300);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/* 4. interrupt when complete, burst len = 64 bytes */
|
2010-05-13 22:57:33 +08:00
|
|
|
index_addr(denali, mode | 0x14000, 0x2400);
|
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* writes a page. user specifies type, and this function handles the
|
|
|
|
* configuration details.
|
|
|
|
*/
|
2012-06-25 18:07:45 +08:00
|
|
|
static int write_page(struct mtd_info *mtd, struct nand_chip *chip,
|
2010-05-13 22:57:33 +08:00
|
|
|
const uint8_t *buf, bool raw_xfer)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
dma_addr_t addr = denali->buf.dma_buf;
|
2015-12-11 22:06:00 +08:00
|
|
|
size_t size = mtd->writesize + mtd->oobsize;
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t irq_status;
|
2011-05-06 22:28:56 +08:00
|
|
|
uint32_t irq_mask = INTR_STATUS__DMA_CMD_COMP |
|
|
|
|
INTR_STATUS__PROGRAM_FAIL;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* if it is a raw xfer, we want to disable ecc and send the spare area.
|
2010-05-13 22:57:33 +08:00
|
|
|
* !raw_xfer - enable ecc
|
|
|
|
* raw_xfer - transfer spare
|
|
|
|
*/
|
|
|
|
setup_ecc_for_xfer(denali, !raw_xfer, raw_xfer);
|
|
|
|
|
|
|
|
/* copy buffer into DMA buffer */
|
|
|
|
memcpy(denali->buf.buf, buf, mtd->writesize);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (raw_xfer) {
|
2010-05-13 22:57:33 +08:00
|
|
|
/* transfer the data to the spare area */
|
2010-08-05 23:06:04 +08:00
|
|
|
memcpy(denali->buf.buf + mtd->writesize,
|
|
|
|
chip->oob_poi,
|
|
|
|
mtd->oobsize);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dma_sync_single_for_device(denali->dev, addr, size, DMA_TO_DEVICE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
clear_interrupts(denali);
|
2010-08-05 23:06:04 +08:00
|
|
|
denali_enable_dma(denali, true);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_setup_dma(denali, DENALI_WRITE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* wait for operation to complete */
|
|
|
|
irq_status = wait_for_irq(denali, irq_mask);
|
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (irq_status == 0) {
|
2014-09-16 19:04:25 +08:00
|
|
|
dev_err(denali->dev, "timeout on write_page (type = %d)\n",
|
|
|
|
raw_xfer);
|
2014-07-22 10:07:31 +08:00
|
|
|
denali->status = NAND_STATUS_FAIL;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
denali_enable_dma(denali, false);
|
2011-05-06 22:28:55 +08:00
|
|
|
dma_sync_single_for_cpu(denali->dev, addr, size, DMA_TO_DEVICE);
|
2012-06-25 18:07:45 +08:00
|
|
|
|
|
|
|
return 0;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* NAND core entry points */
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* this is the callback that the NAND core calls to write a page. Since
|
2010-08-11 17:46:00 +08:00
|
|
|
* writing a page with ECC or without is similar, all the work is done
|
|
|
|
* by write_page above.
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2012-06-25 18:07:45 +08:00
|
|
|
static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
|
2015-10-13 17:22:18 +08:00
|
|
|
const uint8_t *buf, int oob_required, int page)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* for regular page writes, we let HW handle all the ECC
|
|
|
|
* data written to the device.
|
|
|
|
*/
|
2012-06-25 18:07:45 +08:00
|
|
|
return write_page(mtd, chip, buf, false);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* This is the callback that the NAND core calls to write a page without ECC.
|
2011-03-31 09:57:33 +08:00
|
|
|
* raw access is similar to ECC page writes, so all the work is done in the
|
2010-08-11 17:46:00 +08:00
|
|
|
* write_page() function above.
|
2010-05-13 22:57:33 +08:00
|
|
|
*/
|
2012-06-25 18:07:45 +08:00
|
|
|
static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
|
2015-10-13 17:22:18 +08:00
|
|
|
const uint8_t *buf, int oob_required,
|
|
|
|
int page)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* for raw page writes, we want to disable ECC and simply write
|
|
|
|
* whatever data is in the buffer.
|
|
|
|
*/
|
2012-06-25 18:07:45 +08:00
|
|
|
return write_page(mtd, chip, buf, true);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
|
2010-05-13 22:57:33 +08:00
|
|
|
int page)
|
|
|
|
{
|
2010-08-05 23:06:04 +08:00
|
|
|
return write_oob_data(mtd, chip->oob_poi, page);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
|
2012-05-09 18:06:35 +08:00
|
|
|
int page)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
read_oob_data(mtd, chip->oob_poi, page);
|
|
|
|
|
2012-05-09 18:06:35 +08:00
|
|
|
return 0;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
|
2012-05-03 01:14:55 +08:00
|
|
|
uint8_t *buf, int oob_required, int page)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2012-04-26 03:06:09 +08:00
|
|
|
unsigned int max_bitflips;
|
2010-05-13 22:57:33 +08:00
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
|
|
|
|
dma_addr_t addr = denali->buf.dma_buf;
|
2015-12-11 22:06:00 +08:00
|
|
|
size_t size = mtd->writesize + mtd->oobsize;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t irq_status;
|
2011-05-06 22:28:56 +08:00
|
|
|
uint32_t irq_mask = INTR_STATUS__ECC_TRANSACTION_DONE |
|
|
|
|
INTR_STATUS__ECC_ERR;
|
2010-05-13 22:57:33 +08:00
|
|
|
bool check_erased_page = false;
|
|
|
|
|
2010-08-11 18:19:23 +08:00
|
|
|
if (page != denali->page) {
|
2014-09-16 19:04:25 +08:00
|
|
|
dev_err(denali->dev,
|
|
|
|
"IN %s: page %d is not equal to denali->page %d",
|
|
|
|
__func__, page, denali->page);
|
2010-08-11 18:19:23 +08:00
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
setup_ecc_for_xfer(denali, true, false);
|
|
|
|
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_enable_dma(denali, true);
|
2011-05-06 22:28:55 +08:00
|
|
|
dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
clear_interrupts(denali);
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_setup_dma(denali, DENALI_READ);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* wait for operation to complete */
|
|
|
|
irq_status = wait_for_irq(denali, irq_mask);
|
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
memcpy(buf, denali->buf.buf, mtd->writesize);
|
2010-08-05 23:06:04 +08:00
|
|
|
|
2012-04-26 03:06:09 +08:00
|
|
|
check_erased_page = handle_ecc(denali, buf, irq_status, &max_bitflips);
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_enable_dma(denali, false);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
if (check_erased_page) {
|
2015-12-11 22:06:00 +08:00
|
|
|
read_oob_data(mtd, chip->oob_poi, denali->page);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* check ECC failures that may have occurred on erased pages */
|
2010-07-27 10:41:53 +08:00
|
|
|
if (check_erased_page) {
|
2015-12-11 22:06:00 +08:00
|
|
|
if (!is_erased(buf, mtd->writesize))
|
|
|
|
mtd->ecc_stats.failed++;
|
|
|
|
if (!is_erased(buf, mtd->oobsize))
|
|
|
|
mtd->ecc_stats.failed++;
|
2010-08-05 23:06:04 +08:00
|
|
|
}
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
2012-04-26 03:06:09 +08:00
|
|
|
return max_bitflips;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
|
2012-05-03 01:14:55 +08:00
|
|
|
uint8_t *buf, int oob_required, int page)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
dma_addr_t addr = denali->buf.dma_buf;
|
2015-12-11 22:06:00 +08:00
|
|
|
size_t size = mtd->writesize + mtd->oobsize;
|
2011-05-06 22:28:56 +08:00
|
|
|
uint32_t irq_mask = INTR_STATUS__DMA_CMD_COMP;
|
2010-08-05 23:06:04 +08:00
|
|
|
|
2010-08-11 18:19:23 +08:00
|
|
|
if (page != denali->page) {
|
2014-09-16 19:04:25 +08:00
|
|
|
dev_err(denali->dev,
|
|
|
|
"IN %s: page %d is not equal to denali->page %d",
|
|
|
|
__func__, page, denali->page);
|
2010-08-11 18:19:23 +08:00
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
setup_ecc_for_xfer(denali, false, true);
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_enable_dma(denali, true);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dma_sync_single_for_device(denali->dev, addr, size, DMA_FROM_DEVICE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
clear_interrupts(denali);
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_setup_dma(denali, DENALI_READ);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* wait for operation to complete */
|
2014-09-20 00:37:19 +08:00
|
|
|
wait_for_irq(denali, irq_mask);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2011-05-06 22:28:55 +08:00
|
|
|
dma_sync_single_for_cpu(denali->dev, addr, size, DMA_FROM_DEVICE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-05-13 23:12:43 +08:00
|
|
|
denali_enable_dma(denali, false);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
memcpy(buf, denali->buf.buf, mtd->writesize);
|
|
|
|
memcpy(chip->oob_poi, denali->buf.buf + mtd->writesize, mtd->oobsize);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint8_t denali_read_byte(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
uint8_t result = 0xff;
|
|
|
|
|
|
|
|
if (denali->buf.head < denali->buf.tail)
|
|
|
|
result = denali->buf.buf[denali->buf.head++];
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void denali_select_chip(struct mtd_info *mtd, int chip)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
2010-08-10 00:16:51 +08:00
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
spin_lock_irq(&denali->irq_lock);
|
|
|
|
denali->flash_bank = chip;
|
|
|
|
spin_unlock_irq(&denali->irq_lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
int status = denali->status;
|
2014-09-16 19:04:25 +08:00
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
denali->status = 0;
|
|
|
|
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
2014-05-07 07:02:19 +08:00
|
|
|
static int denali_erase(struct mtd_info *mtd, int page)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
|
2014-09-09 10:01:52 +08:00
|
|
|
uint32_t cmd, irq_status;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
clear_interrupts(denali);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* setup page read request for access type */
|
|
|
|
cmd = MODE_10 | BANK(denali->flash_bank) | page;
|
2014-09-09 10:01:53 +08:00
|
|
|
index_addr(denali, cmd, 0x1);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* wait for erase to complete or failure to occur */
|
2011-05-06 22:28:56 +08:00
|
|
|
irq_status = wait_for_irq(denali, INTR_STATUS__ERASE_COMP |
|
|
|
|
INTR_STATUS__ERASE_FAIL);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2014-09-16 19:04:24 +08:00
|
|
|
return irq_status & INTR_STATUS__ERASE_FAIL ? NAND_STATUS_FAIL : PASS;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2010-08-05 23:06:04 +08:00
|
|
|
static void denali_cmdfunc(struct mtd_info *mtd, unsigned int cmd, int col,
|
2010-05-13 22:57:33 +08:00
|
|
|
int page)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
2010-08-06 00:48:49 +08:00
|
|
|
uint32_t addr, id;
|
|
|
|
int i;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-07-27 10:41:53 +08:00
|
|
|
switch (cmd) {
|
2010-07-27 11:32:21 +08:00
|
|
|
case NAND_CMD_PAGEPROG:
|
|
|
|
break;
|
|
|
|
case NAND_CMD_STATUS:
|
|
|
|
read_status(denali);
|
|
|
|
break;
|
|
|
|
case NAND_CMD_READID:
|
2010-08-31 00:32:20 +08:00
|
|
|
case NAND_CMD_PARAM:
|
2010-07-27 11:32:21 +08:00
|
|
|
reset_buf(denali);
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* sometimes ManufactureId read from register is not right
|
2010-08-06 00:48:49 +08:00
|
|
|
* e.g. some of Micron MT29F32G08QAA MLC NAND chips
|
|
|
|
* So here we send READID cmd to NAND insteand
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2014-09-09 10:01:53 +08:00
|
|
|
addr = MODE_11 | BANK(denali->flash_bank);
|
|
|
|
index_addr(denali, addr | 0, 0x90);
|
2015-09-18 16:02:41 +08:00
|
|
|
index_addr(denali, addr | 1, col);
|
2014-06-24 03:21:10 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
2014-09-16 19:04:25 +08:00
|
|
|
index_addr_read_data(denali, addr | 2, &id);
|
2010-08-06 00:48:49 +08:00
|
|
|
write_byte_to_buf(denali, id);
|
2010-07-27 11:32:21 +08:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case NAND_CMD_READ0:
|
|
|
|
case NAND_CMD_SEQIN:
|
|
|
|
denali->page = page;
|
|
|
|
break;
|
|
|
|
case NAND_CMD_RESET:
|
|
|
|
reset_bank(denali);
|
|
|
|
break;
|
|
|
|
case NAND_CMD_READOOB:
|
|
|
|
/* TODO: Read OOB data */
|
|
|
|
break;
|
|
|
|
default:
|
2012-09-28 00:58:05 +08:00
|
|
|
pr_err(": unsupported command received 0x%x\n", cmd);
|
2010-07-27 11:32:21 +08:00
|
|
|
break;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
/* end NAND core entry points */
|
|
|
|
|
|
|
|
/* Initialization code to bring the device up to a known good state */
|
|
|
|
static void denali_hw_init(struct denali_nand_info *denali)
|
|
|
|
{
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* tell driver how many bit controller will skip before
|
2010-08-06 18:02:03 +08:00
|
|
|
* writing ECC code in OOB, this register may be already
|
|
|
|
* set by firmware. So we read this value out.
|
|
|
|
* if this value is 0, just let it be.
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-08-06 18:02:03 +08:00
|
|
|
denali->bbtskipbytes = ioread32(denali->flash_reg +
|
|
|
|
SPARE_AREA_SKIP_BYTES);
|
2011-06-07 00:11:34 +08:00
|
|
|
detect_max_banks(denali);
|
2010-07-27 14:17:37 +08:00
|
|
|
denali_nand_reset(denali);
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(0x0F, denali->flash_reg + RB_PIN_ENABLED);
|
|
|
|
iowrite32(CHIP_EN_DONT_CARE__FLAG,
|
2010-07-27 11:28:09 +08:00
|
|
|
denali->flash_reg + CHIP_ENABLE_DONT_CARE);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(0xffff, denali->flash_reg + SPARE_AREA_MARKER);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* Should set value for these registers when init */
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(0, denali->flash_reg + TWO_ROW_ADDR_CYCLES);
|
|
|
|
iowrite32(1, denali->flash_reg + ECC_ENABLE);
|
2010-08-12 10:07:18 +08:00
|
|
|
denali_nand_timing_set(denali);
|
|
|
|
denali_irq_init(denali);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Althogh controller spec said SLC ECC is forceb to be 4bit,
|
2010-08-06 18:02:03 +08:00
|
|
|
* but denali controller in MRST only support 15bit and 8bit ECC
|
|
|
|
* correction
|
2014-09-09 10:01:51 +08:00
|
|
|
*/
|
2010-08-06 18:02:03 +08:00
|
|
|
#define ECC_8BITS 14
|
|
|
|
#define ECC_15BITS 26
|
2016-02-04 03:00:11 +08:00
|
|
|
|
|
|
|
static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
|
|
|
|
struct mtd_oob_region *oobregion)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
|
|
|
|
if (section)
|
|
|
|
return -ERANGE;
|
|
|
|
|
|
|
|
oobregion->offset = denali->bbtskipbytes;
|
|
|
|
oobregion->length = chip->ecc.total;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int denali_ooblayout_free(struct mtd_info *mtd, int section,
|
|
|
|
struct mtd_oob_region *oobregion)
|
|
|
|
{
|
|
|
|
struct denali_nand_info *denali = mtd_to_denali(mtd);
|
|
|
|
struct nand_chip *chip = mtd_to_nand(mtd);
|
|
|
|
|
|
|
|
if (section)
|
|
|
|
return -ERANGE;
|
|
|
|
|
|
|
|
oobregion->offset = chip->ecc.total + denali->bbtskipbytes;
|
|
|
|
oobregion->length = mtd->oobsize - oobregion->offset;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
|
|
|
|
.ecc = denali_ooblayout_ecc,
|
|
|
|
.free = denali_ooblayout_free,
|
2010-05-13 22:57:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static uint8_t bbt_pattern[] = {'B', 'b', 't', '0' };
|
|
|
|
static uint8_t mirror_pattern[] = {'1', 't', 'b', 'B' };
|
|
|
|
|
|
|
|
static struct nand_bbt_descr bbt_main_descr = {
|
|
|
|
.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
|
|
|
|
| NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
|
|
|
|
.offs = 8,
|
|
|
|
.len = 4,
|
|
|
|
.veroffs = 12,
|
|
|
|
.maxblocks = 4,
|
|
|
|
.pattern = bbt_pattern,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct nand_bbt_descr bbt_mirror_descr = {
|
|
|
|
.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
|
|
|
|
| NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
|
|
|
|
.offs = 8,
|
|
|
|
.len = 4,
|
|
|
|
.veroffs = 12,
|
|
|
|
.maxblocks = 4,
|
|
|
|
.pattern = mirror_pattern,
|
|
|
|
};
|
|
|
|
|
2010-06-11 18:17:00 +08:00
|
|
|
/* initialize driver data structures */
|
2013-08-11 13:57:30 +08:00
|
|
|
static void denali_drv_init(struct denali_nand_info *denali)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* the completion object will be used to notify
|
|
|
|
* the callee that the interrupt is done
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
init_completion(&denali->complete);
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* the spinlock will be used to synchronize the ISR with any
|
|
|
|
* element that might be access shared data (interrupt status)
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
spin_lock_init(&denali->irq_lock);
|
|
|
|
|
|
|
|
/* indicate that MTD has not selected a valid bank yet */
|
|
|
|
denali->flash_bank = CHIP_SELECT_INVALID;
|
|
|
|
|
|
|
|
/* initialize our irq_status variable to indicate no interrupts */
|
|
|
|
denali->irq_status = 0;
|
|
|
|
}
|
|
|
|
|
2012-09-28 00:58:05 +08:00
|
|
|
int denali_init(struct denali_nand_info *denali)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2015-12-11 22:06:00 +08:00
|
|
|
struct mtd_info *mtd = nand_to_mtd(&denali->nand);
|
2012-09-28 00:58:05 +08:00
|
|
|
int ret;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2012-09-28 00:58:05 +08:00
|
|
|
if (denali->platform == INTEL_CE4100) {
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Due to a silicon limitation, we can only support
|
2010-08-05 23:06:04 +08:00
|
|
|
* ONFI timing mode 1 and below.
|
|
|
|
*/
|
2010-07-27 10:41:53 +08:00
|
|
|
if (onfi_timing_mode < -1 || onfi_timing_mode > 1) {
|
2012-09-28 00:58:05 +08:00
|
|
|
pr_err("Intel CE4100 only supports ONFI timing mode 1 or below\n");
|
|
|
|
return -EINVAL;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-12-21 00:02:28 +08:00
|
|
|
/* allocate a temporary buffer for nand_scan_ident() */
|
|
|
|
denali->buf.buf = devm_kzalloc(denali->dev, PAGE_SIZE,
|
|
|
|
GFP_DMA | GFP_KERNEL);
|
|
|
|
if (!denali->buf.buf)
|
|
|
|
return -ENOMEM;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2015-12-11 22:06:00 +08:00
|
|
|
mtd->dev.parent = denali->dev;
|
2010-05-13 22:57:33 +08:00
|
|
|
denali_hw_init(denali);
|
|
|
|
denali_drv_init(denali);
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* denali_isr register is done after all the hardware
|
|
|
|
* initilization is finished
|
|
|
|
*/
|
2012-09-28 00:58:05 +08:00
|
|
|
if (request_irq(denali->irq, denali_isr, IRQF_SHARED,
|
2010-05-13 22:57:33 +08:00
|
|
|
DENALI_NAND_NAME, denali)) {
|
2012-09-28 00:58:05 +08:00
|
|
|
pr_err("Spectra: Unable to allocate IRQ\n");
|
|
|
|
return -ENODEV;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* now that our ISR is registered, we can enable interrupts */
|
2010-07-27 14:17:37 +08:00
|
|
|
denali_set_intr_modes(denali, true);
|
2015-12-11 22:06:00 +08:00
|
|
|
mtd->name = "denali-nand";
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* register the driver with the NAND core subsystem */
|
|
|
|
denali->nand.select_chip = denali_select_chip;
|
|
|
|
denali->nand.cmdfunc = denali_cmdfunc;
|
|
|
|
denali->nand.read_byte = denali_read_byte;
|
|
|
|
denali->nand.waitfunc = denali_waitfunc;
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* scan for NAND devices attached to the controller
|
2010-05-13 22:57:33 +08:00
|
|
|
* this is the first stage in a two step process to register
|
2014-09-09 10:01:51 +08:00
|
|
|
* with the nand subsystem
|
|
|
|
*/
|
2015-12-11 22:06:00 +08:00
|
|
|
if (nand_scan_ident(mtd, denali->max_banks, NULL)) {
|
2010-05-13 22:57:33 +08:00
|
|
|
ret = -ENXIO;
|
2010-08-09 18:37:00 +08:00
|
|
|
goto failed_req_irq;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
2010-08-05 23:06:04 +08:00
|
|
|
|
2013-12-21 00:02:28 +08:00
|
|
|
/* allocate the right size buffer now */
|
|
|
|
devm_kfree(denali->dev, denali->buf.buf);
|
|
|
|
denali->buf.buf = devm_kzalloc(denali->dev,
|
2015-12-11 22:06:00 +08:00
|
|
|
mtd->writesize + mtd->oobsize,
|
2013-12-21 00:02:28 +08:00
|
|
|
GFP_KERNEL);
|
|
|
|
if (!denali->buf.buf) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto failed_req_irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Is 32-bit DMA supported? */
|
|
|
|
ret = dma_set_mask(denali->dev, DMA_BIT_MASK(32));
|
|
|
|
if (ret) {
|
|
|
|
pr_err("Spectra: no usable DMA configuration\n");
|
|
|
|
goto failed_req_irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
denali->buf.dma_buf = dma_map_single(denali->dev, denali->buf.buf,
|
2015-12-11 22:06:00 +08:00
|
|
|
mtd->writesize + mtd->oobsize,
|
2013-12-21 00:02:28 +08:00
|
|
|
DMA_BIDIRECTIONAL);
|
|
|
|
if (dma_mapping_error(denali->dev, denali->buf.dma_buf)) {
|
|
|
|
dev_err(denali->dev, "Spectra: failed to map DMA buffer\n");
|
|
|
|
ret = -EIO;
|
2010-08-09 18:37:00 +08:00
|
|
|
goto failed_req_irq;
|
2010-08-06 18:48:21 +08:00
|
|
|
}
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* support for multi nand
|
|
|
|
* MTD known nothing about multi nand, so we should tell it
|
|
|
|
* the real pagesize and anything necessery
|
2010-08-06 18:19:09 +08:00
|
|
|
*/
|
|
|
|
denali->devnum = ioread32(denali->flash_reg + DEVICES_CONNECTED);
|
|
|
|
denali->nand.chipsize <<= (denali->devnum - 1);
|
|
|
|
denali->nand.page_shift += (denali->devnum - 1);
|
|
|
|
denali->nand.pagemask = (denali->nand.chipsize >>
|
|
|
|
denali->nand.page_shift) - 1;
|
|
|
|
denali->nand.bbt_erase_shift += (denali->devnum - 1);
|
|
|
|
denali->nand.phys_erase_shift = denali->nand.bbt_erase_shift;
|
|
|
|
denali->nand.chip_shift += (denali->devnum - 1);
|
2015-12-11 22:06:00 +08:00
|
|
|
mtd->writesize <<= (denali->devnum - 1);
|
|
|
|
mtd->oobsize <<= (denali->devnum - 1);
|
|
|
|
mtd->erasesize <<= (denali->devnum - 1);
|
|
|
|
mtd->size = denali->nand.numchips * denali->nand.chipsize;
|
2010-08-06 18:19:09 +08:00
|
|
|
denali->bbtskipbytes *= denali->devnum;
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* second stage of the NAND scan
|
2010-08-05 23:06:04 +08:00
|
|
|
* this stage requires information regarding ECC and
|
2014-09-09 10:01:51 +08:00
|
|
|
* bad block management.
|
|
|
|
*/
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* Bad block management */
|
|
|
|
denali->nand.bbt_td = &bbt_main_descr;
|
|
|
|
denali->nand.bbt_md = &bbt_mirror_descr;
|
|
|
|
|
|
|
|
/* skip the scan for now until we have OOB read and write support */
|
2011-06-01 07:31:23 +08:00
|
|
|
denali->nand.bbt_options |= NAND_BBT_USE_FLASH;
|
2011-06-01 07:31:22 +08:00
|
|
|
denali->nand.options |= NAND_SKIP_BBTSCAN;
|
2010-05-13 22:57:33 +08:00
|
|
|
denali->nand.ecc.mode = NAND_ECC_HW_SYNDROME;
|
|
|
|
|
2015-01-14 23:38:50 +08:00
|
|
|
/* no subpage writes on denali */
|
|
|
|
denali->nand.options |= NAND_NO_SUBPAGE_WRITE;
|
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Denali Controller only support 15bit and 8bit ECC in MRST,
|
2010-08-06 18:02:03 +08:00
|
|
|
* so just let controller do 15bit ECC for MLC and 8bit ECC for
|
|
|
|
* SLC if possible.
|
|
|
|
* */
|
2013-09-25 14:58:10 +08:00
|
|
|
if (!nand_is_slc(&denali->nand) &&
|
2015-12-11 22:06:00 +08:00
|
|
|
(mtd->oobsize > (denali->bbtskipbytes +
|
|
|
|
ECC_15BITS * (mtd->writesize /
|
2010-08-06 18:02:03 +08:00
|
|
|
ECC_SECTOR_SIZE)))) {
|
|
|
|
/* if MLC OOB size is large enough, use 15bit ECC*/
|
2012-03-12 05:21:11 +08:00
|
|
|
denali->nand.ecc.strength = 15;
|
2010-08-06 18:02:03 +08:00
|
|
|
denali->nand.ecc.bytes = ECC_15BITS;
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(15, denali->flash_reg + ECC_CORRECTION);
|
2015-12-11 22:06:00 +08:00
|
|
|
} else if (mtd->oobsize < (denali->bbtskipbytes +
|
|
|
|
ECC_8BITS * (mtd->writesize /
|
2010-08-06 18:02:03 +08:00
|
|
|
ECC_SECTOR_SIZE))) {
|
2014-09-16 19:04:25 +08:00
|
|
|
pr_err("Your NAND chip OOB is not large enough to contain 8bit ECC correction codes");
|
2010-08-09 18:37:00 +08:00
|
|
|
goto failed_req_irq;
|
2010-08-06 18:02:03 +08:00
|
|
|
} else {
|
2012-03-12 05:21:11 +08:00
|
|
|
denali->nand.ecc.strength = 8;
|
2010-08-06 18:02:03 +08:00
|
|
|
denali->nand.ecc.bytes = ECC_8BITS;
|
2010-08-09 23:59:23 +08:00
|
|
|
iowrite32(8, denali->flash_reg + ECC_CORRECTION);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2016-02-04 03:00:11 +08:00
|
|
|
mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
|
2010-08-06 18:19:09 +08:00
|
|
|
denali->nand.ecc.bytes *= denali->devnum;
|
2012-03-12 05:21:11 +08:00
|
|
|
denali->nand.ecc.strength *= denali->devnum;
|
2010-08-06 18:02:03 +08:00
|
|
|
|
2014-09-09 10:01:51 +08:00
|
|
|
/*
|
|
|
|
* Let driver know the total blocks number and how many blocks
|
|
|
|
* contained by each nand chip. blksperchip will help driver to
|
|
|
|
* know how many blocks is taken by FW.
|
|
|
|
*/
|
2015-12-11 22:06:00 +08:00
|
|
|
denali->totalblks = mtd->size >> denali->nand.phys_erase_shift;
|
2010-08-06 18:48:21 +08:00
|
|
|
denali->blksperchip = denali->totalblks / denali->nand.numchips;
|
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
/* override the default read operations */
|
2010-08-06 18:19:09 +08:00
|
|
|
denali->nand.ecc.size = ECC_SECTOR_SIZE * denali->devnum;
|
2010-05-13 22:57:33 +08:00
|
|
|
denali->nand.ecc.read_page = denali_read_page;
|
|
|
|
denali->nand.ecc.read_page_raw = denali_read_page_raw;
|
|
|
|
denali->nand.ecc.write_page = denali_write_page;
|
|
|
|
denali->nand.ecc.write_page_raw = denali_write_page_raw;
|
|
|
|
denali->nand.ecc.read_oob = denali_read_oob;
|
|
|
|
denali->nand.ecc.write_oob = denali_write_oob;
|
2014-05-07 07:02:19 +08:00
|
|
|
denali->nand.erase = denali_erase;
|
2010-05-13 22:57:33 +08:00
|
|
|
|
2015-12-11 22:06:00 +08:00
|
|
|
if (nand_scan_tail(mtd)) {
|
2010-05-13 22:57:33 +08:00
|
|
|
ret = -ENXIO;
|
2010-08-09 18:37:00 +08:00
|
|
|
goto failed_req_irq;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
|
2015-12-11 22:06:00 +08:00
|
|
|
ret = mtd_device_register(mtd, NULL, 0);
|
2010-05-13 22:57:33 +08:00
|
|
|
if (ret) {
|
2012-09-28 00:58:05 +08:00
|
|
|
dev_err(denali->dev, "Spectra: Failed to register MTD: %d\n",
|
2010-08-10 00:16:51 +08:00
|
|
|
ret);
|
2010-08-09 18:37:00 +08:00
|
|
|
goto failed_req_irq;
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
|
2010-08-09 18:37:00 +08:00
|
|
|
failed_req_irq:
|
2012-09-28 00:58:05 +08:00
|
|
|
denali_irq_cleanup(denali->irq, denali);
|
|
|
|
|
2010-05-13 22:57:33 +08:00
|
|
|
return ret;
|
|
|
|
}
|
2012-09-28 00:58:05 +08:00
|
|
|
EXPORT_SYMBOL(denali_init);
|
2010-05-13 22:57:33 +08:00
|
|
|
|
|
|
|
/* driver exit point */
|
2012-09-28 00:58:05 +08:00
|
|
|
void denali_remove(struct denali_nand_info *denali)
|
2010-05-13 22:57:33 +08:00
|
|
|
{
|
2015-12-11 22:06:00 +08:00
|
|
|
struct mtd_info *mtd = nand_to_mtd(&denali->nand);
|
2015-12-11 22:02:34 +08:00
|
|
|
/*
|
|
|
|
* Pre-compute DMA buffer size to avoid any problems in case
|
|
|
|
* nand_release() ever changes in a way that mtd->writesize and
|
|
|
|
* mtd->oobsize are not reliable after this call.
|
|
|
|
*/
|
2015-12-11 22:06:00 +08:00
|
|
|
int bufsize = mtd->writesize + mtd->oobsize;
|
2015-12-11 22:02:34 +08:00
|
|
|
|
2015-12-11 22:06:00 +08:00
|
|
|
nand_release(mtd);
|
2012-09-28 00:58:05 +08:00
|
|
|
denali_irq_cleanup(denali->irq, denali);
|
2015-12-11 22:02:34 +08:00
|
|
|
dma_unmap_single(denali->dev, denali->buf.dma_buf, bufsize,
|
2014-09-16 19:04:25 +08:00
|
|
|
DMA_BIDIRECTIONAL);
|
2010-05-13 22:57:33 +08:00
|
|
|
}
|
2012-09-28 00:58:05 +08:00
|
|
|
EXPORT_SYMBOL(denali_remove);
|