2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2000, 2001 Broadcom Corporation
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These are routines to set up and handle interrupts from the
|
|
|
|
* sb1250 general purpose timer 0. We're using the timer as a
|
|
|
|
* system clock, so we set it up to run at 100 Hz. On every
|
|
|
|
* interrupt, we update our idea of what the time of day is,
|
|
|
|
* then call do_timer() in the architecture-independent kernel
|
|
|
|
* code to do general bookkeeping (e.g. update jiffies, run
|
|
|
|
* bottom halves, etc.)
|
|
|
|
*/
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/addrspace.h>
|
|
|
|
#include <asm/time.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
#include <asm/sibyte/sb1250.h>
|
|
|
|
#include <asm/sibyte/sb1250_regs.h>
|
|
|
|
#include <asm/sibyte/sb1250_int.h>
|
|
|
|
#include <asm/sibyte/sb1250_scd.h>
|
|
|
|
|
|
|
|
|
|
|
|
#define IMR_IP2_VAL K_INT_MAP_I0
|
|
|
|
#define IMR_IP3_VAL K_INT_MAP_I1
|
|
|
|
#define IMR_IP4_VAL K_INT_MAP_I2
|
|
|
|
|
2006-03-15 08:03:29 +08:00
|
|
|
#define SB1250_HPT_NUM 3
|
|
|
|
#define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
|
|
|
|
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
extern int sb1250_steal_irq(int irq);
|
|
|
|
|
2006-11-11 23:10:28 +08:00
|
|
|
static cycle_t sb1250_hpt_read(void);
|
2006-03-15 08:03:29 +08:00
|
|
|
|
|
|
|
void __init sb1250_hpt_setup(void)
|
|
|
|
{
|
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
|
|
|
if (!cpu) {
|
|
|
|
/* Setup hpt using timer #3 but do not enable irq for it */
|
|
|
|
__raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
|
|
|
|
__raw_writeq(SB1250_HPT_VALUE,
|
|
|
|
IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_INIT)));
|
|
|
|
__raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
|
|
|
|
IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
|
|
|
|
|
2006-10-23 23:21:27 +08:00
|
|
|
mips_hpt_frequency = V_SCD_TIMER_FREQ;
|
2006-11-11 23:10:28 +08:00
|
|
|
clocksource_mips.read = sb1250_hpt_read;
|
|
|
|
clocksource_mips.mask = M_SCD_TIMER_INIT;
|
2006-03-15 08:03:29 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
void sb1250_time_init(void)
|
|
|
|
{
|
|
|
|
int cpu = smp_processor_id();
|
|
|
|
int irq = K_INT_TIMER_0+cpu;
|
|
|
|
|
2006-03-15 08:03:29 +08:00
|
|
|
/* Only have 4 general purpose timers, and we use last one as hpt */
|
|
|
|
if (cpu > 2) {
|
2005-04-17 06:20:36 +08:00
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
|
|
|
|
sb1250_mask_irq(cpu, irq);
|
|
|
|
|
|
|
|
/* Map the timer interrupt to ip[4] of this cpu */
|
2005-02-23 05:51:30 +08:00
|
|
|
__raw_writeq(IMR_IP4_VAL,
|
|
|
|
IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
|
|
|
|
(irq << 3)));
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/* the general purpose timer ticks at 1 Mhz independent if the rest of the system */
|
|
|
|
/* Disable the timer and set up the count */
|
2005-02-23 05:51:30 +08:00
|
|
|
__raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
|
2005-04-17 06:20:36 +08:00
|
|
|
#ifdef CONFIG_SIMULATION
|
2006-03-15 07:52:47 +08:00
|
|
|
__raw_writeq((50000 / HZ) - 1,
|
2005-02-23 05:51:30 +08:00
|
|
|
IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
|
2005-04-17 06:20:36 +08:00
|
|
|
#else
|
2006-03-15 07:52:47 +08:00
|
|
|
__raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1,
|
2005-02-23 05:51:30 +08:00
|
|
|
IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Set the timer running */
|
2005-02-23 05:51:30 +08:00
|
|
|
__raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
|
|
|
|
IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
sb1250_unmask_irq(cpu, irq);
|
|
|
|
sb1250_steal_irq(irq);
|
|
|
|
/*
|
|
|
|
* This interrupt is "special" in that it doesn't use the request_irq
|
|
|
|
* way to hook the irq line. The timer interrupt is initialized early
|
|
|
|
* enough to make this a major pain, and it's also firing enough to
|
|
|
|
* warrant a bit of special case code. sb1250_timer_interrupt is
|
|
|
|
* called directly from irq_handler.S when IP[4] is set during an
|
|
|
|
* interrupt
|
|
|
|
*/
|
|
|
|
}
|
|
|
|
|
2006-10-08 02:44:33 +08:00
|
|
|
void sb1250_timer_interrupt(void)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
int cpu = smp_processor_id();
|
|
|
|
int irq = K_INT_TIMER_0 + cpu;
|
|
|
|
|
2006-03-15 08:03:29 +08:00
|
|
|
/* ACK interrupt */
|
2005-02-23 05:51:30 +08:00
|
|
|
____raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
|
|
|
|
IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
if (cpu == 0) {
|
2005-08-17 02:11:07 +08:00
|
|
|
/*
|
|
|
|
* CPU 0 handles the global timer interrupt job
|
|
|
|
*/
|
2006-10-08 02:44:33 +08:00
|
|
|
ll_timer_interrupt(irq);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
2005-08-17 02:11:07 +08:00
|
|
|
else {
|
|
|
|
/*
|
|
|
|
* other CPUs should just do profiling and process accounting
|
|
|
|
*/
|
2006-10-08 02:44:33 +08:00
|
|
|
ll_local_timer_interrupt(irq);
|
2005-08-17 02:11:07 +08:00
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2006-03-15 08:03:29 +08:00
|
|
|
* The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
|
2006-10-23 23:21:27 +08:00
|
|
|
* again.
|
2005-04-17 06:20:36 +08:00
|
|
|
*/
|
2006-11-11 23:10:28 +08:00
|
|
|
static cycle_t sb1250_hpt_read(void)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2006-03-15 08:03:29 +08:00
|
|
|
unsigned int count;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2006-03-15 08:03:29 +08:00
|
|
|
count = G_SCD_TIMER_CNT(__raw_readq(IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT))));
|
|
|
|
|
2006-10-23 23:21:27 +08:00
|
|
|
return SB1250_HPT_VALUE - count;
|
2006-03-15 08:03:29 +08:00
|
|
|
}
|