2019-05-27 14:55:21 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2013-04-19 01:23:22 +08:00
|
|
|
/*
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 ARM Limited
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/amba/sp810.h>
|
2015-06-20 06:00:46 +08:00
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/clk.h>
|
2013-04-19 01:23:22 +08:00
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/err.h>
|
2019-04-19 06:20:22 +08:00
|
|
|
#include <linux/io.h>
|
2013-04-19 01:23:22 +08:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
|
|
|
|
#define to_clk_sp810_timerclken(_hw) \
|
|
|
|
container_of(_hw, struct clk_sp810_timerclken, hw)
|
|
|
|
|
|
|
|
struct clk_sp810;
|
|
|
|
|
|
|
|
struct clk_sp810_timerclken {
|
|
|
|
struct clk_hw hw;
|
|
|
|
struct clk *clk;
|
|
|
|
struct clk_sp810 *sp810;
|
|
|
|
int channel;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct clk_sp810 {
|
|
|
|
struct device_node *node;
|
|
|
|
void __iomem *base;
|
|
|
|
spinlock_t lock;
|
|
|
|
struct clk_sp810_timerclken timerclken[4];
|
|
|
|
};
|
|
|
|
|
|
|
|
static u8 clk_sp810_timerclken_get_parent(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct clk_sp810_timerclken *timerclken = to_clk_sp810_timerclken(hw);
|
|
|
|
u32 val = readl(timerclken->sp810->base + SCCTRL);
|
|
|
|
|
|
|
|
return !!(val & (1 << SCCTRL_TIMERENnSEL_SHIFT(timerclken->channel)));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int clk_sp810_timerclken_set_parent(struct clk_hw *hw, u8 index)
|
|
|
|
{
|
|
|
|
struct clk_sp810_timerclken *timerclken = to_clk_sp810_timerclken(hw);
|
|
|
|
struct clk_sp810 *sp810 = timerclken->sp810;
|
|
|
|
u32 val, shift = SCCTRL_TIMERENnSEL_SHIFT(timerclken->channel);
|
|
|
|
unsigned long flags = 0;
|
|
|
|
|
|
|
|
if (WARN_ON(index > 1))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&sp810->lock, flags);
|
|
|
|
|
|
|
|
val = readl(sp810->base + SCCTRL);
|
|
|
|
val &= ~(1 << shift);
|
|
|
|
val |= index << shift;
|
|
|
|
writel(val, sp810->base + SCCTRL);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&sp810->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops clk_sp810_timerclken_ops = {
|
|
|
|
.get_parent = clk_sp810_timerclken_get_parent,
|
|
|
|
.set_parent = clk_sp810_timerclken_set_parent,
|
|
|
|
};
|
|
|
|
|
2013-10-08 19:17:44 +08:00
|
|
|
static struct clk *clk_sp810_timerclken_of_get(struct of_phandle_args *clkspec,
|
2013-04-19 01:23:22 +08:00
|
|
|
void *data)
|
|
|
|
{
|
|
|
|
struct clk_sp810 *sp810 = data;
|
|
|
|
|
2015-07-29 18:17:06 +08:00
|
|
|
if (WARN_ON(clkspec->args_count != 1 ||
|
|
|
|
clkspec->args[0] >= ARRAY_SIZE(sp810->timerclken)))
|
2013-04-19 01:23:22 +08:00
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return sp810->timerclken[clkspec->args[0]].clk;
|
|
|
|
}
|
|
|
|
|
2015-05-02 04:02:26 +08:00
|
|
|
static void __init clk_sp810_of_setup(struct device_node *node)
|
2013-04-19 01:23:22 +08:00
|
|
|
{
|
|
|
|
struct clk_sp810 *sp810 = kzalloc(sizeof(*sp810), GFP_KERNEL);
|
|
|
|
const char *parent_names[2];
|
2015-07-31 08:20:57 +08:00
|
|
|
int num = ARRAY_SIZE(parent_names);
|
2013-04-19 01:23:22 +08:00
|
|
|
char name[12];
|
|
|
|
struct clk_init_data init;
|
2016-02-24 16:39:11 +08:00
|
|
|
static int instance;
|
2013-04-19 01:23:22 +08:00
|
|
|
int i;
|
2015-07-31 08:20:57 +08:00
|
|
|
bool deprecated;
|
2013-04-19 01:23:22 +08:00
|
|
|
|
2015-11-20 16:52:28 +08:00
|
|
|
if (!sp810)
|
2013-04-19 01:23:22 +08:00
|
|
|
return;
|
|
|
|
|
2015-07-31 08:20:57 +08:00
|
|
|
if (of_clk_parent_fill(node, parent_names, num) != num) {
|
2013-04-19 01:23:22 +08:00
|
|
|
pr_warn("Failed to obtain parent clocks for SP810!\n");
|
2015-11-16 21:46:40 +08:00
|
|
|
kfree(sp810);
|
2013-04-19 01:23:22 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
sp810->node = node;
|
|
|
|
sp810->base = of_iomap(node, 0);
|
|
|
|
spin_lock_init(&sp810->lock);
|
|
|
|
|
|
|
|
init.name = name;
|
|
|
|
init.ops = &clk_sp810_timerclken_ops;
|
2018-12-01 03:07:30 +08:00
|
|
|
init.flags = 0;
|
2013-04-19 01:23:22 +08:00
|
|
|
init.parent_names = parent_names;
|
2015-07-31 08:20:57 +08:00
|
|
|
init.num_parents = num;
|
|
|
|
|
|
|
|
deprecated = !of_find_property(node, "assigned-clock-parents", NULL);
|
2013-04-19 01:23:22 +08:00
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(sp810->timerclken); i++) {
|
2016-02-24 16:39:11 +08:00
|
|
|
snprintf(name, sizeof(name), "sp810_%d_%d", instance, i);
|
2013-04-19 01:23:22 +08:00
|
|
|
|
|
|
|
sp810->timerclken[i].sp810 = sp810;
|
|
|
|
sp810->timerclken[i].channel = i;
|
|
|
|
sp810->timerclken[i].hw.init = &init;
|
|
|
|
|
2015-07-31 08:20:57 +08:00
|
|
|
/*
|
|
|
|
* If DT isn't setting the parent, force it to be
|
|
|
|
* the 1 MHz clock without going through the framework.
|
|
|
|
* We do this before clk_register() so that it can determine
|
|
|
|
* the parent and setup the tree properly.
|
|
|
|
*/
|
|
|
|
if (deprecated)
|
|
|
|
init.ops->set_parent(&sp810->timerclken[i].hw, 1);
|
|
|
|
|
2013-04-19 01:23:22 +08:00
|
|
|
sp810->timerclken[i].clk = clk_register(NULL,
|
|
|
|
&sp810->timerclken[i].hw);
|
|
|
|
WARN_ON(IS_ERR(sp810->timerclken[i].clk));
|
|
|
|
}
|
|
|
|
|
|
|
|
of_clk_add_provider(node, clk_sp810_timerclken_of_get, sp810);
|
2016-02-24 16:39:11 +08:00
|
|
|
instance++;
|
2013-04-19 01:23:22 +08:00
|
|
|
}
|
|
|
|
CLK_OF_DECLARE(sp810, "arm,sp810", clk_sp810_of_setup);
|