2010-02-23 13:09:32 +08:00
|
|
|
/*
|
|
|
|
* omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
|
|
|
|
*
|
2011-07-10 09:14:05 +08:00
|
|
|
* Copyright (C) 2009-2011 Nokia Corporation
|
2012-04-19 18:04:31 +08:00
|
|
|
* Copyright (C) 2012 Texas Instruments, Inc.
|
2010-02-23 13:09:32 +08:00
|
|
|
* Paul Walmsley
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* The data in this file should be completely autogeneratable from
|
|
|
|
* the TI hardware database or other technical documentation.
|
|
|
|
*
|
|
|
|
* XXX these should be marked initdata for multi-OMAP kernels
|
|
|
|
*/
|
2012-10-09 00:11:22 +08:00
|
|
|
|
|
|
|
#include <linux/i2c-omap.h>
|
2012-04-25 18:36:20 +08:00
|
|
|
#include <linux/power/smartreflex.h>
|
2012-08-31 06:37:24 +08:00
|
|
|
#include <linux/platform_data/gpio-omap.h>
|
2012-04-25 18:36:20 +08:00
|
|
|
|
2012-12-01 00:41:50 +08:00
|
|
|
#include <linux/omap-dma.h>
|
2012-09-21 02:42:04 +08:00
|
|
|
#include "l3_3xxx.h"
|
2012-09-21 02:42:10 +08:00
|
|
|
#include "l4_3xxx.h"
|
2012-08-24 21:21:06 +08:00
|
|
|
#include <linux/platform_data/asoc-ti-mcbsp.h>
|
|
|
|
#include <linux/platform_data/spi-omap2-mcspi.h>
|
2012-11-03 03:24:14 +08:00
|
|
|
#include <linux/platform_data/iommu-omap.h>
|
2013-01-29 07:21:58 +08:00
|
|
|
#include <linux/platform_data/mailbox-omap.h>
|
2011-02-23 15:14:05 +08:00
|
|
|
#include <plat/dmtimer.h>
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2012-09-21 02:40:52 +08:00
|
|
|
#include "am35xx.h"
|
2012-08-28 08:43:01 +08:00
|
|
|
|
2012-09-01 01:59:07 +08:00
|
|
|
#include "soc.h"
|
2012-10-03 08:41:35 +08:00
|
|
|
#include "omap_hwmod.h"
|
2010-02-23 13:09:34 +08:00
|
|
|
#include "omap_hwmod_common_data.h"
|
2010-02-23 13:09:32 +08:00
|
|
|
#include "prm-regbits-34xx.h"
|
2010-09-23 22:32:38 +08:00
|
|
|
#include "cm-regbits-34xx.h"
|
2012-10-16 05:03:51 +08:00
|
|
|
|
2012-10-09 00:11:22 +08:00
|
|
|
#include "i2c.h"
|
2012-10-16 03:09:43 +08:00
|
|
|
#include "mmc.h"
|
OMAP2+: wd_timer: disable on boot via hwmod postsetup mechanism
The OMAP watchdog timer IP blocks require a specific set of register
writes to occur before they will be disabled[1], even if the device
clocks appear to be disabled in the CM_*CLKEN registers. In the MPU
watchdog case, failure to execute this reset sequence will eventually
cause the watchdog to reset the OMAP unexpectedly.
Previously, the code to disable this watchdog was manually called from
mach-omap2/devices.c during device initialization. This causes the
watchdog to be unconditionally disabled for a portion of kernel
initialization. This should be controllable by the board-*.c files,
since some system integrators will want full watchdog coverage of
kernel initialization. Also, the watchdog disable code was not
connected to the hwmod shutdown code. This means that calling
omap_hwmod_shutdown() will not, in fact, disable the watchdog, and the
goal of omap_hwmod_shutdown() is to be able to shutdown any on-chip
OMAP device.
To resolve the latter problem, populate the pre_shutdown pointer in
the watchdog timer hwmod classes with a function that executes the
watchdog shutdown sequence. This allows the hwmod code to fully
disable the watchdog.
Then, to allow some board files to support watchdog coverage
throughout kernel initialization, add common code to mach-omap2/io.c
to cause the MPU watchdog to be disabled on boot unless a board file
specifically requests it to remain enabled. Board files can do this
by changing the watchdog timer hwmod's postsetup state between the
omap2_init_common_infrastructure() and omap2_init_common_devices()
function calls.
1. OMAP34xx Multimedia Device Silicon Revision 3.1.x Rev. ZH
[SWPU222H], Section 16.4.3.6, "Start/Stop Sequence for WDTs (Using
WDTi.WSPR Register)"
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Kevin Hilman <khilman@deeprootsystems.com>
Cc: Charulatha Varadarajan <charu@ti.com>
2010-12-22 06:39:15 +08:00
|
|
|
#include "wd_timer.h"
|
2012-10-16 03:50:46 +08:00
|
|
|
#include "serial.h"
|
2010-02-23 13:09:32 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* OMAP3xxx hardware module integration data
|
|
|
|
*
|
2012-04-19 18:04:33 +08:00
|
|
|
* All of the data in this section should be autogeneratable from the
|
2010-02-23 13:09:32 +08:00
|
|
|
* TI hardware database or other technical documentation. Data that
|
|
|
|
* is driver-specific or driver-kernel integration-specific belongs
|
|
|
|
* elsewhere.
|
|
|
|
*/
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* IP blocks
|
|
|
|
*/
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L3 */
|
2011-02-09 00:43:37 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 9 + OMAP_INTC_START, },
|
|
|
|
{ .irq = 10 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2011-02-09 00:43:37 +08:00
|
|
|
};
|
|
|
|
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod omap3xxx_l3_main_hwmod = {
|
2010-07-27 06:34:29 +08:00
|
|
|
.name = "l3_main",
|
2010-02-23 13:09:34 +08:00
|
|
|
.class = &l3_hwmod_class,
|
2011-07-10 09:14:07 +08:00
|
|
|
.mpu_irqs = omap3xxx_l3_main_irqs,
|
2010-07-27 06:34:28 +08:00
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_core_hwmod = {
|
|
|
|
.name = "l4_core",
|
|
|
|
.class = &l4_hwmod_class,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2011-02-17 14:37:18 +08:00
|
|
|
};
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 PER */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_per_hwmod = {
|
|
|
|
.name = "l4_per",
|
|
|
|
.class = &l4_hwmod_class,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2011-02-17 14:37:19 +08:00
|
|
|
};
|
2012-04-19 18:04:33 +08:00
|
|
|
|
|
|
|
/* L4 WKUP */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
|
|
|
|
.name = "l4_wkup",
|
|
|
|
.class = &l4_hwmod_class,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 SEC */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
|
|
|
|
.name = "l4_sec",
|
|
|
|
.class = &l4_hwmod_class,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2012-04-19 18:03:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* MPU */
|
2012-09-24 07:28:29 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {
|
2012-10-08 03:09:59 +08:00
|
|
|
{ .name = "pmu", .irq = 3 + OMAP_INTC_START },
|
2012-09-24 07:28:29 +08:00
|
|
|
{ .irq = -1 }
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mpu_hwmod = {
|
|
|
|
.name = "mpu",
|
2012-09-24 07:28:29 +08:00
|
|
|
.mpu_irqs = omap3xxx_mpu_irqs,
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &mpu_hwmod_class,
|
|
|
|
.main_clk = "arm_fck",
|
2011-03-02 05:12:56 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* IVA2 (IVA2) */
|
2012-04-19 18:04:37 +08:00
|
|
|
static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
|
2012-09-04 01:50:52 +08:00
|
|
|
{ .name = "logic", .rst_shift = 0, .st_shift = 8 },
|
|
|
|
{ .name = "seq0", .rst_shift = 1, .st_shift = 9 },
|
|
|
|
{ .name = "seq1", .rst_shift = 2, .st_shift = 10 },
|
2012-04-19 18:04:37 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_iva_hwmod = {
|
|
|
|
.name = "iva",
|
|
|
|
.class = &iva_hwmod_class,
|
2012-04-19 18:04:37 +08:00
|
|
|
.clkdm_name = "iva2_clkdm",
|
|
|
|
.rst_lines = omap3xxx_iva_resets,
|
|
|
|
.rst_lines_cnt = ARRAY_SIZE(omap3xxx_iva_resets),
|
|
|
|
.main_clk = "iva2_ck",
|
2012-09-04 01:50:52 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = OMAP3430_IVA2_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
|
|
|
|
}
|
|
|
|
},
|
2012-04-19 18:03:51 +08:00
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:28 +08:00
|
|
|
/*
|
|
|
|
* 'debugss' class
|
|
|
|
* debug and emulation sub system
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {
|
|
|
|
.name = "debugss",
|
|
|
|
};
|
|
|
|
|
|
|
|
/* debugss */
|
|
|
|
static struct omap_hwmod omap3xxx_debugss_hwmod = {
|
|
|
|
.name = "debugss",
|
|
|
|
.class = &omap3xxx_debugss_hwmod_class,
|
|
|
|
.clkdm_name = "emu_clkdm",
|
|
|
|
.main_clk = "emu_src_ck",
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer class */
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
2012-08-29 01:49:39 +08:00
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
2012-08-29 01:55:27 +08:00
|
|
|
SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
|
|
|
|
SYSS_HAS_RESET_STATUS),
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.clockact = CLOCKACT_TEST_ICLK,
|
2012-04-19 18:04:33 +08:00
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2011-03-02 05:12:56 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
|
|
|
|
.name = "timer",
|
|
|
|
.sysc = &omap3xxx_timer_sysc,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* secure timers dev attribute */
|
|
|
|
static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
|
2012-06-06 01:34:53 +08:00
|
|
|
.timer_capability = OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* always-on timers dev attribute */
|
|
|
|
static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
|
|
|
|
.timer_capability = OMAP_TIMER_ALWON,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* pwm timers dev attribute */
|
|
|
|
static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
|
|
|
|
.timer_capability = OMAP_TIMER_HAS_PWM,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:27 +08:00
|
|
|
/* timers with DSP interrupt dev attribute */
|
|
|
|
static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
|
|
|
|
.timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* pwm timers with DSP interrupt dev attribute */
|
|
|
|
static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
|
|
|
|
.timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer1 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer1_hwmod = {
|
|
|
|
.name = "timer1",
|
|
|
|
.mpu_irqs = omap2_timer1_mpu_irqs,
|
|
|
|
.main_clk = "gpt1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
|
|
|
|
},
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &capability_alwon_dev_attr,
|
2012-08-29 01:49:39 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer2 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer2_hwmod = {
|
|
|
|
.name = "timer2",
|
|
|
|
.mpu_irqs = omap2_timer2_mpu_irqs,
|
|
|
|
.main_clk = "gpt2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT2_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
2012-08-29 01:49:39 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer3 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer3_hwmod = {
|
|
|
|
.name = "timer3",
|
|
|
|
.mpu_irqs = omap2_timer3_mpu_irqs,
|
|
|
|
.main_clk = "gpt3_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT3_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer4 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer4_hwmod = {
|
|
|
|
.name = "timer4",
|
|
|
|
.mpu_irqs = omap2_timer4_mpu_irqs,
|
|
|
|
.main_clk = "gpt4_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT4_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer5 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer5_hwmod = {
|
|
|
|
.name = "timer5",
|
|
|
|
.mpu_irqs = omap2_timer5_mpu_irqs,
|
|
|
|
.main_clk = "gpt5_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT5_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
|
|
|
|
},
|
2011-10-19 02:47:41 +08:00
|
|
|
},
|
2012-09-24 07:28:27 +08:00
|
|
|
.dev_attr = &capability_dsp_dev_attr,
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2011-10-19 02:47:41 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer6 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer6_hwmod = {
|
|
|
|
.name = "timer6",
|
|
|
|
.mpu_irqs = omap2_timer6_mpu_irqs,
|
|
|
|
.main_clk = "gpt6_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT6_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
2012-09-24 07:28:27 +08:00
|
|
|
.dev_attr = &capability_dsp_dev_attr,
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2011-10-19 02:47:41 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer7 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer7_hwmod = {
|
|
|
|
.name = "timer7",
|
|
|
|
.mpu_irqs = omap2_timer7_mpu_irqs,
|
|
|
|
.main_clk = "gpt7_fck",
|
|
|
|
.prcm = {
|
2010-09-21 22:07:13 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT7_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
|
|
|
|
},
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
2012-09-24 07:28:27 +08:00
|
|
|
.dev_attr = &capability_dsp_dev_attr,
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer8 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer8_hwmod = {
|
|
|
|
.name = "timer8",
|
|
|
|
.mpu_irqs = omap2_timer8_mpu_irqs,
|
|
|
|
.main_clk = "gpt8_fck",
|
|
|
|
.prcm = {
|
2010-09-21 22:07:13 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT8_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
|
|
|
|
},
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
2012-09-24 07:28:27 +08:00
|
|
|
.dev_attr = &capability_dsp_pwm_dev_attr,
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer9 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer9_hwmod = {
|
|
|
|
.name = "timer9",
|
|
|
|
.mpu_irqs = omap2_timer9_mpu_irqs,
|
|
|
|
.main_clk = "gpt9_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT9_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
|
|
|
|
},
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &capability_pwm_dev_attr,
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer10 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer10_hwmod = {
|
|
|
|
.name = "timer10",
|
|
|
|
.mpu_irqs = omap2_timer10_mpu_irqs,
|
|
|
|
.main_clk = "gpt10_fck",
|
|
|
|
.prcm = {
|
2010-09-21 22:07:13 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT10_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
|
|
|
|
},
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &capability_pwm_dev_attr,
|
2012-08-29 01:49:39 +08:00
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer11 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer11_hwmod = {
|
|
|
|
.name = "timer11",
|
|
|
|
.mpu_irqs = omap2_timer11_mpu_irqs,
|
|
|
|
.main_clk = "gpt11_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT11_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.dev_attr = &capability_pwm_dev_attr,
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2012-03-01 06:33:43 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* timer12 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 95 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-03-01 06:33:43 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_timer12_hwmod = {
|
|
|
|
.name = "timer12",
|
|
|
|
.mpu_irqs = omap3xxx_timer12_mpu_irqs,
|
|
|
|
.main_clk = "gpt12_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT12_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
|
|
|
|
},
|
2010-05-30 00:32:24 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &capability_secure_dev_attr,
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
ARM: OMAP2+: Don't use __omap_dm_timer_reset()
Currently OMAP2+ devices are using the function __omap_dm_timer_reset() to
configure the clock-activity, idle, wakeup-enable and auto-idle fields in the
timer OCP_CFG register. The name of the function is mis-leading because this
function does not actually perform a reset of the timer.
For OMAP2+ devices, HWMOD is responsible for reseting and configuring the
timer OCP_CFG register. Therefore, do not use __omap_dm_timer_reset() for
OMAP2+ devices and rely on HWMOD. Furthermore, some timer instances do not
have the fields clock-activity, wakeup-enable and auto-idle and so this
function could configure the OCP_CFG register incorrectly.
Currently HWMOD is not configuring the clock-activity field in the OCP_CFG
register for timers that have this field. Commit 0f0d080 (ARM: OMAP: DMTimer:
Use posted mode) configures the clock-activity field to keep the f-clk enabled
so that the wake-up capability is enabled. Therefore, add the appropriate flags
to the timer HWMOD structures to configure this field in the same way.
For OMAP2/3 devices all dmtimers have the clock-activity field, where as for
OMAP4 devices, only dmtimer 1, 2 and 10 have the clock-activity field.
Verified on OMAP2420 H4, OMAP3430 Beagle and OMAP4430 Panda that HWMOD is
configuring the dmtimer OCP_CFG register as expected for clock-events timer.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-07-12 02:00:13 +08:00
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* 'wd_timer' class
|
|
|
|
* 32-bit watchdog upward counter that generates a pulse on the reset pin on
|
|
|
|
* overflow condition
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* I2C common */
|
|
|
|
static struct omap_hwmod_class_sysconfig i2c_sysc = {
|
|
|
|
.rev_offs = 0x00,
|
|
|
|
.sysc_offs = 0x20,
|
|
|
|
.syss_offs = 0x10,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.clockact = CLOCKACT_TEST_ICLK,
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
|
|
|
|
.name = "wd_timer",
|
|
|
|
.sysc = &omap3xxx_wd_timer_sysc,
|
ARM: OMAP2+: WDTIMER integration: fix !PM boot crash, disarm timer after hwmod reset
Without runtime PM enabled, hwmod needs to leave all IP blocks in an
enabled state by default so any driver access to the HW will succeed.
This is accomplished by seting the postsetup_state to enabled for all
hwmods during init when runtime PM is disabled.
Currently, we have a special case for WDT in that its postsetup_state
is always set to disabled. This is done so that the WDT is disabled
and the timer is disarmed at boot in case there is no WDT driver.
This also means that when runtime PM is disabled, if a WDT driver *is*
built in the kernel, the kernel will crash on the first access to the
WDT hardware.
We can't simply leave the WDT module enabled, because the timer is
armed by default after reset. That means that if there is no WDT
driver initialzed or loaded before the timer expires, the kernel will
reboot.
To fix this, a custom reset method is added to the watchdog class of
omap_hwmod. This method will *always* disarm the timer after hwmod
reset. The WDT timer then will only be rearmed when/if the driver is
loaded for the WDT. With the timer disarmed by default, we no longer
need a special-case for the postsetup_state of WDT during init, so it
is removed.
Any platforms wishing to ensure the watchdog remains armed across the
entire boot boot can simply disable the reset-on-init feature of the
watchdog hwmod using omap_hwmod_no_setup_reset().
Tested on 3530/Overo, 4430/Panda.
NOTE: on 4430, the hwmod OCP reset does not seem to rearm the timer as
documented in the TRM (and what happens on OMAP3.) I noticed this
because testing the HWMOD_INIT_NO_RESET feature with no driver loaded,
I expected a reboot part way through the boot, but did not see a
reboot. Adding some debug to read the counter, I verified that right
after OCP softreset, the counter is not firing. After writing the
magic start sequence, the timer starts counting. This means that the
timer disarm sequence added here does not seem to be needed for 4430,
but is technically the correct way to ensure the timer is disarmed, so
it is left in for OMAP4.
Special thanks to Paul Walmsley for helping brainstorm ideas to fix
this problem.
Cc: Paul Walmsley <paul@pwsan.com>
Signed-off-by: Kevin Hilman <khilman@ti.com>
Cc: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
[paul@pwsan.com: updated the omap2_wd_timer_reset() function in the
wake of commit 3c55c1baffa5f719eb2ae9729088bc867f972f53 ("ARM:
OMAP2+: hwmod: Revert "ARM: OMAP2+: hwmod: Make omap_hwmod_softreset
wait for reset status""); added kerneldoc; rolled in warning fix from Kevin]
Signed-off-by: Paul Walmsley <paul@pwsan.com>
2012-05-09 01:34:30 +08:00
|
|
|
.pre_shutdown = &omap2_wd_timer_disable,
|
|
|
|
.reset = &omap2_wd_timer_reset,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
|
|
|
|
.name = "wd_timer2",
|
|
|
|
.class = &omap3xxx_wd_timer_hwmod_class,
|
|
|
|
.main_clk = "wdt2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_WDT2_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
/*
|
|
|
|
* XXX: Use software supervised mode, HW supervised smartidle seems to
|
|
|
|
* block CORE power domain idle transitions. Maybe a HW bug in wdt2?
|
|
|
|
*/
|
|
|
|
.flags = HWMOD_SWSUP_SIDLE,
|
|
|
|
};
|
2011-02-17 14:37:18 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* UART1 */
|
|
|
|
static struct omap_hwmod omap3xxx_uart1_hwmod = {
|
|
|
|
.name = "uart1",
|
|
|
|
.mpu_irqs = omap2_uart1_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_uart1_sdma_reqs,
|
|
|
|
.main_clk = "uart1_fck",
|
2013-07-29 13:01:48 +08:00
|
|
|
.flags = DEBUG_TI81XXUART1_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_UART1_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
|
|
|
|
},
|
2011-02-17 14:37:18 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap2_uart_class,
|
2011-02-17 14:37:18 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* UART2 */
|
|
|
|
static struct omap_hwmod omap3xxx_uart2_hwmod = {
|
|
|
|
.name = "uart2",
|
|
|
|
.mpu_irqs = omap2_uart2_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_uart2_sdma_reqs,
|
|
|
|
.main_clk = "uart2_fck",
|
2013-07-29 13:01:48 +08:00
|
|
|
.flags = DEBUG_TI81XXUART2_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_UART2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap2_uart_class,
|
2011-02-17 14:37:18 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* UART3 */
|
|
|
|
static struct omap_hwmod omap3xxx_uart3_hwmod = {
|
|
|
|
.name = "uart3",
|
|
|
|
.mpu_irqs = omap2_uart3_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_uart3_sdma_reqs,
|
|
|
|
.main_clk = "uart3_fck",
|
2013-07-29 13:01:48 +08:00
|
|
|
.flags = DEBUG_OMAP3UART3_FLAGS | DEBUG_TI81XXUART3_FLAGS |
|
|
|
|
HWMOD_SWSUP_SIDLE_ACT,
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_UART3_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
|
|
|
|
},
|
2011-02-17 14:37:19 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap2_uart_class,
|
2011-02-17 14:37:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* UART4 */
|
|
|
|
static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 80 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2011-02-17 14:37:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
|
2013-06-15 16:31:04 +08:00
|
|
|
{ .name = "rx", .dma_req = 82, },
|
|
|
|
{ .name = "tx", .dma_req = 81, },
|
2012-04-19 18:04:33 +08:00
|
|
|
{ .dma_req = -1 }
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap36xx_uart4_hwmod = {
|
|
|
|
.name = "uart4",
|
|
|
|
.mpu_irqs = uart4_mpu_irqs,
|
|
|
|
.sdma_reqs = uart4_sdma_reqs,
|
|
|
|
.main_clk = "uart4_fck",
|
2013-07-29 13:01:48 +08:00
|
|
|
.flags = DEBUG_OMAP3UART4_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3630_EN_UART4_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap2_uart_class,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 84 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:03:53 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {
|
2013-06-15 16:31:04 +08:00
|
|
|
{ .name = "rx", .dma_req = 55, },
|
|
|
|
{ .name = "tx", .dma_req = 54, },
|
2012-06-28 04:53:46 +08:00
|
|
|
{ .dma_req = -1 }
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-06-28 04:53:46 +08:00
|
|
|
/*
|
|
|
|
* XXX AM35xx UART4 cannot complete its softreset without uart1_fck or
|
|
|
|
* uart2_fck being enabled. So we add uart1_fck as an optional clock,
|
|
|
|
* below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET. This really
|
|
|
|
* should not be needed. The functional clock structure of the AM35xx
|
|
|
|
* UART4 is extremely unclear and opaque; it is unclear what the role
|
|
|
|
* of uart1/2_fck is for the UART4. Any clarification from either
|
|
|
|
* empirical testing or the AM3505/3517 hardware designers would be
|
|
|
|
* most welcome.
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {
|
|
|
|
{ .role = "softreset_uart1_fck", .clk = "uart1_fck" },
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod am35xx_uart4_hwmod = {
|
|
|
|
.name = "uart4",
|
|
|
|
.mpu_irqs = am35xx_uart4_mpu_irqs,
|
|
|
|
.sdma_reqs = am35xx_uart4_sdma_reqs,
|
|
|
|
.main_clk = "uart4_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
2012-06-28 04:53:46 +08:00
|
|
|
.module_bit = AM35XX_EN_UART4_SHIFT,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-06-28 04:53:46 +08:00
|
|
|
.idlest_idle_bit = AM35XX_ST_UART4_SHIFT,
|
2012-04-19 18:04:33 +08:00
|
|
|
},
|
|
|
|
},
|
2012-06-28 04:53:46 +08:00
|
|
|
.opt_clks = am35xx_uart4_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(am35xx_uart4_opt_clks),
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap2_uart_class,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class i2c_class = {
|
|
|
|
.name = "i2c",
|
|
|
|
.sysc = &i2c_sysc,
|
|
|
|
.rev = OMAP_I2C_IP_VERSION_1,
|
|
|
|
.reset = &omap_i2c_reset,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
|
|
|
|
{ .name = "dispc", .dma_req = 5 },
|
|
|
|
{ .name = "dsi1", .dma_req = 74 },
|
|
|
|
{ .dma_req = -1 }
|
2012-04-19 18:03:53 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* dss */
|
|
|
|
static struct omap_hwmod_opt_clk dss_opt_clks[] = {
|
|
|
|
/*
|
|
|
|
* The DSS HW needs all DSS clocks enabled during reset. The dss_core
|
|
|
|
* driver does not use these clocks.
|
|
|
|
*/
|
|
|
|
{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
|
|
|
|
{ .role = "tv_clk", .clk = "dss_tv_fck" },
|
|
|
|
/* required only on OMAP3430 */
|
|
|
|
{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3430es1_dss_core_hwmod = {
|
|
|
|
.name = "dss_core",
|
|
|
|
.class = &omap2_dss_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck", /* instead of dss_fck */
|
|
|
|
.sdma_reqs = omap3xxx_dss_sdma_chs,
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.opt_clks = dss_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
|
|
|
|
.flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
};
|
2010-07-27 06:34:32 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_dss_core_hwmod = {
|
|
|
|
.name = "dss_core",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.class = &omap2_dss_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck", /* instead of dss_fck */
|
|
|
|
.sdma_reqs = omap3xxx_dss_sdma_chs,
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.opt_clks = dss_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
|
2010-07-27 06:34:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
2012-04-19 18:04:33 +08:00
|
|
|
* 'dispc' class
|
|
|
|
* display controller
|
2010-07-27 06:34:32 +08:00
|
|
|
*/
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
|
2011-02-23 15:14:05 +08:00
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
2012-04-19 18:04:33 +08:00
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
|
|
|
|
SYSC_HAS_ENAWAKEUP),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
2011-02-23 15:14:05 +08:00
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-09-23 22:32:38 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3_dispc_hwmod_class = {
|
|
|
|
.name = "dispc",
|
|
|
|
.sysc = &omap3_dispc_sysc,
|
2010-09-23 22:32:38 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
|
|
|
|
.name = "dss_dispc",
|
|
|
|
.class = &omap3_dispc_hwmod_class,
|
|
|
|
.mpu_irqs = omap2_dispc_irqs,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
.dev_attr = &omap2_3_dss_dispc_dev_attr
|
2010-09-23 22:32:38 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* 'dsi' class
|
|
|
|
* display serial interface controller
|
|
|
|
*/
|
2010-09-21 22:07:13 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
|
|
|
|
.name = "dsi",
|
2011-09-20 19:30:18 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 25 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2011-09-20 19:30:18 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* dss_dsi1 */
|
|
|
|
static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
|
|
|
|
{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
|
2011-09-20 19:30:18 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
|
|
|
|
.name = "dss_dsi1",
|
|
|
|
.class = &omap3xxx_dsi_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_dsi1_irqs,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
},
|
2011-02-23 15:14:05 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.opt_clks = dss_dsi1_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-09-23 22:32:38 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
|
|
|
|
{ .role = "ick", .clk = "dss_ick" },
|
2011-02-23 15:14:05 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
|
|
|
|
.name = "dss_rfbi",
|
|
|
|
.class = &omap2_rfbi_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
2010-09-23 22:32:38 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
2010-09-23 22:32:38 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.opt_clks = dss_rfbi_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
|
|
|
|
/* required only on OMAP3430 */
|
|
|
|
{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
|
|
|
|
.name = "dss_venc",
|
|
|
|
.class = &omap2_venc_hwmod_class,
|
|
|
|
.main_clk = "dss_tv_fck",
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.opt_clks = dss_venc_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* I2C1 */
|
|
|
|
static struct omap_i2c_dev_attr i2c1_dev_attr = {
|
|
|
|
.fifo_depth = 8, /* bytes */
|
2012-11-26 17:55:11 +08:00
|
|
|
.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_i2c1_hwmod = {
|
|
|
|
.name = "i2c1",
|
|
|
|
.flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
|
|
|
|
.mpu_irqs = omap2_i2c1_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_i2c1_sdma_reqs,
|
|
|
|
.main_clk = "i2c1_fck",
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_I2C1_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &i2c_class,
|
|
|
|
.dev_attr = &i2c1_dev_attr,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* I2C2 */
|
|
|
|
static struct omap_i2c_dev_attr i2c2_dev_attr = {
|
|
|
|
.fifo_depth = 8, /* bytes */
|
2012-11-26 17:55:11 +08:00
|
|
|
.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_i2c2_hwmod = {
|
|
|
|
.name = "i2c2",
|
|
|
|
.flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
|
|
|
|
.mpu_irqs = omap2_i2c2_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_i2c2_sdma_reqs,
|
|
|
|
.main_clk = "i2c2_fck",
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_I2C2_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &i2c_class,
|
|
|
|
.dev_attr = &i2c2_dev_attr,
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* I2C3 */
|
|
|
|
static struct omap_i2c_dev_attr i2c3_dev_attr = {
|
|
|
|
.fifo_depth = 64, /* bytes */
|
2012-11-26 17:55:11 +08:00
|
|
|
.flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
2010-09-27 22:49:30 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 61 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
|
2013-06-15 16:31:04 +08:00
|
|
|
{ .name = "tx", .dma_req = 25 },
|
|
|
|
{ .name = "rx", .dma_req = 26 },
|
2012-04-19 18:04:33 +08:00
|
|
|
{ .dma_req = -1 }
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_i2c3_hwmod = {
|
|
|
|
.name = "i2c3",
|
|
|
|
.flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
|
|
|
|
.mpu_irqs = i2c3_mpu_irqs,
|
|
|
|
.sdma_reqs = i2c3_sdma_reqs,
|
|
|
|
.main_clk = "i2c3_fck",
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_I2C3_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &i2c_class,
|
|
|
|
.dev_attr = &i2c3_dev_attr,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* 'gpio' class
|
|
|
|
* general purpose io module
|
|
|
|
*/
|
2010-09-21 22:07:13 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
|
|
|
|
SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
|
|
|
|
.name = "gpio",
|
|
|
|
.sysc = &omap3xxx_gpio_sysc,
|
|
|
|
.rev = 1,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* gpio_dev_attr */
|
|
|
|
static struct omap_gpio_dev_attr gpio_dev_attr = {
|
|
|
|
.bank_width = 32,
|
|
|
|
.dbck_flag = true,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio1 */
|
|
|
|
static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio1_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio1_hwmod = {
|
|
|
|
.name = "gpio1",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.mpu_irqs = omap2_gpio1_irqs,
|
|
|
|
.main_clk = "gpio1_ick",
|
|
|
|
.opt_clks = gpio1_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
|
2010-09-21 22:07:13 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_GPIO1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
2010-09-21 22:07:13 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* gpio2 */
|
|
|
|
static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio2_dbck", },
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_gpio2_hwmod = {
|
|
|
|
.name = "gpio2",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.mpu_irqs = omap2_gpio2_irqs,
|
|
|
|
.main_clk = "gpio2_ick",
|
|
|
|
.opt_clks = gpio2_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
|
2010-09-21 22:07:13 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_GPIO2_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2010-09-21 22:07:13 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* gpio3 */
|
|
|
|
static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio3_dbck", },
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_gpio3_hwmod = {
|
|
|
|
.name = "gpio3",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.mpu_irqs = omap2_gpio3_irqs,
|
|
|
|
.main_clk = "gpio3_ick",
|
|
|
|
.opt_clks = gpio3_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
|
2010-09-21 22:07:13 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_GPIO3_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2010-09-21 22:07:13 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* gpio4 */
|
|
|
|
static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio4_dbck", },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_gpio4_hwmod = {
|
|
|
|
.name = "gpio4",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.mpu_irqs = omap2_gpio4_irqs,
|
|
|
|
.main_clk = "gpio4_ick",
|
|
|
|
.opt_clks = gpio4_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
|
2011-02-23 15:14:05 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_GPIO4_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
},
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* gpio5 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 33 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK5 */
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
2010-12-08 08:26:57 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio5_dbck", },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_gpio5_hwmod = {
|
|
|
|
.name = "gpio5",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.mpu_irqs = omap3xxx_gpio5_irqs,
|
|
|
|
.main_clk = "gpio5_ick",
|
|
|
|
.opt_clks = gpio5_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
|
2011-02-23 15:14:05 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_GPIO5_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2011-02-23 15:14:05 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
},
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* gpio6 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 34 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK6 */
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
2010-12-08 08:26:57 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio6_dbck", },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_gpio6_hwmod = {
|
|
|
|
.name = "gpio6",
|
|
|
|
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
|
|
|
.mpu_irqs = omap3xxx_gpio6_irqs,
|
|
|
|
.main_clk = "gpio6_ick",
|
|
|
|
.opt_clks = gpio6_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
|
2011-02-23 15:14:05 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_GPIO6_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2011-02-23 15:14:05 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
2011-02-23 15:14:05 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* dma attributes */
|
|
|
|
static struct omap_dma_dev_attr dma_dev_attr = {
|
|
|
|
.dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
|
|
|
|
IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
|
|
|
|
.lch_count = 32,
|
2011-02-23 15:14:05 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x002c,
|
|
|
|
.syss_offs = 0x0028,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
|
|
|
|
SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
|
|
|
|
.name = "dma",
|
|
|
|
.sysc = &omap3xxx_dma_sysc,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* dma_system */
|
|
|
|
static struct omap_hwmod omap3xxx_dma_system_hwmod = {
|
|
|
|
.name = "dma",
|
|
|
|
.class = &omap3xxx_dma_hwmod_class,
|
|
|
|
.mpu_irqs = omap2_dma_system_irqs,
|
|
|
|
.main_clk = "core_l3_ick",
|
|
|
|
.prcm = {
|
2011-02-23 15:14:05 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_ST_SDMA_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
|
2011-02-23 15:14:05 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &dma_dev_attr,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* 'mcbsp' class
|
|
|
|
* multi channel buffered serial port controller
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
|
|
|
|
.sysc_offs = 0x008c,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
|
|
|
|
SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
.clockact = 0x2,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
|
|
|
|
.name = "mcbsp",
|
|
|
|
.sysc = &omap3xxx_mcbsp_sysc,
|
|
|
|
.rev = MCBSP_CONFIG_TYPE3,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-06-19 06:18:43 +08:00
|
|
|
/* McBSP functional clock mapping */
|
|
|
|
static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {
|
|
|
|
{ .role = "pad_fck", .clk = "mcbsp_clks" },
|
|
|
|
{ .role = "prcm_fck", .clk = "core_96m_fck" },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {
|
|
|
|
{ .role = "pad_fck", .clk = "mcbsp_clks" },
|
|
|
|
{ .role = "prcm_fck", .clk = "per_96m_fck" },
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp1 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "common", .irq = 16 + OMAP_INTC_START, },
|
|
|
|
{ .name = "tx", .irq = 59 + OMAP_INTC_START, },
|
|
|
|
{ .name = "rx", .irq = 60 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
2010-09-23 22:32:38 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
|
|
|
|
.name = "mcbsp1",
|
|
|
|
.class = &omap3xxx_mcbsp_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp1_irqs,
|
|
|
|
.sdma_reqs = omap2_mcbsp1_sdma_reqs,
|
|
|
|
.main_clk = "mcbsp1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MCBSP1_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
2012-06-19 06:18:43 +08:00
|
|
|
.opt_clks = mcbsp15_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp2 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "common", .irq = 17 + OMAP_INTC_START, },
|
|
|
|
{ .name = "tx", .irq = 62 + OMAP_INTC_START, },
|
|
|
|
{ .name = "rx", .irq = 63 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
|
|
|
|
.sidetone = "mcbsp2_sidetone",
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
|
|
|
|
.name = "mcbsp2",
|
|
|
|
.class = &omap3xxx_mcbsp_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp2_irqs,
|
|
|
|
.sdma_reqs = omap2_mcbsp2_sdma_reqs,
|
|
|
|
.main_clk = "mcbsp2_fck",
|
2010-12-08 08:26:57 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCBSP2_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2010-12-08 08:26:57 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
|
|
|
},
|
2012-06-19 06:18:43 +08:00
|
|
|
.opt_clks = mcbsp234_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &omap34xx_mcbsp2_dev_attr,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp3 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "common", .irq = 22 + OMAP_INTC_START, },
|
|
|
|
{ .name = "tx", .irq = 89 + OMAP_INTC_START, },
|
|
|
|
{ .name = "rx", .irq = 90 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
|
|
|
|
.sidetone = "mcbsp3_sidetone",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
|
|
|
|
.name = "mcbsp3",
|
|
|
|
.class = &omap3xxx_mcbsp_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp3_irqs,
|
|
|
|
.sdma_reqs = omap2_mcbsp3_sdma_reqs,
|
|
|
|
.main_clk = "mcbsp3_fck",
|
2010-12-08 08:26:57 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCBSP3_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2010-12-08 08:26:57 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
|
|
|
},
|
2012-06-19 06:18:43 +08:00
|
|
|
.opt_clks = mcbsp234_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &omap34xx_mcbsp3_dev_attr,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp4 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "common", .irq = 23 + OMAP_INTC_START, },
|
|
|
|
{ .name = "tx", .irq = 54 + OMAP_INTC_START, },
|
|
|
|
{ .name = "rx", .irq = 55 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
|
|
|
|
{ .name = "rx", .dma_req = 20 },
|
|
|
|
{ .name = "tx", .dma_req = 19 },
|
|
|
|
{ .dma_req = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
|
|
|
|
.name = "mcbsp4",
|
|
|
|
.class = &omap3xxx_mcbsp_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp4_irqs,
|
|
|
|
.sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
|
|
|
|
.main_clk = "mcbsp4_fck",
|
2010-12-08 08:26:57 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCBSP4_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2010-09-27 22:49:30 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
|
|
|
},
|
2012-06-19 06:18:43 +08:00
|
|
|
.opt_clks = mcbsp234_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
|
2010-09-27 22:49:30 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp5 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "common", .irq = 27 + OMAP_INTC_START, },
|
|
|
|
{ .name = "tx", .irq = 81 + OMAP_INTC_START, },
|
|
|
|
{ .name = "rx", .irq = 82 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
|
|
|
|
{ .name = "rx", .dma_req = 22 },
|
|
|
|
{ .name = "tx", .dma_req = 21 },
|
|
|
|
{ .dma_req = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
|
|
|
|
.name = "mcbsp5",
|
|
|
|
.class = &omap3xxx_mcbsp_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp5_irqs,
|
|
|
|
.sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
|
|
|
|
.main_clk = "mcbsp5_fck",
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCBSP5_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
2010-12-08 08:26:57 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
|
|
|
},
|
2012-06-19 06:18:43 +08:00
|
|
|
.opt_clks = mcbsp15_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* 'mcbsp sidetone' class */
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.sysc_flags = SYSC_HAS_AUTOIDLE,
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
2010-09-27 22:49:30 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
|
|
|
|
.name = "mcbsp_sidetone",
|
|
|
|
.sysc = &omap3xxx_mcbsp_sidetone_sysc,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp2_sidetone */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "irq", .irq = 4 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
|
|
|
|
.name = "mcbsp2_sidetone",
|
|
|
|
.class = &omap3xxx_mcbsp_sidetone_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
|
|
|
|
.main_clk = "mcbsp2_fck",
|
2010-09-27 22:49:30 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCBSP2_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2010-09-27 22:49:30 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
|
2010-09-27 22:49:30 +08:00
|
|
|
},
|
|
|
|
},
|
2011-10-19 02:47:41 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcbsp3_sidetone */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "irq", .irq = 5 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2011-10-19 02:47:41 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
|
|
|
|
.name = "mcbsp3_sidetone",
|
|
|
|
.class = &omap3xxx_mcbsp_sidetone_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
|
|
|
|
.main_clk = "mcbsp3_fck",
|
2012-04-19 18:04:31 +08:00
|
|
|
.prcm = {
|
2011-10-19 02:47:41 +08:00
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCBSP3_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
2011-10-19 02:47:41 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
|
2011-10-19 02:47:41 +08:00
|
|
|
},
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* SR common */
|
|
|
|
static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
|
|
|
|
.clkact_shift = 20,
|
|
|
|
};
|
2011-10-19 02:47:41 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
|
|
|
|
.sysc_offs = 0x24,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
|
|
|
|
.clockact = CLOCKACT_TEST_ICLK,
|
|
|
|
.sysc_fields = &omap34xx_sr_sysc_fields,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
|
|
|
|
.name = "smartreflex",
|
|
|
|
.sysc = &omap34xx_sr_sysc,
|
|
|
|
.rev = 1,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
|
|
|
|
.sidle_shift = 24,
|
|
|
|
.enwkup_shift = 26,
|
|
|
|
};
|
2011-01-24 14:21:51 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
|
|
|
|
.sysc_offs = 0x38,
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
|
|
|
|
SYSC_NO_CACHE),
|
|
|
|
.sysc_fields = &omap36xx_sr_sysc_fields,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
|
|
|
|
.name = "smartreflex",
|
|
|
|
.sysc = &omap36xx_sr_sysc,
|
|
|
|
.rev = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SR1 */
|
|
|
|
static struct omap_smartreflex_dev_attr sr1_dev_attr = {
|
|
|
|
.sensor_voltdm_name = "mpu_iva",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 18 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_sr1_hwmod = {
|
2012-04-24 13:17:14 +08:00
|
|
|
.name = "smartreflex_mpu_iva",
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap34xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr1_fck",
|
|
|
|
.prcm = {
|
2011-01-24 14:21:51 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
},
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &sr1_dev_attr,
|
|
|
|
.mpu_irqs = omap3_smartreflex_mpu_irqs,
|
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap36xx_sr1_hwmod = {
|
2012-04-24 13:17:14 +08:00
|
|
|
.name = "smartreflex_mpu_iva",
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap36xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr1_fck",
|
|
|
|
.prcm = {
|
2011-01-24 14:21:51 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
},
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &sr1_dev_attr,
|
|
|
|
.mpu_irqs = omap3_smartreflex_mpu_irqs,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* SR2 */
|
|
|
|
static struct omap_smartreflex_dev_attr sr2_dev_attr = {
|
|
|
|
.sensor_voltdm_name = "core",
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 19 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_sr2_hwmod = {
|
2012-04-24 13:17:14 +08:00
|
|
|
.name = "smartreflex_core",
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap34xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr2_fck",
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_SR2_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
2011-01-24 14:21:51 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &sr2_dev_attr,
|
|
|
|
.mpu_irqs = omap3_smartreflex_core_irqs,
|
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap36xx_sr2_hwmod = {
|
2012-04-24 13:17:14 +08:00
|
|
|
.name = "smartreflex_core",
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap36xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr2_fck",
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_SR2_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
2011-01-24 14:21:51 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &sr2_dev_attr,
|
|
|
|
.mpu_irqs = omap3_smartreflex_core_irqs,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-01-23 20:15:28 +08:00
|
|
|
/*
|
2012-04-19 18:04:33 +08:00
|
|
|
* 'mailbox' class
|
|
|
|
* mailbox module allowing communication between the on-chip processors
|
|
|
|
* using a queued mailbox-interrupt mechanism.
|
2012-01-23 20:15:28 +08:00
|
|
|
*/
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
|
|
|
|
.rev_offs = 0x000,
|
|
|
|
.sysc_offs = 0x010,
|
|
|
|
.syss_offs = 0x014,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
2012-01-23 20:15:28 +08:00
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
|
|
|
|
.name = "mailbox",
|
|
|
|
.sysc = &omap3xxx_mailbox_sysc,
|
2012-01-23 20:15:28 +08:00
|
|
|
};
|
|
|
|
|
2013-01-29 07:21:58 +08:00
|
|
|
static struct omap_mbox_dev_info omap3xxx_mailbox_info[] = {
|
|
|
|
{ .name = "dsp", .tx_id = 0, .rx_id = 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_mbox_pdata omap3xxx_mailbox_attrs = {
|
2013-05-08 06:30:27 +08:00
|
|
|
.num_users = 2,
|
|
|
|
.num_fifos = 2,
|
2013-01-29 07:21:58 +08:00
|
|
|
.info_cnt = ARRAY_SIZE(omap3xxx_mailbox_info),
|
|
|
|
.info = omap3xxx_mailbox_info,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 26 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mailbox_hwmod = {
|
|
|
|
.name = "mailbox",
|
|
|
|
.class = &omap3xxx_mailbox_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mailbox_irqs,
|
|
|
|
.main_clk = "mailboxes_ick",
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
|
|
|
},
|
2013-01-29 07:21:58 +08:00
|
|
|
.dev_attr = &omap3xxx_mailbox_attrs,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
2012-04-19 18:04:33 +08:00
|
|
|
* 'mcspi' class
|
|
|
|
* multichannel serial port interface (mcspi) / master/slave synchronous serial
|
|
|
|
* bus
|
2011-01-24 14:21:51 +08:00
|
|
|
*/
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap34xx_mcspi_class = {
|
|
|
|
.name = "mcspi",
|
|
|
|
.sysc = &omap34xx_mcspi_sysc,
|
|
|
|
.rev = OMAP3_MCSPI_REV,
|
2011-02-23 16:41:03 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcspi1 */
|
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
|
|
|
|
.num_chipselect = 4,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap34xx_mcspi1 = {
|
|
|
|
.name = "mcspi1",
|
|
|
|
.mpu_irqs = omap2_mcspi1_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_mcspi1_sdma_reqs,
|
|
|
|
.main_clk = "mcspi1_fck",
|
|
|
|
.prcm = {
|
2011-01-24 14:21:51 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MCSPI1_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
|
|
|
|
},
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi1_dev_attr,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcspi2 */
|
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
|
|
|
|
.num_chipselect = 2,
|
2011-11-08 18:16:10 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap34xx_mcspi2 = {
|
|
|
|
.name = "mcspi2",
|
|
|
|
.mpu_irqs = omap2_mcspi2_mpu_irqs,
|
|
|
|
.sdma_reqs = omap2_mcspi2_sdma_reqs,
|
|
|
|
.main_clk = "mcspi2_fck",
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCSPI2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi2_dev_attr,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcspi3 */
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "irq", .irq = 91 + OMAP_INTC_START, }, /* 91 */
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
|
|
|
|
{ .name = "tx0", .dma_req = 15 },
|
|
|
|
{ .name = "rx0", .dma_req = 16 },
|
|
|
|
{ .name = "tx1", .dma_req = 23 },
|
|
|
|
{ .name = "rx1", .dma_req = 24 },
|
|
|
|
{ .dma_req = -1 }
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
|
|
|
|
.num_chipselect = 2,
|
2011-11-08 18:16:10 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap34xx_mcspi3 = {
|
|
|
|
.name = "mcspi3",
|
|
|
|
.mpu_irqs = omap34xx_mcspi3_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mcspi3_sdma_reqs,
|
|
|
|
.main_clk = "mcspi3_fck",
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCSPI3_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi3_dev_attr,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* mcspi4 */
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "irq", .irq = 48 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
|
|
|
|
{ .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
|
|
|
|
{ .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
|
|
|
|
{ .dma_req = -1 }
|
2011-11-08 18:16:10 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
|
|
|
|
.num_chipselect = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_mcspi4 = {
|
|
|
|
.name = "mcspi4",
|
|
|
|
.mpu_irqs = omap34xx_mcspi4_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mcspi4_sdma_reqs,
|
|
|
|
.main_clk = "mcspi4_fck",
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
2011-01-24 14:21:51 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MCSPI4_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
|
2011-01-24 14:21:51 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi4_dev_attr,
|
2011-01-24 14:21:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* usbhsotg */
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
|
|
|
|
.rev_offs = 0x0400,
|
|
|
|
.sysc_offs = 0x0404,
|
|
|
|
.syss_offs = 0x0408,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
2010-09-21 22:07:13 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class usbotg_class = {
|
|
|
|
.name = "usbotg",
|
|
|
|
.sysc = &omap3xxx_usbhsotg_sysc,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* usb_otg_hs */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
|
|
|
|
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "mc", .irq = 92 + OMAP_INTC_START, },
|
|
|
|
{ .name = "dma", .irq = 93 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2012-04-19 18:04:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
|
|
|
|
.name = "usb_otg_hs",
|
|
|
|
.mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
|
|
|
|
.main_clk = "hsotgusb_ick",
|
2010-09-21 22:07:13 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
2010-09-21 22:07:13 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &usbotg_class,
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Erratum ID: i479 idle_req / idle_ack mechanism potentially
|
|
|
|
* broken when autoidle is enabled
|
|
|
|
* workaround is to disable the autoidle bit at module level.
|
2013-03-12 03:49:00 +08:00
|
|
|
*
|
|
|
|
* Enabling the device in any other MIDLEMODE setting but force-idle
|
|
|
|
* causes core_pwrdm not enter idle states at least on OMAP3630.
|
|
|
|
* Note that musb has OTG_FORCESTDBY register that controls MSTANDBY
|
|
|
|
* signal when MIDLEMODE is set to force-idle.
|
2012-04-19 18:04:33 +08:00
|
|
|
*/
|
|
|
|
.flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
|
2013-03-12 03:49:00 +08:00
|
|
|
| HWMOD_FORCE_MSTANDBY,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* usb_otg_hs */
|
|
|
|
static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "mc", .irq = 71 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class am35xx_usbotg_class = {
|
|
|
|
.name = "am35xx_usbotg",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod am35xx_usbhsotg_hwmod = {
|
|
|
|
.name = "am35x_otg_hs",
|
|
|
|
.mpu_irqs = am35xx_usbhsotg_mpu_irqs,
|
2012-06-28 04:53:46 +08:00
|
|
|
.main_clk = "hsotgusb_fck",
|
2012-04-19 18:04:33 +08:00
|
|
|
.class = &am35xx_usbotg_class,
|
2012-06-28 04:53:46 +08:00
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* MMC/SD/SDIO common */
|
|
|
|
static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
|
|
|
|
.rev_offs = 0x1fc,
|
|
|
|
.sysc_offs = 0x10,
|
|
|
|
.syss_offs = 0x14,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
2010-09-21 22:07:13 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap34xx_mmc_class = {
|
|
|
|
.name = "mmc",
|
|
|
|
.sysc = &omap34xx_mmc_sysc,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* MMC/SD/SDIO1 */
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 83 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = 61, },
|
|
|
|
{ .name = "rx", .dma_req = 62, },
|
2011-07-10 09:14:07 +08:00
|
|
|
{ .dma_req = -1 }
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
|
|
|
|
{ .role = "dbck", .clk = "omap_32k_fck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_mmc_dev_attr mmc1_dev_attr = {
|
|
|
|
.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* See 35xx errata 2.1.1.128 in SPRZ278F */
|
|
|
|
static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {
|
|
|
|
.flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
|
|
|
|
OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
|
|
|
|
.name = "mmc1",
|
|
|
|
.mpu_irqs = omap34xx_mmc1_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mmc1_sdma_reqs,
|
|
|
|
.opt_clks = omap34xx_mmc1_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
|
|
|
|
.main_clk = "mmchs1_fck",
|
2010-09-21 22:07:13 +08:00
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430_EN_MMC1_SHIFT,
|
2010-09-21 22:07:13 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
|
2010-09-21 22:07:13 +08:00
|
|
|
},
|
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &mmc1_pre_es3_dev_attr,
|
|
|
|
.class = &omap34xx_mmc_class,
|
2010-09-21 22:07:13 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
|
|
|
|
.name = "mmc1",
|
|
|
|
.mpu_irqs = omap34xx_mmc1_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mmc1_sdma_reqs,
|
|
|
|
.opt_clks = omap34xx_mmc1_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
|
|
|
|
.main_clk = "mmchs1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MMC1_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
|
|
|
|
},
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &mmc1_dev_attr,
|
|
|
|
.class = &omap34xx_mmc_class,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* MMC/SD/SDIO2 */
|
2010-12-08 08:26:57 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 86 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = 47, },
|
|
|
|
{ .name = "rx", .dma_req = 48, },
|
|
|
|
{ .dma_req = -1 }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
|
|
|
|
{ .role = "dbck", .clk = "omap_32k_fck", },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* See 35xx errata 2.1.1.128 in SPRZ278F */
|
|
|
|
static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {
|
|
|
|
.flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
|
|
|
|
.name = "mmc2",
|
|
|
|
.mpu_irqs = omap34xx_mmc2_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mmc2_sdma_reqs,
|
|
|
|
.opt_clks = omap34xx_mmc2_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
|
|
|
|
.main_clk = "mmchs2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MMC2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
|
|
|
|
},
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.dev_attr = &mmc2_pre_es3_dev_attr,
|
|
|
|
.class = &omap34xx_mmc_class,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
|
|
|
|
.name = "mmc2",
|
|
|
|
.mpu_irqs = omap34xx_mmc2_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mmc2_sdma_reqs,
|
|
|
|
.opt_clks = omap34xx_mmc2_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
|
|
|
|
.main_clk = "mmchs2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MMC2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap34xx_mmc_class,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* MMC/SD/SDIO3 */
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .irq = 94 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = 77, },
|
|
|
|
{ .name = "rx", .dma_req = 78, },
|
|
|
|
{ .dma_req = -1 }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
|
|
|
|
{ .role = "dbck", .clk = "omap_32k_fck", },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_mmc3_hwmod = {
|
|
|
|
.name = "mmc3",
|
|
|
|
.mpu_irqs = omap34xx_mmc3_mpu_irqs,
|
|
|
|
.sdma_reqs = omap34xx_mmc3_sdma_reqs,
|
|
|
|
.opt_clks = omap34xx_mmc3_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
|
|
|
|
.main_clk = "mmchs3_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MMC3_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap34xx_mmc_class,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
2012-04-19 18:04:33 +08:00
|
|
|
* 'usb_host_hs' class
|
|
|
|
* high-speed multi-port usb host controller
|
2010-12-08 08:26:57 +08:00
|
|
|
*/
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
|
2010-12-08 08:26:57 +08:00
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
2012-04-19 18:04:33 +08:00
|
|
|
.sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
|
2013-12-09 09:39:02 +08:00
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
|
|
|
|
SYSS_HAS_RESET_STATUS),
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
|
|
|
|
.name = "usb_host_hs",
|
|
|
|
.sysc = &omap3xxx_usb_host_hs_sysc,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "ohci-irq", .irq = 76 + OMAP_INTC_START, },
|
|
|
|
{ .name = "ehci-irq", .irq = 77 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
|
|
|
|
.name = "usb_host_hs",
|
|
|
|
.class = &omap3xxx_usb_host_hs_hwmod_class,
|
2014-04-10 15:18:17 +08:00
|
|
|
.clkdm_name = "usbhost_clkdm",
|
2012-04-19 18:04:33 +08:00
|
|
|
.mpu_irqs = omap3xxx_usb_host_hs_irqs,
|
|
|
|
.main_clk = "usbhost_48m_fck",
|
|
|
|
.prcm = {
|
2010-12-08 08:26:57 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = OMAP3430ES2_USBHOST_MOD,
|
2010-12-08 08:26:57 +08:00
|
|
|
.prcm_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
|
2010-12-08 08:26:57 +08:00
|
|
|
.idlest_reg_id = 1,
|
2012-04-19 18:04:33 +08:00
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
|
|
|
},
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
|
|
|
|
* id: i660
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* In the following configuration :
|
|
|
|
* - USBHOST module is set to smart-idle mode
|
|
|
|
* - PRCM asserts idle_req to the USBHOST module ( This typically
|
|
|
|
* happens when the system is going to a low power mode : all ports
|
|
|
|
* have been suspended, the master part of the USBHOST module has
|
|
|
|
* entered the standby state, and SW has cut the functional clocks)
|
|
|
|
* - an USBHOST interrupt occurs before the module is able to answer
|
|
|
|
* idle_ack, typically a remote wakeup IRQ.
|
|
|
|
* Then the USB HOST module will enter a deadlock situation where it
|
|
|
|
* is no more accessible nor functional.
|
|
|
|
*
|
|
|
|
* Workaround:
|
|
|
|
* Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Errata: USB host EHCI may stall when entering smart-standby mode
|
|
|
|
* Id: i571
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* When the USBHOST module is set to smart-standby mode, and when it is
|
|
|
|
* ready to enter the standby state (i.e. all ports are suspended and
|
|
|
|
* all attached devices are in suspend mode), then it can wrongly assert
|
|
|
|
* the Mstandby signal too early while there are still some residual OCP
|
|
|
|
* transactions ongoing. If this condition occurs, the internal state
|
|
|
|
* machine may go to an undefined state and the USB link may be stuck
|
|
|
|
* upon the next resume.
|
|
|
|
*
|
|
|
|
* Workaround:
|
|
|
|
* Don't use smart standby; use only force standby,
|
|
|
|
* hence HWMOD_SWSUP_MSTANDBY
|
|
|
|
*/
|
|
|
|
|
2013-12-09 09:39:02 +08:00
|
|
|
.flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* 'usb_tll_hs' class
|
|
|
|
* usb_tll_hs module is the adapter on the usb_host_hs ports
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
|
|
|
|
.name = "usb_tll_hs",
|
|
|
|
.sysc = &omap3xxx_usb_tll_hs_sysc,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "tll-irq", .irq = 78 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 },
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
|
|
|
|
.name = "usb_tll_hs",
|
|
|
|
.class = &omap3xxx_usb_tll_hs_hwmod_class,
|
2014-04-10 15:18:17 +08:00
|
|
|
.clkdm_name = "core_l4_clkdm",
|
2012-04-19 18:04:33 +08:00
|
|
|
.mpu_irqs = omap3xxx_usb_tll_hs_irqs,
|
|
|
|
.main_clk = "usbtll_fck",
|
|
|
|
.prcm = {
|
2010-12-08 08:26:57 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 3,
|
|
|
|
.module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
|
|
|
|
.idlest_reg_id = 3,
|
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2012-05-09 01:34:28 +08:00
|
|
|
static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
|
|
|
|
.name = "hdq1w",
|
|
|
|
.mpu_irqs = omap2_hdq1w_mpu_irqs,
|
|
|
|
.main_clk = "hdq_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_HDQ_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap2_hdq1w_class,
|
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:21 +08:00
|
|
|
/* SAD2D */
|
|
|
|
static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {
|
|
|
|
{ .name = "rst_modem_pwron_sw", .rst_shift = 0 },
|
|
|
|
{ .name = "rst_modem_sw", .rst_shift = 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_sad2d_class = {
|
|
|
|
.name = "sad2d",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_sad2d_hwmod = {
|
|
|
|
.name = "sad2d",
|
|
|
|
.rst_lines = omap3xxx_sad2d_resets,
|
|
|
|
.rst_lines_cnt = ARRAY_SIZE(omap3xxx_sad2d_resets),
|
|
|
|
.main_clk = "sad2d_ick",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SAD2D_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_SAD2D_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap3xxx_sad2d_class,
|
|
|
|
};
|
|
|
|
|
2012-05-09 01:34:30 +08:00
|
|
|
/*
|
|
|
|
* '32K sync counter' class
|
|
|
|
* 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0004,
|
|
|
|
.sysc_flags = SYSC_HAS_SIDLEMODE,
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {
|
|
|
|
.name = "counter",
|
|
|
|
.sysc = &omap3xxx_counter_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_counter_32k_hwmod = {
|
|
|
|
.name = "counter_32k",
|
|
|
|
.class = &omap3xxx_counter_hwmod_class,
|
|
|
|
.clkdm_name = "wkup_clkdm",
|
|
|
|
.flags = HWMOD_SWSUP_SIDLE,
|
|
|
|
.main_clk = "wkup_32k_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_ST_32KSYNC_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:24 +08:00
|
|
|
/*
|
|
|
|
* 'gpmc' class
|
|
|
|
* general purpose memory controller
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_gpmc_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_gpmc_hwmod_class = {
|
|
|
|
.name = "gpmc",
|
|
|
|
.sysc = &omap3xxx_gpmc_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpmc_irqs[] = {
|
2013-12-24 06:53:11 +08:00
|
|
|
{ .irq = 20 + OMAP_INTC_START, },
|
2012-09-24 07:28:24 +08:00
|
|
|
{ .irq = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpmc_hwmod = {
|
|
|
|
.name = "gpmc",
|
|
|
|
.class = &omap3xxx_gpmc_hwmod_class,
|
|
|
|
.clkdm_name = "core_l3_clkdm",
|
|
|
|
.mpu_irqs = omap3xxx_gpmc_irqs,
|
|
|
|
.main_clk = "gpmc_fck",
|
|
|
|
/*
|
|
|
|
* XXX HWMOD_INIT_NO_RESET should not be needed for this IP
|
|
|
|
* block. It is not being added due to any known bugs with
|
|
|
|
* resetting the GPMC IP block, but rather because any timings
|
|
|
|
* set by the bootloader are not being correctly programmed by
|
|
|
|
* the kernel from the board file or DT data.
|
|
|
|
* HWMOD_INIT_NO_RESET should be removed ASAP.
|
|
|
|
*/
|
|
|
|
.flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET |
|
|
|
|
HWMOD_NO_IDLEST),
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/*
|
|
|
|
* interfaces
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* L3 -> L4_CORE interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_l4_core_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L3 -> L4_PER interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_l4_per_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x68000000,
|
|
|
|
.pa_end = 0x6800ffff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* MPU -> L3 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
|
|
|
|
.master = &omap3xxx_mpu_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.addr = omap3xxx_l3_main_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:28 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_l4_emu_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x54000000,
|
|
|
|
.pa_end = 0x547fffff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l3 -> debugss */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_debugss = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_debugss_hwmod,
|
2012-09-24 07:28:30 +08:00
|
|
|
.addr = omap3xxx_l4_emu_addrs,
|
2012-09-24 07:28:28 +08:00
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* DSS -> l3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
|
|
|
|
.master = &omap3430es1_dss_core_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
|
|
|
|
.master = &omap3xxx_dss_core_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.fw = {
|
2010-12-08 08:26:57 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
|
|
|
|
.flags = OMAP_FIREWALL_L3,
|
|
|
|
}
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l3_core -> usbhsotg interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
|
|
|
|
.master = &omap3xxx_usbhsotg_hwmod,
|
2010-12-21 10:27:19 +08:00
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
2012-04-19 18:04:33 +08:00
|
|
|
.user = OCP_USER_MPU,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l3_core -> am35xx_usbhsotg interface */
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
|
|
|
|
.master = &am35xx_usbhsotg_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
2012-06-28 04:53:46 +08:00
|
|
|
.clk = "hsotgusb_ick",
|
2012-04-19 18:04:33 +08:00
|
|
|
.user = OCP_USER_MPU,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
2012-06-28 04:53:46 +08:00
|
|
|
|
2012-09-24 07:28:21 +08:00
|
|
|
/* l3_core -> sad2d interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_sad2d__l3 = {
|
|
|
|
.master = &omap3xxx_sad2d_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4_CORE -> L4_WKUP interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> MMC1 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
|
2010-12-21 10:27:19 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_pre_es3_mmc1_hwmod,
|
|
|
|
.clk = "mmchs1_ick",
|
|
|
|
.addr = omap2430_mmc1_addr_space,
|
2010-12-21 10:27:19 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2012-04-19 18:04:33 +08:00
|
|
|
.flags = OMAP_FIREWALL_L4
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_es3plus_mmc1_hwmod,
|
|
|
|
.clk = "mmchs1_ick",
|
|
|
|
.addr = omap2430_mmc1_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
.flags = OMAP_FIREWALL_L4
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> MMC2 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_pre_es3_mmc2_hwmod,
|
|
|
|
.clk = "mmchs2_ick",
|
|
|
|
.addr = omap2430_mmc2_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
.flags = OMAP_FIREWALL_L4
|
|
|
|
};
|
2010-12-08 08:26:57 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_es3plus_mmc2_hwmod,
|
|
|
|
.clk = "mmchs2_ick",
|
|
|
|
.addr = omap2430_mmc2_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
.flags = OMAP_FIREWALL_L4
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> MMC3 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480ad000,
|
|
|
|
.pa_end = 0x480ad1ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_mmc3_hwmod,
|
|
|
|
.clk = "mmchs3_ick",
|
|
|
|
.addr = omap3xxx_mmc3_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
.flags = OMAP_FIREWALL_L4
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> UART1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = OMAP3_UART1_BASE,
|
|
|
|
.pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
2011-02-24 17:46:49 +08:00
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
|
2011-02-24 17:46:49 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_uart1_hwmod,
|
|
|
|
.clk = "uart1_ick",
|
|
|
|
.addr = omap3xxx_uart1_addr_space,
|
2011-02-24 17:46:49 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> UART2 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP3_UART2_BASE,
|
|
|
|
.pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_uart2_hwmod,
|
|
|
|
.clk = "uart2_ick",
|
|
|
|
.addr = omap3xxx_uart2_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 PER -> UART3 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = OMAP3_UART3_BASE,
|
|
|
|
.pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
|
2011-02-24 17:46:49 +08:00
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_uart3_hwmod,
|
|
|
|
.clk = "uart3_ick",
|
|
|
|
.addr = omap3xxx_uart3_addr_space,
|
2011-02-24 17:46:49 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 PER -> UART4 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap36xx_uart4_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP3_UART4_BASE,
|
|
|
|
.pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap36xx_uart4_hwmod,
|
|
|
|
.clk = "uart4_ick",
|
|
|
|
.addr = omap36xx_uart4_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* AM35xx: L4 CORE -> UART4 interface */
|
|
|
|
static struct omap_hwmod_addr_space am35xx_uart4_addr_space[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = OMAP3_UART4_AM35XX_BASE,
|
|
|
|
.pa_end = OMAP3_UART4_AM35XX_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
2011-02-24 17:46:49 +08:00
|
|
|
},
|
2012-06-28 04:53:46 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &am35xx_uart4_hwmod,
|
|
|
|
.clk = "uart4_ick",
|
|
|
|
.addr = am35xx_uart4_addr_space,
|
2011-02-24 17:46:49 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> I2C1 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_i2c1_hwmod,
|
|
|
|
.clk = "i2c1_ick",
|
|
|
|
.addr = omap2_i2c1_addr_space,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
|
|
|
|
.l4_prot_group = 7,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-24 17:46:51 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> I2C2 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_i2c2_hwmod,
|
|
|
|
.clk = "i2c2_ick",
|
|
|
|
.addr = omap2_i2c2_addr_space,
|
|
|
|
.fw = {
|
2010-12-08 08:26:57 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
|
|
|
|
.l4_prot_group = 7,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> I2C3 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48060000,
|
|
|
|
.pa_end = 0x48060000 + SZ_128 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_i2c3_hwmod,
|
|
|
|
.clk = "i2c3_ick",
|
|
|
|
.addr = omap3xxx_i2c3_addr_space,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
|
|
|
|
.l4_prot_group = 7,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4 CORE -> SR1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = OMAP34XX_SR1_BASE,
|
|
|
|
.pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
2011-02-24 17:46:49 +08:00
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_sr1_hwmod,
|
|
|
|
.clk = "sr_l4_ick",
|
|
|
|
.addr = omap3_sr1_addr_space,
|
|
|
|
.user = OCP_USER_MPU,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap36xx_sr1_hwmod,
|
|
|
|
.clk = "sr_l4_ick",
|
|
|
|
.addr = omap3_sr1_addr_space,
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE -> SR1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP34XX_SR2_BASE,
|
|
|
|
.pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_sr2_hwmod,
|
|
|
|
.clk = "sr_l4_ick",
|
|
|
|
.addr = omap3_sr2_addr_space,
|
|
|
|
.user = OCP_USER_MPU,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap36xx_sr2_hwmod,
|
|
|
|
.clk = "sr_l4_ick",
|
|
|
|
.addr = omap3_sr2_addr_space,
|
|
|
|
.user = OCP_USER_MPU,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = OMAP34XX_HSUSB_OTG_BASE,
|
|
|
|
.pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
|
2011-02-24 17:46:49 +08:00
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> usbhsotg */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
|
2011-02-24 17:46:49 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_usbhsotg_hwmod,
|
|
|
|
.clk = "l4_ick",
|
|
|
|
.addr = omap3xxx_usbhsotg_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
2011-02-24 17:46:49 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = AM35XX_IPSS_USBOTGSS_BASE,
|
|
|
|
.pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> usbhsotg */
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &am35xx_usbhsotg_hwmod,
|
2012-06-28 04:53:46 +08:00
|
|
|
.clk = "hsotgusb_ick",
|
2012-04-19 18:04:33 +08:00
|
|
|
.addr = am35xx_usbhsotg_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* L4_WKUP -> L4_SEC interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_l4_sec_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* IVA2 <- L3 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_iva_hwmod,
|
2012-04-19 18:04:35 +08:00
|
|
|
.clk = "core_l3_ick",
|
2012-04-19 18:04:33 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = 0x48318000,
|
|
|
|
.pa_end = 0x48318000 + SZ_1K - 1,
|
2011-02-24 17:46:49 +08:00
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_wkup -> timer1 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_timer1_hwmod,
|
|
|
|
.clk = "gpt1_ick",
|
|
|
|
.addr = omap3xxx_timer1_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49032000,
|
|
|
|
.pa_end = 0x49032000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-21 10:27:19 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer2 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer2_hwmod,
|
|
|
|
.clk = "gpt2_ick",
|
|
|
|
.addr = omap3xxx_timer2_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
|
2011-02-24 17:46:49 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = 0x49034000,
|
|
|
|
.pa_end = 0x49034000 + SZ_1K - 1,
|
2011-02-24 17:46:49 +08:00
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
|
2011-02-24 17:46:49 +08:00
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_timer3_hwmod,
|
|
|
|
.clk = "gpt3_ick",
|
|
|
|
.addr = omap3xxx_timer3_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49036000,
|
|
|
|
.pa_end = 0x49036000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-21 10:27:19 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer4 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer4_hwmod,
|
|
|
|
.clk = "gpt4_ick",
|
|
|
|
.addr = omap3xxx_timer4_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49038000,
|
|
|
|
.pa_end = 0x49038000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer5 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer5_hwmod,
|
|
|
|
.clk = "gpt5_ick",
|
|
|
|
.addr = omap3xxx_timer5_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4903A000,
|
|
|
|
.pa_end = 0x4903A000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2012-03-01 06:33:37 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer6 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer6_hwmod,
|
|
|
|
.clk = "gpt6_ick",
|
|
|
|
.addr = omap3xxx_timer6_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4903C000,
|
|
|
|
.pa_end = 0x4903C000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-05-30 00:32:24 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer7 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer7_hwmod,
|
|
|
|
.clk = "gpt7_ick",
|
|
|
|
.addr = omap3xxx_timer7_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2012-03-01 06:33:37 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4903E000,
|
|
|
|
.pa_end = 0x4903E000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-05-30 00:32:24 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer8 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer8_hwmod,
|
|
|
|
.clk = "gpt8_ick",
|
|
|
|
.addr = omap3xxx_timer8_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49040000,
|
|
|
|
.pa_end = 0x49040000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
2011-02-25 04:51:32 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> timer9 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer9_hwmod,
|
|
|
|
.clk = "gpt9_ick",
|
|
|
|
.addr = omap3xxx_timer9_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-25 04:51:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> timer10 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_timer10_hwmod,
|
|
|
|
.clk = "gpt10_ick",
|
|
|
|
.addr = omap2_timer10_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-25 04:51:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> timer11 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_timer11_hwmod,
|
|
|
|
.clk = "gpt11_ick",
|
|
|
|
.addr = omap2_timer11_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-25 04:51:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
|
2011-02-25 04:51:32 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = 0x48304000,
|
|
|
|
.pa_end = 0x48304000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2011-02-25 04:51:32 +08:00
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2011-02-25 04:51:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> timer12 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {
|
|
|
|
.master = &omap3xxx_l4_sec_hwmod,
|
|
|
|
.slave = &omap3xxx_timer12_hwmod,
|
|
|
|
.clk = "gpt12_ick",
|
|
|
|
.addr = omap3xxx_timer12_addrs,
|
2011-02-25 04:51:32 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_wkup -> wd_timer2 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48314000,
|
|
|
|
.pa_end = 0x4831407f,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2011-02-25 04:51:32 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2011-02-25 04:51:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_wd_timer2_hwmod,
|
|
|
|
.clk = "wdt2_ick",
|
|
|
|
.addr = omap3xxx_wd_timer2_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> dss */
|
|
|
|
static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
|
2011-02-18 01:53:10 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3430es1_dss_core_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap2_dss_addrs,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
2011-02-18 01:53:10 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
|
2011-02-18 01:53:10 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_dss_core_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap2_dss_addrs,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
2011-02-18 01:53:10 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> dss_dispc */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
|
2011-02-18 01:53:10 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_dss_dispc_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap2_dss_dispc_addrs,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
2011-02-18 01:53:10 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
|
2011-02-18 01:53:10 +08:00
|
|
|
{
|
2012-04-19 18:04:33 +08:00
|
|
|
.pa_start = 0x4804FC00,
|
|
|
|
.pa_end = 0x4804FFFF,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2011-02-18 01:53:10 +08:00
|
|
|
},
|
2011-07-10 09:14:05 +08:00
|
|
|
{ }
|
2011-02-18 01:53:10 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> dss_dsi1 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
|
2011-02-18 01:53:10 +08:00
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
2012-04-19 18:04:33 +08:00
|
|
|
.slave = &omap3xxx_dss_dsi1_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap3xxx_dss_dsi1_addrs,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
2011-02-18 01:53:10 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> dss_rfbi */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_rfbi_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap2_dss_rfbi_addrs,
|
|
|
|
.fw = {
|
2011-02-18 01:53:10 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
2011-02-18 01:53:10 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-18 01:53:10 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> dss_venc */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_venc_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap2_dss_venc_addrs,
|
|
|
|
.fw = {
|
2010-12-08 08:26:57 +08:00
|
|
|
.omap2 = {
|
2012-04-19 18:04:33 +08:00
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
.flags = OCPIF_SWSUP_IDLE,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_wkup -> gpio1 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48310000,
|
|
|
|
.pa_end = 0x483101ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio1_hwmod,
|
|
|
|
.addr = omap3xxx_gpio1_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-18 01:53:10 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> gpio2 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49050000,
|
|
|
|
.pa_end = 0x490501ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio2_hwmod,
|
|
|
|
.addr = omap3xxx_gpio2_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> gpio3 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49052000,
|
|
|
|
.pa_end = 0x490521ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio3_hwmod,
|
|
|
|
.addr = omap3xxx_gpio3_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-02-18 01:53:10 +08:00
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:23 +08:00
|
|
|
/*
|
|
|
|
* 'mmu' class
|
|
|
|
* The memory management unit performs virtual to physical address translation
|
|
|
|
* for its requestors.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig mmu_sysc = {
|
|
|
|
.rev_offs = 0x000,
|
|
|
|
.sysc_offs = 0x010,
|
|
|
|
.syss_offs = 0x014,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_mmu_hwmod_class = {
|
|
|
|
.name = "mmu",
|
|
|
|
.sysc = &mmu_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* mmu isp */
|
|
|
|
|
|
|
|
static struct omap_mmu_dev_attr mmu_isp_dev_attr = {
|
|
|
|
.da_start = 0x0,
|
|
|
|
.da_end = 0xfffff000,
|
|
|
|
.nr_tlb_entries = 8,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mmu_isp_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mmu_isp_irqs[] = {
|
2013-12-24 06:53:11 +08:00
|
|
|
{ .irq = 24 + OMAP_INTC_START, },
|
2012-09-24 07:28:23 +08:00
|
|
|
{ .irq = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mmu_isp_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480bd400,
|
|
|
|
.pa_end = 0x480bd47f,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> mmu isp */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmu_isp = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_mmu_isp_hwmod,
|
|
|
|
.addr = omap3xxx_mmu_isp_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mmu_isp_hwmod = {
|
|
|
|
.name = "mmu_isp",
|
|
|
|
.class = &omap3xxx_mmu_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mmu_isp_irqs,
|
|
|
|
.main_clk = "cam_ick",
|
|
|
|
.dev_attr = &mmu_isp_dev_attr,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* mmu iva */
|
|
|
|
|
|
|
|
static struct omap_mmu_dev_attr mmu_iva_dev_attr = {
|
|
|
|
.da_start = 0x11000000,
|
|
|
|
.da_end = 0xfffff000,
|
|
|
|
.nr_tlb_entries = 32,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mmu_iva_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_mmu_iva_irqs[] = {
|
2013-12-24 06:53:11 +08:00
|
|
|
{ .irq = 28 + OMAP_INTC_START, },
|
2012-09-24 07:28:23 +08:00
|
|
|
{ .irq = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_rst_info omap3xxx_mmu_iva_resets[] = {
|
|
|
|
{ .name = "mmu", .rst_shift = 1, .st_shift = 9 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mmu_iva_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x5d000000,
|
|
|
|
.pa_end = 0x5d00007f,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l3_main -> iva mmu */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__mmu_iva = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_mmu_iva_hwmod,
|
|
|
|
.addr = omap3xxx_mmu_iva_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mmu_iva_hwmod = {
|
|
|
|
.name = "mmu_iva",
|
|
|
|
.class = &omap3xxx_mmu_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_mmu_iva_irqs,
|
2014-03-06 08:24:11 +08:00
|
|
|
.clkdm_name = "iva2_clkdm",
|
2012-09-24 07:28:23 +08:00
|
|
|
.rst_lines = omap3xxx_mmu_iva_resets,
|
|
|
|
.rst_lines_cnt = ARRAY_SIZE(omap3xxx_mmu_iva_resets),
|
|
|
|
.main_clk = "iva2_ck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = OMAP3430_IVA2_MOD,
|
2014-03-06 08:24:11 +08:00
|
|
|
.module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
|
2012-09-24 07:28:23 +08:00
|
|
|
},
|
|
|
|
},
|
|
|
|
.dev_attr = &mmu_iva_dev_attr,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> gpio4 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49054000,
|
|
|
|
.pa_end = 0x490541ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-08 08:26:57 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-08 08:26:57 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio4_hwmod,
|
|
|
|
.addr = omap3xxx_gpio4_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> gpio5 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49056000,
|
|
|
|
.pa_end = 0x490561ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio5_hwmod,
|
|
|
|
.addr = omap3xxx_gpio5_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> gpio6 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49058000,
|
|
|
|
.pa_end = 0x490581ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-21 10:27:19 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio6_hwmod,
|
|
|
|
.addr = omap3xxx_gpio6_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* dma_system -> L3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
|
|
|
|
.master = &omap3xxx_dma_system_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48056000,
|
|
|
|
.pa_end = 0x48056fff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2010-12-21 10:27:19 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-12-21 10:27:19 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_cfg -> dma_system */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dma_system_hwmod,
|
|
|
|
.clk = "core_l4_ick",
|
|
|
|
.addr = omap3xxx_dma_system_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "mpu",
|
|
|
|
.pa_start = 0x48074000,
|
|
|
|
.pa_end = 0x480740ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> mcbsp1 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp1_hwmod,
|
|
|
|
.clk = "mcbsp1_ick",
|
|
|
|
.addr = omap3xxx_mcbsp1_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "mpu",
|
|
|
|
.pa_start = 0x49022000,
|
|
|
|
.pa_end = 0x490220ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> mcbsp2 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp2_hwmod,
|
|
|
|
.clk = "mcbsp2_ick",
|
|
|
|
.addr = omap3xxx_mcbsp2_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "mpu",
|
|
|
|
.pa_start = 0x49024000,
|
|
|
|
.pa_end = 0x490240ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> mcbsp3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp3_hwmod,
|
|
|
|
.clk = "mcbsp3_ick",
|
|
|
|
.addr = omap3xxx_mcbsp3_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-12-16 14:30:44 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "mpu",
|
|
|
|
.pa_start = 0x49026000,
|
|
|
|
.pa_end = 0x490260ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
2011-12-16 14:30:44 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2011-12-16 14:30:44 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> mcbsp4 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp4_hwmod,
|
|
|
|
.clk = "mcbsp4_ick",
|
|
|
|
.addr = omap3xxx_mcbsp4_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "mpu",
|
|
|
|
.pa_start = 0x48096000,
|
|
|
|
.pa_end = 0x480960ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
2011-03-02 05:12:56 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> mcbsp5 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp5_hwmod,
|
|
|
|
.clk = "mcbsp5_ick",
|
|
|
|
.addr = omap3xxx_mcbsp5_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "sidetone",
|
|
|
|
.pa_start = 0x49028000,
|
|
|
|
.pa_end = 0x490280ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> mcbsp2_sidetone */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp2_sidetone_hwmod,
|
|
|
|
.clk = "mcbsp2_ick",
|
|
|
|
.addr = omap3xxx_mcbsp2_sidetone_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
2011-03-02 05:12:56 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "sidetone",
|
|
|
|
.pa_start = 0x4902A000,
|
|
|
|
.pa_end = 0x4902A0ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
2011-12-16 14:30:44 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_per -> mcbsp3_sidetone */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_mcbsp3_sidetone_hwmod,
|
|
|
|
.clk = "mcbsp3_ick",
|
|
|
|
.addr = omap3xxx_mcbsp3_sidetone_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
2011-12-16 14:30:44 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48094000,
|
|
|
|
.pa_end = 0x480941ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
2010-05-30 00:32:24 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4_core -> mailbox */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_mailbox_hwmod,
|
|
|
|
.addr = omap3xxx_mailbox_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
2011-03-02 05:12:56 +08:00
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4 core -> mcspi1 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi1,
|
|
|
|
.clk = "mcspi1_ick",
|
|
|
|
.addr = omap2_mcspi1_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-03-02 05:12:56 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4 core -> mcspi2 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi2,
|
|
|
|
.clk = "mcspi2_ick",
|
|
|
|
.addr = omap2_mcspi2_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-03-02 05:12:56 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4 core -> mcspi3 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi3,
|
|
|
|
.clk = "mcspi3_ick",
|
|
|
|
.addr = omap2430_mcspi3_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2011-03-02 05:12:56 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:33 +08:00
|
|
|
/* l4 core -> mcspi4 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480ba000,
|
|
|
|
.pa_end = 0x480ba0ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
2010-05-30 00:32:24 +08:00
|
|
|
},
|
2012-04-19 18:04:33 +08:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi4,
|
|
|
|
.clk = "mcspi4_ick",
|
|
|
|
.addr = omap34xx_mcspi4_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
2010-05-30 00:32:24 +08:00
|
|
|
};
|
|
|
|
|
2011-12-16 14:14:44 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
|
|
|
|
.master = &omap3xxx_usb_host_hs_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_usb_host_hs_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "uhh",
|
|
|
|
.pa_start = 0x48064000,
|
|
|
|
.pa_end = 0x480643ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "ohci",
|
|
|
|
.pa_start = 0x48064400,
|
|
|
|
.pa_end = 0x480647ff,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "ehci",
|
|
|
|
.pa_start = 0x48064800,
|
|
|
|
.pa_end = 0x48064cff,
|
|
|
|
},
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_usb_host_hs_hwmod,
|
|
|
|
.clk = "usbhost_ick",
|
|
|
|
.addr = omap3xxx_usb_host_hs_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_usb_tll_hs_addrs[] = {
|
|
|
|
{
|
|
|
|
.name = "tll",
|
|
|
|
.pa_start = 0x48062000,
|
|
|
|
.pa_end = 0x48062fff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_usb_tll_hs_hwmod,
|
|
|
|
.clk = "usbtll_ick",
|
|
|
|
.addr = omap3xxx_usb_tll_hs_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-05-09 01:34:28 +08:00
|
|
|
/* l4_core -> hdq1w interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_hdq1w_hwmod,
|
|
|
|
.clk = "hdq_ick",
|
|
|
|
.addr = omap2_hdq1w_addr_space,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
.flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
|
|
|
|
};
|
|
|
|
|
2012-05-09 01:34:30 +08:00
|
|
|
/* l4_wkup -> 32ksync_counter */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_counter_32k_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48320000,
|
|
|
|
.pa_end = 0x4832001f,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:24 +08:00
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpmc_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x6e000000,
|
|
|
|
.pa_end = 0x6e000fff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
2012-05-09 01:34:30 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__counter_32k = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_counter_32k_hwmod,
|
|
|
|
.clk = "omap_32ksync_ick",
|
|
|
|
.addr = omap3xxx_counter_32k_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-06-28 04:59:57 +08:00
|
|
|
/* am35xx has Davinci MDIO & EMAC */
|
|
|
|
static struct omap_hwmod_class am35xx_mdio_class = {
|
|
|
|
.name = "davinci_mdio",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod am35xx_mdio_hwmod = {
|
|
|
|
.name = "davinci_mdio",
|
|
|
|
.class = &am35xx_mdio_class,
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XXX Should be connected to an IPSS hwmod, not the L3 directly;
|
|
|
|
* but this will probably require some additional hwmod core support,
|
|
|
|
* so is left as a future to-do item.
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_mdio__l3 = {
|
|
|
|
.master = &am35xx_mdio_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "emac_fck",
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space am35xx_mdio_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = AM35XX_IPSS_MDIO_BASE,
|
|
|
|
.pa_end = AM35XX_IPSS_MDIO_BASE + SZ_4K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> davinci mdio */
|
|
|
|
/*
|
|
|
|
* XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
|
|
|
|
* but this will probably require some additional hwmod core support,
|
|
|
|
* so is left as a future to-do item.
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_l4_core__mdio = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &am35xx_mdio_hwmod,
|
|
|
|
.clk = "emac_fck",
|
|
|
|
.addr = am35xx_mdio_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info am35xx_emac_mpu_irqs[] = {
|
2012-08-28 08:43:01 +08:00
|
|
|
{ .name = "rxthresh", .irq = 67 + OMAP_INTC_START, },
|
|
|
|
{ .name = "rx_pulse", .irq = 68 + OMAP_INTC_START, },
|
|
|
|
{ .name = "tx_pulse", .irq = 69 + OMAP_INTC_START },
|
|
|
|
{ .name = "misc_pulse", .irq = 70 + OMAP_INTC_START },
|
|
|
|
{ .irq = -1 },
|
2012-06-28 04:59:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class am35xx_emac_class = {
|
|
|
|
.name = "davinci_emac",
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod am35xx_emac_hwmod = {
|
|
|
|
.name = "davinci_emac",
|
|
|
|
.mpu_irqs = am35xx_emac_mpu_irqs,
|
|
|
|
.class = &am35xx_emac_class,
|
2013-02-07 04:48:56 +08:00
|
|
|
/*
|
|
|
|
* According to Mark Greer, the MPU will not return from WFI
|
|
|
|
* when the EMAC signals an interrupt.
|
|
|
|
* http://www.spinics.net/lists/arm-kernel/msg174734.html
|
|
|
|
*/
|
|
|
|
.flags = (HWMOD_NO_IDLEST | HWMOD_BLOCK_WFI),
|
2012-06-28 04:59:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* l3_core -> davinci emac interface */
|
|
|
|
/*
|
|
|
|
* XXX Should be connected to an IPSS hwmod, not the L3 directly;
|
|
|
|
* but this will probably require some additional hwmod core support,
|
|
|
|
* so is left as a future to-do item.
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_emac__l3 = {
|
|
|
|
.master = &am35xx_emac_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "emac_ick",
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space am35xx_emac_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = AM35XX_IPSS_EMAC_BASE,
|
|
|
|
.pa_end = AM35XX_IPSS_EMAC_BASE + 0x30000 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> davinci emac */
|
|
|
|
/*
|
|
|
|
* XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
|
|
|
|
* but this will probably require some additional hwmod core support,
|
|
|
|
* so is left as a future to-do item.
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_l4_core__emac = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &am35xx_emac_hwmod,
|
|
|
|
.clk = "emac_ick",
|
|
|
|
.addr = am35xx_emac_addrs,
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
2012-09-24 07:28:24 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__gpmc = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_gpmc_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.addr = omap3xxx_gpmc_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2013-03-19 00:06:32 +08:00
|
|
|
/* l4_core -> SHAM2 (SHA1/MD5) (similar to omap24xx) */
|
|
|
|
static struct omap_hwmod_sysc_fields omap3_sham_sysc_fields = {
|
|
|
|
.sidle_shift = 4,
|
|
|
|
.srst_shift = 1,
|
|
|
|
.autoidle_shift = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3_sham_sysc = {
|
|
|
|
.rev_offs = 0x5c,
|
|
|
|
.sysc_offs = 0x60,
|
|
|
|
.syss_offs = 0x64,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
.sysc_fields = &omap3_sham_sysc_fields,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_sham_class = {
|
|
|
|
.name = "sham",
|
|
|
|
.sysc = &omap3_sham_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info omap3_sham_mpu_irqs[] = {
|
|
|
|
{ .irq = 49 + OMAP_INTC_START, },
|
|
|
|
{ .irq = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap3_sham_sdma_reqs[] = {
|
2013-06-15 16:31:04 +08:00
|
|
|
{ .name = "rx", .dma_req = 69, },
|
2013-03-19 00:06:32 +08:00
|
|
|
{ .dma_req = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_sham_hwmod = {
|
|
|
|
.name = "sham",
|
|
|
|
.mpu_irqs = omap3_sham_mpu_irqs,
|
|
|
|
.sdma_reqs = omap3_sham_sdma_reqs,
|
|
|
|
.main_clk = "sha12_ick",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SHA12_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_SHA12_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap3xxx_sham_class,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_sham_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480c3000,
|
|
|
|
.pa_end = 0x480c3000 + 0x64 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__sham = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_sham_hwmod,
|
|
|
|
.clk = "sha12_ick",
|
|
|
|
.addr = omap3xxx_sham_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-12-22 00:28:10 +08:00
|
|
|
/* l4_core -> AES */
|
|
|
|
static struct omap_hwmod_sysc_fields omap3xxx_aes_sysc_fields = {
|
|
|
|
.sidle_shift = 6,
|
|
|
|
.srst_shift = 1,
|
|
|
|
.autoidle_shift = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3_aes_sysc = {
|
|
|
|
.rev_offs = 0x44,
|
|
|
|
.sysc_offs = 0x48,
|
|
|
|
.syss_offs = 0x4c,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap3xxx_aes_sysc_fields,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_aes_class = {
|
|
|
|
.name = "aes",
|
|
|
|
.sysc = &omap3_aes_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap3_aes_sdma_reqs[] = {
|
2013-06-15 16:31:04 +08:00
|
|
|
{ .name = "tx", .dma_req = 65, },
|
|
|
|
{ .name = "rx", .dma_req = 66, },
|
2012-12-22 00:28:10 +08:00
|
|
|
{ .dma_req = -1 }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_aes_hwmod = {
|
|
|
|
.name = "aes",
|
|
|
|
.sdma_reqs = omap3_aes_sdma_reqs,
|
|
|
|
.main_clk = "aes2_ick",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_AES2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_AES2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.class = &omap3xxx_aes_class,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_aes_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480c5000,
|
|
|
|
.pa_end = 0x480c5000 + 0x50 - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__aes = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_aes_hwmod,
|
|
|
|
.clk = "aes2_ick",
|
|
|
|
.addr = omap3xxx_aes_addrs,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2013-10-09 13:46:49 +08:00
|
|
|
/*
|
|
|
|
* 'ssi' class
|
|
|
|
* synchronous serial interface (multichannel and full-duplex serial if)
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap34xx_ssi_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
|
|
|
|
SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
|
|
|
|
MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap34xx_ssi_hwmod_class = {
|
|
|
|
.name = "ssi",
|
|
|
|
.sysc = &omap34xx_ssi_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_ssi_hwmod = {
|
|
|
|
.name = "ssi",
|
|
|
|
.class = &omap34xx_ssi_hwmod_class,
|
|
|
|
.clkdm_name = "core_l4_clkdm",
|
|
|
|
.main_clk = "ssi_ssr_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SSI_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_SSI_IDLE_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE -> SSI */
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__ssi = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_ssi_hwmod,
|
|
|
|
.clk = "ssi_ick",
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l3_main__l4_core,
|
|
|
|
&omap3xxx_l3_main__l4_per,
|
|
|
|
&omap3xxx_mpu__l3_main,
|
2012-09-24 07:28:28 +08:00
|
|
|
&omap3xxx_l3_main__l4_debugss,
|
2012-04-19 18:04:31 +08:00
|
|
|
&omap3xxx_l4_core__l4_wkup,
|
|
|
|
&omap3xxx_l4_core__mmc3,
|
|
|
|
&omap3_l4_core__uart1,
|
|
|
|
&omap3_l4_core__uart2,
|
|
|
|
&omap3_l4_per__uart3,
|
|
|
|
&omap3_l4_core__i2c1,
|
|
|
|
&omap3_l4_core__i2c2,
|
|
|
|
&omap3_l4_core__i2c3,
|
|
|
|
&omap3xxx_l4_wkup__l4_sec,
|
|
|
|
&omap3xxx_l4_wkup__timer1,
|
|
|
|
&omap3xxx_l4_per__timer2,
|
|
|
|
&omap3xxx_l4_per__timer3,
|
|
|
|
&omap3xxx_l4_per__timer4,
|
|
|
|
&omap3xxx_l4_per__timer5,
|
|
|
|
&omap3xxx_l4_per__timer6,
|
|
|
|
&omap3xxx_l4_per__timer7,
|
|
|
|
&omap3xxx_l4_per__timer8,
|
|
|
|
&omap3xxx_l4_per__timer9,
|
|
|
|
&omap3xxx_l4_core__timer10,
|
|
|
|
&omap3xxx_l4_core__timer11,
|
|
|
|
&omap3xxx_l4_wkup__wd_timer2,
|
|
|
|
&omap3xxx_l4_wkup__gpio1,
|
|
|
|
&omap3xxx_l4_per__gpio2,
|
|
|
|
&omap3xxx_l4_per__gpio3,
|
|
|
|
&omap3xxx_l4_per__gpio4,
|
|
|
|
&omap3xxx_l4_per__gpio5,
|
|
|
|
&omap3xxx_l4_per__gpio6,
|
|
|
|
&omap3xxx_dma_system__l3,
|
|
|
|
&omap3xxx_l4_core__dma_system,
|
|
|
|
&omap3xxx_l4_core__mcbsp1,
|
|
|
|
&omap3xxx_l4_per__mcbsp2,
|
|
|
|
&omap3xxx_l4_per__mcbsp3,
|
|
|
|
&omap3xxx_l4_per__mcbsp4,
|
|
|
|
&omap3xxx_l4_core__mcbsp5,
|
|
|
|
&omap3xxx_l4_per__mcbsp2_sidetone,
|
|
|
|
&omap3xxx_l4_per__mcbsp3_sidetone,
|
|
|
|
&omap34xx_l4_core__mcspi1,
|
|
|
|
&omap34xx_l4_core__mcspi2,
|
|
|
|
&omap34xx_l4_core__mcspi3,
|
|
|
|
&omap34xx_l4_core__mcspi4,
|
2012-05-09 01:34:30 +08:00
|
|
|
&omap3xxx_l4_wkup__counter_32k,
|
2012-09-24 07:28:24 +08:00
|
|
|
&omap3xxx_l3_main__gpmc,
|
2011-09-15 07:23:19 +08:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* GP-only hwmod links */
|
2013-03-19 00:06:32 +08:00
|
|
|
static struct omap_hwmod_ocp_if *omap34xx_gp_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l4_sec__timer12,
|
|
|
|
&omap3xxx_l4_core__sham,
|
2012-12-22 00:28:10 +08:00
|
|
|
&omap3xxx_l4_core__aes,
|
2013-03-19 00:06:32 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap36xx_gp_hwmod_ocp_ifs[] __initdata = {
|
2012-04-19 18:04:31 +08:00
|
|
|
&omap3xxx_l4_sec__timer12,
|
2013-03-19 00:06:32 +08:00
|
|
|
&omap3xxx_l4_core__sham,
|
2012-12-22 00:28:10 +08:00
|
|
|
&omap3xxx_l4_core__aes,
|
2013-03-19 00:06:32 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *am35xx_gp_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l4_sec__timer12,
|
|
|
|
/*
|
2012-12-22 00:28:10 +08:00
|
|
|
* Apparently the SHA/MD5 and AES accelerator IP blocks are
|
|
|
|
* only present on some AM35xx chips, and no one knows which
|
|
|
|
* ones. See
|
2013-03-19 00:06:32 +08:00
|
|
|
* http://www.spinics.net/lists/arm-kernel/msg215466.html So
|
2012-12-22 00:28:10 +08:00
|
|
|
* if you need these IP blocks on an AM35xx, try uncommenting
|
|
|
|
* the following lines.
|
2013-03-19 00:06:32 +08:00
|
|
|
*/
|
|
|
|
/* &omap3xxx_l4_core__sham, */
|
2012-12-22 00:28:10 +08:00
|
|
|
/* &omap3xxx_l4_core__aes, */
|
2011-12-16 13:38:37 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* 3430ES1-only hwmod links */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3430es1_dss__l3,
|
|
|
|
&omap3430es1_l4_core__dss,
|
2011-09-15 07:23:19 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* 3430ES2+-only hwmod links */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_dss__l3,
|
|
|
|
&omap3xxx_l4_core__dss,
|
|
|
|
&omap3xxx_usbhsotg__l3,
|
|
|
|
&omap3xxx_l4_core__usbhsotg,
|
|
|
|
&omap3xxx_usb_host_hs__l3_main_2,
|
|
|
|
&omap3xxx_l4_core__usb_host_hs,
|
|
|
|
&omap3xxx_l4_core__usb_tll_hs,
|
2011-09-15 07:23:19 +08:00
|
|
|
NULL
|
|
|
|
};
|
2011-02-17 14:37:18 +08:00
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* <= 3430ES3-only hwmod links */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l4_core__pre_es3_mmc1,
|
|
|
|
&omap3xxx_l4_core__pre_es3_mmc2,
|
2011-12-16 14:30:44 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* 3430ES3+-only hwmod links */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l4_core__es3plus_mmc1,
|
|
|
|
&omap3xxx_l4_core__es3plus_mmc2,
|
2011-12-16 14:30:44 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* 34xx-only hwmod links (all ES revisions) */
|
|
|
|
static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l3__iva,
|
|
|
|
&omap34xx_l4_core__sr1,
|
|
|
|
&omap34xx_l4_core__sr2,
|
|
|
|
&omap3xxx_l4_core__mailbox,
|
2012-05-09 01:34:28 +08:00
|
|
|
&omap3xxx_l4_core__hdq1w,
|
2012-09-24 07:28:21 +08:00
|
|
|
&omap3xxx_sad2d__l3,
|
2012-09-24 07:28:23 +08:00
|
|
|
&omap3xxx_l4_core__mmu_isp,
|
|
|
|
&omap3xxx_l3_main__mmu_iva,
|
2013-10-09 13:46:49 +08:00
|
|
|
&omap34xx_l4_core__ssi,
|
2011-09-15 07:23:19 +08:00
|
|
|
NULL
|
|
|
|
};
|
2011-02-17 14:37:19 +08:00
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* 36xx-only hwmod links (all ES revisions) */
|
|
|
|
static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l3__iva,
|
|
|
|
&omap36xx_l4_per__uart4,
|
|
|
|
&omap3xxx_dss__l3,
|
|
|
|
&omap3xxx_l4_core__dss,
|
|
|
|
&omap36xx_l4_core__sr1,
|
|
|
|
&omap36xx_l4_core__sr2,
|
|
|
|
&omap3xxx_usbhsotg__l3,
|
|
|
|
&omap3xxx_l4_core__usbhsotg,
|
|
|
|
&omap3xxx_l4_core__mailbox,
|
|
|
|
&omap3xxx_usb_host_hs__l3_main_2,
|
|
|
|
&omap3xxx_l4_core__usb_host_hs,
|
|
|
|
&omap3xxx_l4_core__usb_tll_hs,
|
|
|
|
&omap3xxx_l4_core__es3plus_mmc1,
|
|
|
|
&omap3xxx_l4_core__es3plus_mmc2,
|
2012-05-09 01:34:28 +08:00
|
|
|
&omap3xxx_l4_core__hdq1w,
|
2012-09-24 07:28:21 +08:00
|
|
|
&omap3xxx_sad2d__l3,
|
2012-09-24 07:28:23 +08:00
|
|
|
&omap3xxx_l4_core__mmu_isp,
|
|
|
|
&omap3xxx_l3_main__mmu_iva,
|
2011-09-15 07:23:19 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_dss__l3,
|
|
|
|
&omap3xxx_l4_core__dss,
|
|
|
|
&am35xx_usbhsotg__l3,
|
|
|
|
&am35xx_l4_core__usbhsotg,
|
|
|
|
&am35xx_l4_core__uart4,
|
|
|
|
&omap3xxx_usb_host_hs__l3_main_2,
|
|
|
|
&omap3xxx_l4_core__usb_host_hs,
|
|
|
|
&omap3xxx_l4_core__usb_tll_hs,
|
|
|
|
&omap3xxx_l4_core__es3plus_mmc1,
|
|
|
|
&omap3xxx_l4_core__es3plus_mmc2,
|
2012-09-17 22:56:14 +08:00
|
|
|
&omap3xxx_l4_core__hdq1w,
|
2012-06-28 04:59:57 +08:00
|
|
|
&am35xx_mdio__l3,
|
|
|
|
&am35xx_l4_core__mdio,
|
|
|
|
&am35xx_emac__l3,
|
|
|
|
&am35xx_l4_core__emac,
|
2011-09-15 07:23:19 +08:00
|
|
|
NULL
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
|
|
|
|
&omap3xxx_l4_core__dss_dispc,
|
|
|
|
&omap3xxx_l4_core__dss_dsi1,
|
|
|
|
&omap3xxx_l4_core__dss_rfbi,
|
|
|
|
&omap3xxx_l4_core__dss_venc,
|
2011-12-28 07:31:33 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2010-02-23 13:09:32 +08:00
|
|
|
int __init omap3xxx_hwmod_init(void)
|
|
|
|
{
|
2011-09-15 07:23:19 +08:00
|
|
|
int r;
|
2013-03-19 00:06:32 +08:00
|
|
|
struct omap_hwmod_ocp_if **h = NULL, **h_gp = NULL;
|
2011-09-15 07:23:19 +08:00
|
|
|
unsigned int rev;
|
|
|
|
|
2012-06-19 02:12:23 +08:00
|
|
|
omap_hwmod_init();
|
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
/* Register hwmod links common to all OMAP3 */
|
|
|
|
r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
|
2011-10-07 04:39:28 +08:00
|
|
|
if (r < 0)
|
2011-09-15 07:23:19 +08:00
|
|
|
return r;
|
|
|
|
|
|
|
|
rev = omap_rev();
|
|
|
|
|
|
|
|
/*
|
2012-04-19 18:04:31 +08:00
|
|
|
* Register hwmod links common to individual OMAP3 families, all
|
2011-09-15 07:23:19 +08:00
|
|
|
* silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
|
|
|
|
* All possible revisions should be included in this conditional.
|
|
|
|
*/
|
|
|
|
if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
|
|
|
|
rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
|
|
|
|
rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = omap34xx_hwmod_ocp_ifs;
|
2013-03-19 00:06:32 +08:00
|
|
|
h_gp = omap34xx_gp_hwmod_ocp_ifs;
|
2012-05-01 07:37:10 +08:00
|
|
|
} else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = am35xx_hwmod_ocp_ifs;
|
2013-03-19 00:06:32 +08:00
|
|
|
h_gp = am35xx_gp_hwmod_ocp_ifs;
|
2011-09-15 07:23:19 +08:00
|
|
|
} else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
|
|
|
|
rev == OMAP3630_REV_ES1_2) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = omap36xx_hwmod_ocp_ifs;
|
2013-03-19 00:06:32 +08:00
|
|
|
h_gp = omap36xx_gp_hwmod_ocp_ifs;
|
2011-09-15 07:23:19 +08:00
|
|
|
} else {
|
|
|
|
WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
|
|
|
|
return -EINVAL;
|
2012-09-19 00:36:11 +08:00
|
|
|
}
|
2011-09-15 07:23:19 +08:00
|
|
|
|
2012-04-19 18:04:31 +08:00
|
|
|
r = omap_hwmod_register_links(h);
|
2011-10-07 04:39:28 +08:00
|
|
|
if (r < 0)
|
2011-09-15 07:23:19 +08:00
|
|
|
return r;
|
|
|
|
|
2013-03-19 00:06:32 +08:00
|
|
|
/* Register GP-only hwmod links. */
|
|
|
|
if (h_gp && omap_type() == OMAP2_DEVICE_TYPE_GP) {
|
|
|
|
r = omap_hwmod_register_links(h_gp);
|
|
|
|
if (r < 0)
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-09-15 07:23:19 +08:00
|
|
|
/*
|
2012-04-19 18:04:31 +08:00
|
|
|
* Register hwmod links specific to certain ES levels of a
|
2011-09-15 07:23:19 +08:00
|
|
|
* particular family of silicon (e.g., 34xx ES1.0)
|
|
|
|
*/
|
|
|
|
h = NULL;
|
|
|
|
if (rev == OMAP3430_REV_ES1_0) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = omap3430es1_hwmod_ocp_ifs;
|
2011-09-15 07:23:19 +08:00
|
|
|
} else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
|
|
|
|
rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
|
|
|
|
rev == OMAP3430_REV_ES3_1_2) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = omap3430es2plus_hwmod_ocp_ifs;
|
2012-09-19 00:36:11 +08:00
|
|
|
}
|
2011-09-15 07:23:19 +08:00
|
|
|
|
2011-12-16 14:30:44 +08:00
|
|
|
if (h) {
|
2012-04-19 18:04:31 +08:00
|
|
|
r = omap_hwmod_register_links(h);
|
2011-12-16 14:30:44 +08:00
|
|
|
if (r < 0)
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
h = NULL;
|
|
|
|
if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
|
|
|
|
rev == OMAP3430_REV_ES2_1) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = omap3430_pre_es3_hwmod_ocp_ifs;
|
2011-12-16 14:30:44 +08:00
|
|
|
} else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
|
|
|
|
rev == OMAP3430_REV_ES3_1_2) {
|
2012-04-19 18:04:31 +08:00
|
|
|
h = omap3430_es3plus_hwmod_ocp_ifs;
|
2012-09-19 00:36:11 +08:00
|
|
|
}
|
2011-12-16 14:30:44 +08:00
|
|
|
|
2011-09-15 07:23:19 +08:00
|
|
|
if (h)
|
2012-04-19 18:04:31 +08:00
|
|
|
r = omap_hwmod_register_links(h);
|
2011-12-28 07:31:33 +08:00
|
|
|
if (r < 0)
|
|
|
|
return r;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DSS code presumes that dss_core hwmod is handled first,
|
|
|
|
* _before_ any other DSS related hwmods so register common
|
2012-04-19 18:04:31 +08:00
|
|
|
* DSS hwmod links last to ensure that dss_core is already
|
|
|
|
* registered. Otherwise some change things may happen, for
|
|
|
|
* ex. if dispc is handled before dss_core and DSS is enabled
|
|
|
|
* in bootloader DISPC will be reset with outputs enabled
|
|
|
|
* which sometimes leads to unrecoverable L3 error. XXX The
|
|
|
|
* long-term fix to this is to ensure hwmods are set up in
|
|
|
|
* dependency order in the hwmod core code.
|
2011-12-28 07:31:33 +08:00
|
|
|
*/
|
2012-04-19 18:04:31 +08:00
|
|
|
r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
|
2011-09-15 07:23:19 +08:00
|
|
|
|
|
|
|
return r;
|
2010-02-23 13:09:32 +08:00
|
|
|
}
|