2019-05-27 14:55:21 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2016-06-10 23:32:33 +08:00
|
|
|
/*
|
|
|
|
* INA3221 Triple Current/Voltage Monitor
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
* Andrew F. Davis <afd@ti.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/hwmon.h>
|
|
|
|
#include <linux/hwmon-sysfs.h>
|
|
|
|
#include <linux/i2c.h>
|
|
|
|
#include <linux/module.h>
|
2018-11-06 04:48:41 +08:00
|
|
|
#include <linux/mutex.h>
|
2016-06-10 23:32:33 +08:00
|
|
|
#include <linux/of.h>
|
2018-11-06 04:48:43 +08:00
|
|
|
#include <linux/pm_runtime.h>
|
2016-06-10 23:32:33 +08:00
|
|
|
#include <linux/regmap.h>
|
2019-04-17 03:41:31 +08:00
|
|
|
#include <linux/util_macros.h>
|
2016-06-10 23:32:33 +08:00
|
|
|
|
|
|
|
#define INA3221_DRIVER_NAME "ina3221"
|
|
|
|
|
|
|
|
#define INA3221_CONFIG 0x00
|
|
|
|
#define INA3221_SHUNT1 0x01
|
|
|
|
#define INA3221_BUS1 0x02
|
|
|
|
#define INA3221_SHUNT2 0x03
|
|
|
|
#define INA3221_BUS2 0x04
|
|
|
|
#define INA3221_SHUNT3 0x05
|
|
|
|
#define INA3221_BUS3 0x06
|
|
|
|
#define INA3221_CRIT1 0x07
|
|
|
|
#define INA3221_WARN1 0x08
|
|
|
|
#define INA3221_CRIT2 0x09
|
|
|
|
#define INA3221_WARN2 0x0a
|
|
|
|
#define INA3221_CRIT3 0x0b
|
|
|
|
#define INA3221_WARN3 0x0c
|
|
|
|
#define INA3221_MASK_ENABLE 0x0f
|
|
|
|
|
2018-09-30 05:44:07 +08:00
|
|
|
#define INA3221_CONFIG_MODE_MASK GENMASK(2, 0)
|
|
|
|
#define INA3221_CONFIG_MODE_POWERDOWN 0
|
2018-09-30 05:44:06 +08:00
|
|
|
#define INA3221_CONFIG_MODE_SHUNT BIT(0)
|
|
|
|
#define INA3221_CONFIG_MODE_BUS BIT(1)
|
|
|
|
#define INA3221_CONFIG_MODE_CONTINUOUS BIT(2)
|
2018-11-06 04:48:42 +08:00
|
|
|
#define INA3221_CONFIG_VSH_CT_SHIFT 3
|
|
|
|
#define INA3221_CONFIG_VSH_CT_MASK GENMASK(5, 3)
|
|
|
|
#define INA3221_CONFIG_VSH_CT(x) (((x) & GENMASK(5, 3)) >> 3)
|
|
|
|
#define INA3221_CONFIG_VBUS_CT_SHIFT 6
|
|
|
|
#define INA3221_CONFIG_VBUS_CT_MASK GENMASK(8, 6)
|
|
|
|
#define INA3221_CONFIG_VBUS_CT(x) (((x) & GENMASK(8, 6)) >> 6)
|
2019-04-17 03:41:31 +08:00
|
|
|
#define INA3221_CONFIG_AVG_SHIFT 9
|
|
|
|
#define INA3221_CONFIG_AVG_MASK GENMASK(11, 9)
|
|
|
|
#define INA3221_CONFIG_AVG(x) (((x) & GENMASK(11, 9)) >> 9)
|
2018-11-06 04:48:42 +08:00
|
|
|
#define INA3221_CONFIG_CHs_EN_MASK GENMASK(14, 12)
|
2018-10-02 09:05:23 +08:00
|
|
|
#define INA3221_CONFIG_CHx_EN(x) BIT(14 - (x))
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-11-06 04:48:43 +08:00
|
|
|
#define INA3221_CONFIG_DEFAULT 0x7127
|
2016-06-10 23:32:33 +08:00
|
|
|
#define INA3221_RSHUNT_DEFAULT 10000
|
|
|
|
|
|
|
|
enum ina3221_fields {
|
|
|
|
/* Configuration */
|
|
|
|
F_RST,
|
|
|
|
|
2018-11-06 04:48:42 +08:00
|
|
|
/* Status Flags */
|
|
|
|
F_CVRF,
|
|
|
|
|
2016-06-10 23:32:33 +08:00
|
|
|
/* Alert Flags */
|
|
|
|
F_WF3, F_WF2, F_WF1,
|
|
|
|
F_CF3, F_CF2, F_CF1,
|
|
|
|
|
|
|
|
/* sentinel */
|
|
|
|
F_MAX_FIELDS
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct reg_field ina3221_reg_fields[] = {
|
|
|
|
[F_RST] = REG_FIELD(INA3221_CONFIG, 15, 15),
|
|
|
|
|
2018-11-06 04:48:42 +08:00
|
|
|
[F_CVRF] = REG_FIELD(INA3221_MASK_ENABLE, 0, 0),
|
2016-06-10 23:32:33 +08:00
|
|
|
[F_WF3] = REG_FIELD(INA3221_MASK_ENABLE, 3, 3),
|
|
|
|
[F_WF2] = REG_FIELD(INA3221_MASK_ENABLE, 4, 4),
|
|
|
|
[F_WF1] = REG_FIELD(INA3221_MASK_ENABLE, 5, 5),
|
|
|
|
[F_CF3] = REG_FIELD(INA3221_MASK_ENABLE, 7, 7),
|
|
|
|
[F_CF2] = REG_FIELD(INA3221_MASK_ENABLE, 8, 8),
|
|
|
|
[F_CF1] = REG_FIELD(INA3221_MASK_ENABLE, 9, 9),
|
|
|
|
};
|
|
|
|
|
|
|
|
enum ina3221_channels {
|
|
|
|
INA3221_CHANNEL1,
|
|
|
|
INA3221_CHANNEL2,
|
|
|
|
INA3221_CHANNEL3,
|
|
|
|
INA3221_NUM_CHANNELS
|
|
|
|
};
|
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
/**
|
|
|
|
* struct ina3221_input - channel input source specific information
|
|
|
|
* @label: label of channel input source
|
|
|
|
* @shunt_resistor: shunt resistor value of channel input source
|
|
|
|
* @disconnected: connection status of channel input source
|
|
|
|
*/
|
|
|
|
struct ina3221_input {
|
|
|
|
const char *label;
|
|
|
|
int shunt_resistor;
|
|
|
|
bool disconnected;
|
|
|
|
};
|
|
|
|
|
2016-06-10 23:32:33 +08:00
|
|
|
/**
|
|
|
|
* struct ina3221_data - device specific information
|
2018-11-06 04:48:43 +08:00
|
|
|
* @pm_dev: Device pointer for pm runtime
|
2016-06-10 23:32:33 +08:00
|
|
|
* @regmap: Register map of the device
|
|
|
|
* @fields: Register fields of the device
|
2018-10-02 09:05:23 +08:00
|
|
|
* @inputs: Array of channel input source specific structures
|
2018-11-06 04:48:41 +08:00
|
|
|
* @lock: mutex lock to serialize sysfs attribute accesses
|
2018-09-30 05:44:07 +08:00
|
|
|
* @reg_config: Register value of INA3221_CONFIG
|
2019-01-18 07:12:53 +08:00
|
|
|
* @single_shot: running in single-shot operating mode
|
2016-06-10 23:32:33 +08:00
|
|
|
*/
|
|
|
|
struct ina3221_data {
|
2018-11-06 04:48:43 +08:00
|
|
|
struct device *pm_dev;
|
2016-06-10 23:32:33 +08:00
|
|
|
struct regmap *regmap;
|
|
|
|
struct regmap_field *fields[F_MAX_FIELDS];
|
2018-10-02 09:05:23 +08:00
|
|
|
struct ina3221_input inputs[INA3221_NUM_CHANNELS];
|
2018-11-06 04:48:41 +08:00
|
|
|
struct mutex lock;
|
2018-09-30 05:44:07 +08:00
|
|
|
u32 reg_config;
|
2019-01-18 07:12:53 +08:00
|
|
|
|
|
|
|
bool single_shot;
|
2016-06-10 23:32:33 +08:00
|
|
|
};
|
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
static inline bool ina3221_is_enabled(struct ina3221_data *ina, int channel)
|
|
|
|
{
|
2018-11-06 04:48:43 +08:00
|
|
|
return pm_runtime_active(ina->pm_dev) &&
|
|
|
|
(ina->reg_config & INA3221_CONFIG_CHx_EN(channel));
|
2018-10-02 09:05:23 +08:00
|
|
|
}
|
|
|
|
|
2018-11-06 04:48:42 +08:00
|
|
|
/* Lookup table for Bus and Shunt conversion times in usec */
|
|
|
|
static const u16 ina3221_conv_time[] = {
|
|
|
|
140, 204, 332, 588, 1100, 2116, 4156, 8244,
|
|
|
|
};
|
|
|
|
|
2019-04-17 03:41:31 +08:00
|
|
|
/* Lookup table for number of samples using in averaging mode */
|
|
|
|
static const int ina3221_avg_samples[] = {
|
|
|
|
1, 4, 16, 64, 128, 256, 512, 1024,
|
|
|
|
};
|
|
|
|
|
2019-04-18 07:12:10 +08:00
|
|
|
/* Converting update_interval in msec to conversion time in usec */
|
|
|
|
static inline u32 ina3221_interval_ms_to_conv_time(u16 config, int interval)
|
|
|
|
{
|
|
|
|
u32 channels = hweight16(config & INA3221_CONFIG_CHs_EN_MASK);
|
|
|
|
u32 samples_idx = INA3221_CONFIG_AVG(config);
|
|
|
|
u32 samples = ina3221_avg_samples[samples_idx];
|
|
|
|
|
|
|
|
/* Bisect the result to Bus and Shunt conversion times */
|
|
|
|
return DIV_ROUND_CLOSEST(interval * 1000 / 2, channels * samples);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Converting CONFIG register value to update_interval in usec */
|
|
|
|
static inline u32 ina3221_reg_to_interval_us(u16 config)
|
2018-11-06 04:48:42 +08:00
|
|
|
{
|
2019-04-18 07:12:10 +08:00
|
|
|
u32 channels = hweight16(config & INA3221_CONFIG_CHs_EN_MASK);
|
|
|
|
u32 vbus_ct_idx = INA3221_CONFIG_VBUS_CT(config);
|
|
|
|
u32 vsh_ct_idx = INA3221_CONFIG_VSH_CT(config);
|
|
|
|
u32 samples_idx = INA3221_CONFIG_AVG(config);
|
2019-04-17 03:41:31 +08:00
|
|
|
u32 samples = ina3221_avg_samples[samples_idx];
|
2018-11-06 04:48:42 +08:00
|
|
|
u32 vbus_ct = ina3221_conv_time[vbus_ct_idx];
|
|
|
|
u32 vsh_ct = ina3221_conv_time[vsh_ct_idx];
|
|
|
|
|
|
|
|
/* Calculate total conversion time */
|
2019-04-18 07:12:10 +08:00
|
|
|
return channels * (vbus_ct + vsh_ct) * samples;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int ina3221_wait_for_data(struct ina3221_data *ina)
|
|
|
|
{
|
|
|
|
u32 wait, cvrf;
|
|
|
|
|
|
|
|
wait = ina3221_reg_to_interval_us(ina->reg_config);
|
2018-11-06 04:48:42 +08:00
|
|
|
|
|
|
|
/* Polling the CVRF bit to make sure read data is ready */
|
|
|
|
return regmap_field_read_poll_timeout(ina->fields[F_CVRF],
|
2019-10-22 08:59:22 +08:00
|
|
|
cvrf, cvrf, wait, wait * 2);
|
2018-11-06 04:48:42 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_read_value(struct ina3221_data *ina, unsigned int reg,
|
|
|
|
int *val)
|
|
|
|
{
|
|
|
|
unsigned int regval;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = regmap_read(ina->regmap, reg, ®val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
*val = sign_extend32(regval >> 3, 12);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const u8 ina3221_in_reg[] = {
|
|
|
|
INA3221_BUS1,
|
|
|
|
INA3221_BUS2,
|
|
|
|
INA3221_BUS3,
|
|
|
|
INA3221_SHUNT1,
|
|
|
|
INA3221_SHUNT2,
|
|
|
|
INA3221_SHUNT3,
|
|
|
|
};
|
|
|
|
|
2019-04-17 03:41:31 +08:00
|
|
|
static int ina3221_read_chip(struct device *dev, u32 attr, long *val)
|
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
int regval;
|
|
|
|
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_chip_samples:
|
|
|
|
regval = INA3221_CONFIG_AVG(ina->reg_config);
|
|
|
|
*val = ina3221_avg_samples[regval];
|
|
|
|
return 0;
|
2019-04-18 07:12:10 +08:00
|
|
|
case hwmon_chip_update_interval:
|
|
|
|
/* Return in msec */
|
|
|
|
*val = ina3221_reg_to_interval_us(ina->reg_config);
|
|
|
|
*val = DIV_ROUND_CLOSEST(*val, 1000);
|
|
|
|
return 0;
|
2019-04-17 03:41:31 +08:00
|
|
|
default:
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_read_in(struct device *dev, u32 attr, int channel, long *val)
|
|
|
|
{
|
|
|
|
const bool is_shunt = channel > INA3221_CHANNEL3;
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
u8 reg = ina3221_in_reg[channel];
|
|
|
|
int regval, ret;
|
|
|
|
|
|
|
|
/* Translate shunt channel index to sensor channel index */
|
|
|
|
channel %= INA3221_NUM_CHANNELS;
|
|
|
|
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_in_input:
|
|
|
|
if (!ina3221_is_enabled(ina, channel))
|
|
|
|
return -ENODATA;
|
|
|
|
|
2019-01-18 07:12:53 +08:00
|
|
|
/* Write CONFIG register to trigger a single-shot measurement */
|
|
|
|
if (ina->single_shot)
|
|
|
|
regmap_write(ina->regmap, INA3221_CONFIG,
|
|
|
|
ina->reg_config);
|
|
|
|
|
2018-11-06 04:48:42 +08:00
|
|
|
ret = ina3221_wait_for_data(ina);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
ret = ina3221_read_value(ina, reg, ®val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Scale of shunt voltage (uV): LSB is 40uV
|
|
|
|
* Scale of bus voltage (mV): LSB is 8mV
|
|
|
|
*/
|
|
|
|
*val = regval * (is_shunt ? 40 : 8);
|
|
|
|
return 0;
|
|
|
|
case hwmon_in_enable:
|
|
|
|
*val = ina3221_is_enabled(ina, channel);
|
|
|
|
return 0;
|
|
|
|
default:
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const u8 ina3221_curr_reg[][INA3221_NUM_CHANNELS] = {
|
|
|
|
[hwmon_curr_input] = { INA3221_SHUNT1, INA3221_SHUNT2, INA3221_SHUNT3 },
|
|
|
|
[hwmon_curr_max] = { INA3221_WARN1, INA3221_WARN2, INA3221_WARN3 },
|
|
|
|
[hwmon_curr_crit] = { INA3221_CRIT1, INA3221_CRIT2, INA3221_CRIT3 },
|
|
|
|
[hwmon_curr_max_alarm] = { F_WF1, F_WF2, F_WF3 },
|
|
|
|
[hwmon_curr_crit_alarm] = { F_CF1, F_CF2, F_CF3 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static int ina3221_read_curr(struct device *dev, u32 attr,
|
|
|
|
int channel, long *val)
|
2018-10-02 09:05:23 +08:00
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
struct ina3221_input *input = &ina->inputs[channel];
|
2018-10-09 04:14:24 +08:00
|
|
|
int resistance_uo = input->shunt_resistor;
|
|
|
|
u8 reg = ina3221_curr_reg[attr][channel];
|
|
|
|
int regval, voltage_nv, ret;
|
|
|
|
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_curr_input:
|
|
|
|
if (!ina3221_is_enabled(ina, channel))
|
|
|
|
return -ENODATA;
|
2018-11-06 04:48:42 +08:00
|
|
|
|
2019-01-18 07:12:53 +08:00
|
|
|
/* Write CONFIG register to trigger a single-shot measurement */
|
|
|
|
if (ina->single_shot)
|
|
|
|
regmap_write(ina->regmap, INA3221_CONFIG,
|
|
|
|
ina->reg_config);
|
|
|
|
|
2018-11-06 04:48:42 +08:00
|
|
|
ret = ina3221_wait_for_data(ina);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
/* fall through */
|
|
|
|
case hwmon_curr_crit:
|
|
|
|
case hwmon_curr_max:
|
|
|
|
ret = ina3221_read_value(ina, reg, ®val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2018-10-02 09:05:23 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
/* Scale of shunt voltage: LSB is 40uV (40000nV) */
|
|
|
|
voltage_nv = regval * 40000;
|
|
|
|
/* Return current in mA */
|
|
|
|
*val = DIV_ROUND_CLOSEST(voltage_nv, resistance_uo);
|
|
|
|
return 0;
|
|
|
|
case hwmon_curr_crit_alarm:
|
|
|
|
case hwmon_curr_max_alarm:
|
2018-11-06 04:48:40 +08:00
|
|
|
/* No actual register read if channel is disabled */
|
|
|
|
if (!ina3221_is_enabled(ina, channel)) {
|
|
|
|
/* Return 0 for alert flags */
|
|
|
|
*val = 0;
|
|
|
|
return 0;
|
|
|
|
}
|
2018-10-09 04:14:24 +08:00
|
|
|
ret = regmap_field_read(ina->fields[reg], ®val);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
*val = regval;
|
|
|
|
return 0;
|
|
|
|
default:
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
}
|
2018-10-02 09:05:23 +08:00
|
|
|
}
|
|
|
|
|
2019-04-17 03:41:31 +08:00
|
|
|
static int ina3221_write_chip(struct device *dev, u32 attr, long val)
|
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
int ret, idx;
|
2019-04-18 07:12:09 +08:00
|
|
|
u32 tmp;
|
2019-04-17 03:41:31 +08:00
|
|
|
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_chip_samples:
|
|
|
|
idx = find_closest(val, ina3221_avg_samples,
|
|
|
|
ARRAY_SIZE(ina3221_avg_samples));
|
|
|
|
|
2019-04-18 07:12:09 +08:00
|
|
|
tmp = (ina->reg_config & ~INA3221_CONFIG_AVG_MASK) |
|
|
|
|
(idx << INA3221_CONFIG_AVG_SHIFT);
|
|
|
|
ret = regmap_write(ina->regmap, INA3221_CONFIG, tmp);
|
2019-04-17 03:41:31 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-04-18 07:12:10 +08:00
|
|
|
/* Update reg_config accordingly */
|
|
|
|
ina->reg_config = tmp;
|
|
|
|
return 0;
|
|
|
|
case hwmon_chip_update_interval:
|
|
|
|
tmp = ina3221_interval_ms_to_conv_time(ina->reg_config, val);
|
|
|
|
idx = find_closest(tmp, ina3221_conv_time,
|
|
|
|
ARRAY_SIZE(ina3221_conv_time));
|
|
|
|
|
|
|
|
/* Update Bus and Shunt voltage conversion times */
|
|
|
|
tmp = INA3221_CONFIG_VBUS_CT_MASK | INA3221_CONFIG_VSH_CT_MASK;
|
|
|
|
tmp = (ina->reg_config & ~tmp) |
|
|
|
|
(idx << INA3221_CONFIG_VBUS_CT_SHIFT) |
|
|
|
|
(idx << INA3221_CONFIG_VSH_CT_SHIFT);
|
|
|
|
ret = regmap_write(ina->regmap, INA3221_CONFIG, tmp);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2019-04-17 03:41:31 +08:00
|
|
|
/* Update reg_config accordingly */
|
2019-04-18 07:12:09 +08:00
|
|
|
ina->reg_config = tmp;
|
|
|
|
return 0;
|
2019-04-17 03:41:31 +08:00
|
|
|
default:
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_write_curr(struct device *dev, u32 attr,
|
|
|
|
int channel, long val)
|
2018-10-02 09:05:23 +08:00
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
2018-10-09 04:14:24 +08:00
|
|
|
struct ina3221_input *input = &ina->inputs[channel];
|
|
|
|
int resistance_uo = input->shunt_resistor;
|
|
|
|
u8 reg = ina3221_curr_reg[attr][channel];
|
|
|
|
int regval, current_ma, voltage_uv;
|
|
|
|
|
|
|
|
/* clamp current */
|
|
|
|
current_ma = clamp_val(val,
|
|
|
|
INT_MIN / resistance_uo,
|
|
|
|
INT_MAX / resistance_uo);
|
|
|
|
|
|
|
|
voltage_uv = DIV_ROUND_CLOSEST(current_ma * resistance_uo, 1000);
|
|
|
|
|
|
|
|
/* clamp voltage */
|
|
|
|
voltage_uv = clamp_val(voltage_uv, -163800, 163800);
|
|
|
|
|
|
|
|
/* 1 / 40uV(scale) << 3(register shift) = 5 */
|
|
|
|
regval = DIV_ROUND_CLOSEST(voltage_uv, 5) & 0xfff8;
|
2018-10-02 09:05:23 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
return regmap_write(ina->regmap, reg, regval);
|
2018-10-02 09:05:23 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_write_enable(struct device *dev, int channel, bool enable)
|
2018-10-02 09:05:23 +08:00
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
u16 config, mask = INA3221_CONFIG_CHx_EN(channel);
|
2018-11-06 04:48:43 +08:00
|
|
|
u16 config_old = ina->reg_config & mask;
|
2019-04-18 07:12:09 +08:00
|
|
|
u32 tmp;
|
2018-10-02 09:05:23 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
config = enable ? mask : 0;
|
|
|
|
|
2018-11-06 04:48:43 +08:00
|
|
|
/* Bypass if enable status is not being changed */
|
|
|
|
if (config_old == config)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* For enabling routine, increase refcount and resume() at first */
|
|
|
|
if (enable) {
|
|
|
|
ret = pm_runtime_get_sync(ina->pm_dev);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "Failed to get PM runtime\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
/* Enable or disable the channel */
|
2019-04-18 07:12:09 +08:00
|
|
|
tmp = (ina->reg_config & ~mask) | (config & mask);
|
|
|
|
ret = regmap_write(ina->regmap, INA3221_CONFIG, tmp);
|
2018-10-02 09:05:23 +08:00
|
|
|
if (ret)
|
2018-11-06 04:48:43 +08:00
|
|
|
goto fail;
|
2018-10-02 09:05:23 +08:00
|
|
|
|
|
|
|
/* Cache the latest config register value */
|
2019-04-18 07:12:09 +08:00
|
|
|
ina->reg_config = tmp;
|
2018-11-06 04:48:43 +08:00
|
|
|
|
|
|
|
/* For disabling routine, decrease refcount or suspend() at last */
|
|
|
|
if (!enable)
|
|
|
|
pm_runtime_put_sync(ina->pm_dev);
|
2018-10-02 09:05:23 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
return 0;
|
2018-11-06 04:48:43 +08:00
|
|
|
|
|
|
|
fail:
|
|
|
|
if (enable) {
|
|
|
|
dev_err(dev, "Failed to enable channel %d: error %d\n",
|
|
|
|
channel, ret);
|
|
|
|
pm_runtime_put_sync(ina->pm_dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
2018-10-02 09:05:23 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_read(struct device *dev, enum hwmon_sensor_types type,
|
|
|
|
u32 attr, int channel, long *val)
|
2016-06-10 23:32:33 +08:00
|
|
|
{
|
2018-11-06 04:48:41 +08:00
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
mutex_lock(&ina->lock);
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
switch (type) {
|
2019-04-17 03:41:31 +08:00
|
|
|
case hwmon_chip:
|
|
|
|
ret = ina3221_read_chip(dev, attr, val);
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
case hwmon_in:
|
|
|
|
/* 0-align channel ID */
|
2018-11-06 04:48:41 +08:00
|
|
|
ret = ina3221_read_in(dev, attr, channel - 1, val);
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
case hwmon_curr:
|
2018-11-06 04:48:41 +08:00
|
|
|
ret = ina3221_read_curr(dev, attr, channel, val);
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
default:
|
2018-11-06 04:48:41 +08:00
|
|
|
ret = -EOPNOTSUPP;
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
}
|
2018-11-06 04:48:41 +08:00
|
|
|
|
|
|
|
mutex_unlock(&ina->lock);
|
|
|
|
|
|
|
|
return ret;
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_write(struct device *dev, enum hwmon_sensor_types type,
|
|
|
|
u32 attr, int channel, long val)
|
2016-06-10 23:32:33 +08:00
|
|
|
{
|
2018-11-06 04:48:41 +08:00
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
mutex_lock(&ina->lock);
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
switch (type) {
|
2019-04-17 03:41:31 +08:00
|
|
|
case hwmon_chip:
|
|
|
|
ret = ina3221_write_chip(dev, attr, val);
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
case hwmon_in:
|
|
|
|
/* 0-align channel ID */
|
2018-11-06 04:48:41 +08:00
|
|
|
ret = ina3221_write_enable(dev, channel - 1, val);
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
case hwmon_curr:
|
2018-11-06 04:48:41 +08:00
|
|
|
ret = ina3221_write_curr(dev, attr, channel, val);
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
default:
|
2018-11-06 04:48:41 +08:00
|
|
|
ret = -EOPNOTSUPP;
|
|
|
|
break;
|
2018-10-09 04:14:24 +08:00
|
|
|
}
|
2018-11-06 04:48:41 +08:00
|
|
|
|
|
|
|
mutex_unlock(&ina->lock);
|
|
|
|
|
|
|
|
return ret;
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static int ina3221_read_string(struct device *dev, enum hwmon_sensor_types type,
|
|
|
|
u32 attr, int channel, const char **str)
|
2016-06-10 23:32:33 +08:00
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
2018-10-09 04:14:24 +08:00
|
|
|
int index = channel - 1;
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
*str = ina->inputs[index].label;
|
2018-10-02 09:05:23 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
return 0;
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static umode_t ina3221_is_visible(const void *drvdata,
|
|
|
|
enum hwmon_sensor_types type,
|
|
|
|
u32 attr, int channel)
|
2016-06-10 23:32:33 +08:00
|
|
|
{
|
2018-10-09 04:14:24 +08:00
|
|
|
const struct ina3221_data *ina = drvdata;
|
|
|
|
const struct ina3221_input *input = NULL;
|
|
|
|
|
|
|
|
switch (type) {
|
2019-04-17 03:41:31 +08:00
|
|
|
case hwmon_chip:
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_chip_samples:
|
2019-04-18 07:12:10 +08:00
|
|
|
case hwmon_chip_update_interval:
|
2019-04-17 03:41:31 +08:00
|
|
|
return 0644;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
2018-10-09 04:14:24 +08:00
|
|
|
case hwmon_in:
|
|
|
|
/* Ignore in0_ */
|
|
|
|
if (channel == 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_in_label:
|
|
|
|
if (channel - 1 <= INA3221_CHANNEL3)
|
|
|
|
input = &ina->inputs[channel - 1];
|
|
|
|
/* Hide label node if label is not provided */
|
|
|
|
return (input && input->label) ? 0444 : 0;
|
|
|
|
case hwmon_in_input:
|
|
|
|
return 0444;
|
|
|
|
case hwmon_in_enable:
|
|
|
|
return 0644;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
case hwmon_curr:
|
|
|
|
switch (attr) {
|
|
|
|
case hwmon_curr_input:
|
|
|
|
case hwmon_curr_crit_alarm:
|
|
|
|
case hwmon_curr_max_alarm:
|
|
|
|
return 0444;
|
|
|
|
case hwmon_curr_crit:
|
|
|
|
case hwmon_curr_max:
|
|
|
|
return 0644;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
#define INA3221_HWMON_CURR_CONFIG (HWMON_C_INPUT | \
|
|
|
|
HWMON_C_CRIT | HWMON_C_CRIT_ALARM | \
|
|
|
|
HWMON_C_MAX | HWMON_C_MAX_ALARM)
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static const struct hwmon_channel_info *ina3221_info[] = {
|
2019-04-17 03:41:31 +08:00
|
|
|
HWMON_CHANNEL_INFO(chip,
|
2019-04-18 07:12:10 +08:00
|
|
|
HWMON_C_SAMPLES,
|
|
|
|
HWMON_C_UPDATE_INTERVAL),
|
hwmon: (ina3221) Use HWMON_CHANNEL_INFO macro
The HWMON_CHANNEL_INFO macro simplifies the code, reduces the likelihood
of errors, and makes the code easier to read.
The conversion was done automatically with coccinelle. The semantic patch
used to make this change is as follows.
@r@
initializer list elements;
identifier i;
@@
-u32 i[] = {
- elements,
- 0
-};
@s@
identifier r.i,j,ty;
@@
-struct hwmon_channel_info j = {
- .type = ty,
- .config = i,
-};
@script:ocaml t@
ty << s.ty;
elements << r.elements;
shorter;
elems;
@@
shorter :=
make_ident (List.hd(List.rev (Str.split (Str.regexp "_") ty)));
elems :=
make_ident
(String.concat ","
(List.map (fun x -> Printf.sprintf "\n\t\t\t %s" x)
(Str.split (Str.regexp " , ") elements)))
@@
identifier s.j,t.shorter;
identifier t.elems;
@@
- &j
+ HWMON_CHANNEL_INFO(shorter,elems)
This patch does not introduce functional changes. Many thanks to
Julia Lawall for providing the semantic patch.
The patch was post-edited to retain comments.
Signed-off-by: Guenter Roeck <linux@roeck-us.net>
2019-04-01 01:53:47 +08:00
|
|
|
HWMON_CHANNEL_INFO(in,
|
|
|
|
/* 0: dummy, skipped in is_visible */
|
|
|
|
HWMON_I_INPUT,
|
|
|
|
/* 1-3: input voltage Channels */
|
|
|
|
HWMON_I_INPUT | HWMON_I_ENABLE | HWMON_I_LABEL,
|
|
|
|
HWMON_I_INPUT | HWMON_I_ENABLE | HWMON_I_LABEL,
|
|
|
|
HWMON_I_INPUT | HWMON_I_ENABLE | HWMON_I_LABEL,
|
|
|
|
/* 4-6: shunt voltage Channels */
|
|
|
|
HWMON_I_INPUT,
|
|
|
|
HWMON_I_INPUT,
|
|
|
|
HWMON_I_INPUT),
|
|
|
|
HWMON_CHANNEL_INFO(curr,
|
|
|
|
INA3221_HWMON_CURR_CONFIG,
|
|
|
|
INA3221_HWMON_CURR_CONFIG,
|
|
|
|
INA3221_HWMON_CURR_CONFIG),
|
2018-10-09 04:14:24 +08:00
|
|
|
NULL
|
|
|
|
};
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static const struct hwmon_ops ina3221_hwmon_ops = {
|
|
|
|
.is_visible = ina3221_is_visible,
|
|
|
|
.read_string = ina3221_read_string,
|
|
|
|
.read = ina3221_read,
|
|
|
|
.write = ina3221_write,
|
|
|
|
};
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
static const struct hwmon_chip_info ina3221_chip_info = {
|
|
|
|
.ops = &ina3221_hwmon_ops,
|
|
|
|
.info = ina3221_info,
|
|
|
|
};
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
/* Extra attribute groups */
|
2018-12-11 06:02:10 +08:00
|
|
|
static ssize_t ina3221_shunt_show(struct device *dev,
|
2016-06-10 23:32:33 +08:00
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
|
|
|
struct sensor_device_attribute *sd_attr = to_sensor_dev_attr(attr);
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
unsigned int channel = sd_attr->index;
|
2018-10-02 09:05:23 +08:00
|
|
|
struct ina3221_input *input = &ina->inputs[channel];
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
return snprintf(buf, PAGE_SIZE, "%d\n", input->shunt_resistor);
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
2018-12-11 06:02:10 +08:00
|
|
|
static ssize_t ina3221_shunt_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf, size_t count)
|
2016-06-10 23:32:33 +08:00
|
|
|
{
|
|
|
|
struct sensor_device_attribute *sd_attr = to_sensor_dev_attr(attr);
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
unsigned int channel = sd_attr->index;
|
2018-10-02 09:05:23 +08:00
|
|
|
struct ina3221_input *input = &ina->inputs[channel];
|
2016-06-25 10:41:57 +08:00
|
|
|
int val;
|
2016-06-10 23:32:33 +08:00
|
|
|
int ret;
|
|
|
|
|
2016-06-25 10:41:57 +08:00
|
|
|
ret = kstrtoint(buf, 0, &val);
|
2016-06-10 23:32:33 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2016-06-25 10:41:57 +08:00
|
|
|
val = clamp_val(val, 1, INT_MAX);
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
input->shunt_resistor = val;
|
2016-06-10 23:32:33 +08:00
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* shunt resistance */
|
2018-12-11 06:02:10 +08:00
|
|
|
static SENSOR_DEVICE_ATTR_RW(shunt1_resistor, ina3221_shunt, INA3221_CHANNEL1);
|
|
|
|
static SENSOR_DEVICE_ATTR_RW(shunt2_resistor, ina3221_shunt, INA3221_CHANNEL2);
|
|
|
|
static SENSOR_DEVICE_ATTR_RW(shunt3_resistor, ina3221_shunt, INA3221_CHANNEL3);
|
2016-06-10 23:32:33 +08:00
|
|
|
|
|
|
|
static struct attribute *ina3221_attrs[] = {
|
|
|
|
&sensor_dev_attr_shunt1_resistor.dev_attr.attr,
|
|
|
|
&sensor_dev_attr_shunt2_resistor.dev_attr.attr,
|
|
|
|
&sensor_dev_attr_shunt3_resistor.dev_attr.attr,
|
|
|
|
NULL,
|
|
|
|
};
|
2018-10-09 04:14:24 +08:00
|
|
|
ATTRIBUTE_GROUPS(ina3221);
|
2016-06-10 23:32:33 +08:00
|
|
|
|
|
|
|
static const struct regmap_range ina3221_yes_ranges[] = {
|
2018-09-30 05:44:05 +08:00
|
|
|
regmap_reg_range(INA3221_CONFIG, INA3221_BUS3),
|
2016-06-10 23:32:33 +08:00
|
|
|
regmap_reg_range(INA3221_MASK_ENABLE, INA3221_MASK_ENABLE),
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct regmap_access_table ina3221_volatile_table = {
|
|
|
|
.yes_ranges = ina3221_yes_ranges,
|
|
|
|
.n_yes_ranges = ARRAY_SIZE(ina3221_yes_ranges),
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct regmap_config ina3221_regmap_config = {
|
|
|
|
.reg_bits = 8,
|
|
|
|
.val_bits = 16,
|
|
|
|
|
|
|
|
.cache_type = REGCACHE_RBTREE,
|
|
|
|
.volatile_table = &ina3221_volatile_table,
|
|
|
|
};
|
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
static int ina3221_probe_child_from_dt(struct device *dev,
|
|
|
|
struct device_node *child,
|
|
|
|
struct ina3221_data *ina)
|
|
|
|
{
|
|
|
|
struct ina3221_input *input;
|
|
|
|
u32 val;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = of_property_read_u32(child, "reg", &val);
|
|
|
|
if (ret) {
|
2018-11-17 06:05:38 +08:00
|
|
|
dev_err(dev, "missing reg property of %pOFn\n", child);
|
2018-10-02 09:05:23 +08:00
|
|
|
return ret;
|
|
|
|
} else if (val > INA3221_CHANNEL3) {
|
2018-11-17 06:05:38 +08:00
|
|
|
dev_err(dev, "invalid reg %d of %pOFn\n", val, child);
|
2018-10-02 09:05:23 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
input = &ina->inputs[val];
|
|
|
|
|
|
|
|
/* Log the disconnected channel input */
|
|
|
|
if (!of_device_is_available(child)) {
|
|
|
|
input->disconnected = true;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Save the connected input label if available */
|
|
|
|
of_property_read_string(child, "label", &input->label);
|
|
|
|
|
|
|
|
/* Overwrite default shunt resistor value optionally */
|
2018-10-09 05:24:51 +08:00
|
|
|
if (!of_property_read_u32(child, "shunt-resistor-micro-ohms", &val)) {
|
|
|
|
if (val < 1 || val > INT_MAX) {
|
2018-11-17 06:05:38 +08:00
|
|
|
dev_err(dev, "invalid shunt resistor value %u of %pOFn\n",
|
|
|
|
val, child);
|
2018-10-09 05:24:51 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
2018-10-02 09:05:23 +08:00
|
|
|
input->shunt_resistor = val;
|
2018-10-09 05:24:51 +08:00
|
|
|
}
|
2018-10-02 09:05:23 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ina3221_probe_from_dt(struct device *dev, struct ina3221_data *ina)
|
|
|
|
{
|
|
|
|
const struct device_node *np = dev->of_node;
|
|
|
|
struct device_node *child;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Compatible with non-DT platforms */
|
|
|
|
if (!np)
|
|
|
|
return 0;
|
|
|
|
|
2019-01-18 07:12:53 +08:00
|
|
|
ina->single_shot = of_property_read_bool(np, "ti,single-shot");
|
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
for_each_child_of_node(np, child) {
|
|
|
|
ret = ina3221_probe_child_from_dt(dev, child, ina);
|
2019-07-06 21:21:30 +08:00
|
|
|
if (ret) {
|
|
|
|
of_node_put(child);
|
2018-10-02 09:05:23 +08:00
|
|
|
return ret;
|
2019-07-06 21:21:30 +08:00
|
|
|
}
|
2018-10-02 09:05:23 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-06-10 23:32:33 +08:00
|
|
|
static int ina3221_probe(struct i2c_client *client,
|
|
|
|
const struct i2c_device_id *id)
|
|
|
|
{
|
|
|
|
struct device *dev = &client->dev;
|
|
|
|
struct ina3221_data *ina;
|
|
|
|
struct device *hwmon_dev;
|
|
|
|
int i, ret;
|
|
|
|
|
|
|
|
ina = devm_kzalloc(dev, sizeof(*ina), GFP_KERNEL);
|
|
|
|
if (!ina)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
ina->regmap = devm_regmap_init_i2c(client, &ina3221_regmap_config);
|
|
|
|
if (IS_ERR(ina->regmap)) {
|
|
|
|
dev_err(dev, "Unable to allocate register map\n");
|
|
|
|
return PTR_ERR(ina->regmap);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < F_MAX_FIELDS; i++) {
|
|
|
|
ina->fields[i] = devm_regmap_field_alloc(dev,
|
|
|
|
ina->regmap,
|
|
|
|
ina3221_reg_fields[i]);
|
|
|
|
if (IS_ERR(ina->fields[i])) {
|
|
|
|
dev_err(dev, "Unable to allocate regmap fields\n");
|
|
|
|
return PTR_ERR(ina->fields[i]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < INA3221_NUM_CHANNELS; i++)
|
2018-10-02 09:05:23 +08:00
|
|
|
ina->inputs[i].shunt_resistor = INA3221_RSHUNT_DEFAULT;
|
|
|
|
|
|
|
|
ret = ina3221_probe_from_dt(dev, ina);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "Unable to probe from device tree\n");
|
|
|
|
return ret;
|
|
|
|
}
|
2016-06-10 23:32:33 +08:00
|
|
|
|
2018-11-06 04:48:43 +08:00
|
|
|
/* The driver will be reset, so use reset value */
|
|
|
|
ina->reg_config = INA3221_CONFIG_DEFAULT;
|
2018-10-02 09:05:23 +08:00
|
|
|
|
2019-01-18 07:12:53 +08:00
|
|
|
/* Clear continuous bit to use single-shot mode */
|
|
|
|
if (ina->single_shot)
|
|
|
|
ina->reg_config &= ~INA3221_CONFIG_MODE_CONTINUOUS;
|
|
|
|
|
2018-10-02 09:05:23 +08:00
|
|
|
/* Disable channels if their inputs are disconnected */
|
|
|
|
for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
|
|
|
|
if (ina->inputs[i].disconnected)
|
|
|
|
ina->reg_config &= ~INA3221_CONFIG_CHx_EN(i);
|
|
|
|
}
|
|
|
|
|
2018-11-06 04:48:43 +08:00
|
|
|
ina->pm_dev = dev;
|
2018-11-06 04:48:41 +08:00
|
|
|
mutex_init(&ina->lock);
|
2018-09-30 05:44:07 +08:00
|
|
|
dev_set_drvdata(dev, ina);
|
|
|
|
|
2018-11-06 04:48:43 +08:00
|
|
|
/* Enable PM runtime -- status is suspended by default */
|
|
|
|
pm_runtime_enable(ina->pm_dev);
|
|
|
|
|
|
|
|
/* Initialize (resume) the device */
|
|
|
|
for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
|
|
|
|
if (ina->inputs[i].disconnected)
|
|
|
|
continue;
|
|
|
|
/* Match the refcount with number of enabled channels */
|
|
|
|
ret = pm_runtime_get_sync(ina->pm_dev);
|
|
|
|
if (ret < 0)
|
|
|
|
goto fail;
|
|
|
|
}
|
|
|
|
|
2018-10-09 04:14:24 +08:00
|
|
|
hwmon_dev = devm_hwmon_device_register_with_info(dev, client->name, ina,
|
|
|
|
&ina3221_chip_info,
|
|
|
|
ina3221_groups);
|
2016-06-10 23:32:33 +08:00
|
|
|
if (IS_ERR(hwmon_dev)) {
|
|
|
|
dev_err(dev, "Unable to register hwmon device\n");
|
2018-11-06 04:48:43 +08:00
|
|
|
ret = PTR_ERR(hwmon_dev);
|
|
|
|
goto fail;
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2018-11-06 04:48:43 +08:00
|
|
|
|
|
|
|
fail:
|
|
|
|
pm_runtime_disable(ina->pm_dev);
|
|
|
|
pm_runtime_set_suspended(ina->pm_dev);
|
|
|
|
/* pm_runtime_put_noidle() will decrease the PM refcount until 0 */
|
|
|
|
for (i = 0; i < INA3221_NUM_CHANNELS; i++)
|
|
|
|
pm_runtime_put_noidle(ina->pm_dev);
|
|
|
|
mutex_destroy(&ina->lock);
|
|
|
|
|
|
|
|
return ret;
|
2016-06-10 23:32:33 +08:00
|
|
|
}
|
|
|
|
|
2018-11-06 04:48:41 +08:00
|
|
|
static int ina3221_remove(struct i2c_client *client)
|
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(&client->dev);
|
2018-11-06 04:48:43 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
pm_runtime_disable(ina->pm_dev);
|
|
|
|
pm_runtime_set_suspended(ina->pm_dev);
|
|
|
|
|
|
|
|
/* pm_runtime_put_noidle() will decrease the PM refcount until 0 */
|
|
|
|
for (i = 0; i < INA3221_NUM_CHANNELS; i++)
|
|
|
|
pm_runtime_put_noidle(ina->pm_dev);
|
2018-11-06 04:48:41 +08:00
|
|
|
|
|
|
|
mutex_destroy(&ina->lock);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-10-03 05:10:47 +08:00
|
|
|
static int __maybe_unused ina3221_suspend(struct device *dev)
|
2018-09-30 05:44:07 +08:00
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Save config register value and enable cache-only */
|
|
|
|
ret = regmap_read(ina->regmap, INA3221_CONFIG, &ina->reg_config);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Set to power-down mode for power saving */
|
|
|
|
ret = regmap_update_bits(ina->regmap, INA3221_CONFIG,
|
|
|
|
INA3221_CONFIG_MODE_MASK,
|
|
|
|
INA3221_CONFIG_MODE_POWERDOWN);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
regcache_cache_only(ina->regmap, true);
|
|
|
|
regcache_mark_dirty(ina->regmap);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-10-03 05:10:47 +08:00
|
|
|
static int __maybe_unused ina3221_resume(struct device *dev)
|
2018-09-30 05:44:07 +08:00
|
|
|
{
|
|
|
|
struct ina3221_data *ina = dev_get_drvdata(dev);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
regcache_cache_only(ina->regmap, false);
|
|
|
|
|
|
|
|
/* Software reset the chip */
|
|
|
|
ret = regmap_field_write(ina->fields[F_RST], true);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "Unable to reset device\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Restore cached register values to hardware */
|
|
|
|
ret = regcache_sync(ina->regmap);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Restore config register value to hardware */
|
|
|
|
ret = regmap_write(ina->regmap, INA3221_CONFIG, ina->reg_config);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dev_pm_ops ina3221_pm = {
|
2018-11-06 04:48:43 +08:00
|
|
|
SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
|
|
|
|
pm_runtime_force_resume)
|
|
|
|
SET_RUNTIME_PM_OPS(ina3221_suspend, ina3221_resume, NULL)
|
2018-09-30 05:44:07 +08:00
|
|
|
};
|
|
|
|
|
2016-06-10 23:32:33 +08:00
|
|
|
static const struct of_device_id ina3221_of_match_table[] = {
|
|
|
|
{ .compatible = "ti,ina3221", },
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, ina3221_of_match_table);
|
|
|
|
|
|
|
|
static const struct i2c_device_id ina3221_ids[] = {
|
|
|
|
{ "ina3221", 0 },
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(i2c, ina3221_ids);
|
|
|
|
|
|
|
|
static struct i2c_driver ina3221_i2c_driver = {
|
|
|
|
.probe = ina3221_probe,
|
2018-11-06 04:48:41 +08:00
|
|
|
.remove = ina3221_remove,
|
2016-06-10 23:32:33 +08:00
|
|
|
.driver = {
|
|
|
|
.name = INA3221_DRIVER_NAME,
|
|
|
|
.of_match_table = ina3221_of_match_table,
|
2018-09-30 05:44:07 +08:00
|
|
|
.pm = &ina3221_pm,
|
2016-06-10 23:32:33 +08:00
|
|
|
},
|
|
|
|
.id_table = ina3221_ids,
|
|
|
|
};
|
|
|
|
module_i2c_driver(ina3221_i2c_driver);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Andrew F. Davis <afd@ti.com>");
|
|
|
|
MODULE_DESCRIPTION("Texas Instruments INA3221 HWMon Driver");
|
|
|
|
MODULE_LICENSE("GPL v2");
|