2010-02-23 13:09:32 +08:00
|
|
|
/*
|
|
|
|
* omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009-2010 Nokia Corporation
|
|
|
|
* Paul Walmsley
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* The data in this file should be completely autogeneratable from
|
|
|
|
* the TI hardware database or other technical documentation.
|
|
|
|
*
|
|
|
|
* XXX these should be marked initdata for multi-OMAP kernels
|
|
|
|
*/
|
|
|
|
#include <plat/omap_hwmod.h>
|
|
|
|
#include <mach/irqs.h>
|
|
|
|
#include <plat/cpu.h>
|
|
|
|
#include <plat/dma.h>
|
2010-09-27 22:49:30 +08:00
|
|
|
#include <plat/serial.h>
|
2011-01-24 14:21:51 +08:00
|
|
|
#include <plat/l3_3xxx.h>
|
2010-09-21 22:07:13 +08:00
|
|
|
#include <plat/l4_3xxx.h>
|
|
|
|
#include <plat/i2c.h>
|
2010-12-08 08:26:57 +08:00
|
|
|
#include <plat/gpio.h>
|
2010-05-30 00:32:24 +08:00
|
|
|
#include <plat/smartreflex.h>
|
2011-02-18 01:53:10 +08:00
|
|
|
#include <plat/mcspi.h>
|
2011-02-23 15:14:05 +08:00
|
|
|
#include <plat/dmtimer.h>
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2010-02-23 13:09:34 +08:00
|
|
|
#include "omap_hwmod_common_data.h"
|
|
|
|
|
2010-02-23 13:09:32 +08:00
|
|
|
#include "prm-regbits-34xx.h"
|
2010-09-23 22:32:38 +08:00
|
|
|
#include "cm-regbits-34xx.h"
|
OMAP2+: wd_timer: disable on boot via hwmod postsetup mechanism
The OMAP watchdog timer IP blocks require a specific set of register
writes to occur before they will be disabled[1], even if the device
clocks appear to be disabled in the CM_*CLKEN registers. In the MPU
watchdog case, failure to execute this reset sequence will eventually
cause the watchdog to reset the OMAP unexpectedly.
Previously, the code to disable this watchdog was manually called from
mach-omap2/devices.c during device initialization. This causes the
watchdog to be unconditionally disabled for a portion of kernel
initialization. This should be controllable by the board-*.c files,
since some system integrators will want full watchdog coverage of
kernel initialization. Also, the watchdog disable code was not
connected to the hwmod shutdown code. This means that calling
omap_hwmod_shutdown() will not, in fact, disable the watchdog, and the
goal of omap_hwmod_shutdown() is to be able to shutdown any on-chip
OMAP device.
To resolve the latter problem, populate the pre_shutdown pointer in
the watchdog timer hwmod classes with a function that executes the
watchdog shutdown sequence. This allows the hwmod code to fully
disable the watchdog.
Then, to allow some board files to support watchdog coverage
throughout kernel initialization, add common code to mach-omap2/io.c
to cause the MPU watchdog to be disabled on boot unless a board file
specifically requests it to remain enabled. Board files can do this
by changing the watchdog timer hwmod's postsetup state between the
omap2_init_common_infrastructure() and omap2_init_common_devices()
function calls.
1. OMAP34xx Multimedia Device Silicon Revision 3.1.x Rev. ZH
[SWPU222H], Section 16.4.3.6, "Start/Stop Sequence for WDTs (Using
WDTi.WSPR Register)"
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Kevin Hilman <khilman@deeprootsystems.com>
Cc: Charulatha Varadarajan <charu@ti.com>
2010-12-22 06:39:15 +08:00
|
|
|
#include "wd_timer.h"
|
2011-02-17 14:37:19 +08:00
|
|
|
#include <mach/am35xx.h>
|
2010-02-23 13:09:32 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* OMAP3xxx hardware module integration data
|
|
|
|
*
|
|
|
|
* ALl of the data in this section should be autogeneratable from the
|
|
|
|
* TI hardware database or other technical documentation. Data that
|
|
|
|
* is driver-specific or driver-kernel integration-specific belongs
|
|
|
|
* elsewhere.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_mpu_hwmod;
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod omap3xxx_iva_hwmod;
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod omap3xxx_l3_main_hwmod;
|
2010-02-23 13:09:32 +08:00
|
|
|
static struct omap_hwmod omap3xxx_l4_core_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_l4_per_hwmod;
|
2010-09-23 22:32:38 +08:00
|
|
|
static struct omap_hwmod omap3xxx_wd_timer2_hwmod;
|
2011-01-24 14:21:51 +08:00
|
|
|
static struct omap_hwmod omap3430es1_dss_core_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_dss_core_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_dss_dispc_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_dss_dsi1_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_dss_rfbi_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_dss_venc_hwmod;
|
2010-09-21 22:07:13 +08:00
|
|
|
static struct omap_hwmod omap3xxx_i2c1_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_i2c2_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_i2c3_hwmod;
|
2010-12-08 08:26:57 +08:00
|
|
|
static struct omap_hwmod omap3xxx_gpio1_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_gpio2_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_gpio3_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_gpio4_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_gpio5_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_gpio6_hwmod;
|
2010-05-30 00:32:24 +08:00
|
|
|
static struct omap_hwmod omap34xx_sr1_hwmod;
|
|
|
|
static struct omap_hwmod omap34xx_sr2_hwmod;
|
2011-02-18 01:53:10 +08:00
|
|
|
static struct omap_hwmod omap34xx_mcspi1;
|
|
|
|
static struct omap_hwmod omap34xx_mcspi2;
|
|
|
|
static struct omap_hwmod omap34xx_mcspi3;
|
|
|
|
static struct omap_hwmod omap34xx_mcspi4;
|
2011-02-17 14:37:19 +08:00
|
|
|
static struct omap_hwmod am35xx_usbhsotg_hwmod;
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2010-12-21 10:27:19 +08:00
|
|
|
static struct omap_hwmod omap3xxx_dma_system_hwmod;
|
|
|
|
|
2010-02-23 13:09:32 +08:00
|
|
|
/* L3 -> L4_CORE interface */
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
2010-02-23 13:09:32 +08:00
|
|
|
.slave = &omap3xxx_l4_core_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L3 -> L4_PER interface */
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
2010-02-23 13:09:32 +08:00
|
|
|
.slave = &omap3xxx_l4_per_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* MPU -> L3 interface */
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
|
2010-02-23 13:09:32 +08:00
|
|
|
.master = &omap3xxx_mpu_hwmod,
|
2010-07-27 06:34:32 +08:00
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
2010-02-23 13:09:32 +08:00
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Slave interfaces on the L3 interconnect */
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l3_main_slaves[] = {
|
|
|
|
&omap3xxx_mpu__l3_main,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
2011-01-24 14:21:51 +08:00
|
|
|
/* DSS -> l3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
|
|
|
|
.master = &omap3xxx_dss_core_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
|
|
|
|
.flags = OMAP_FIREWALL_L3,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2010-02-23 13:09:32 +08:00
|
|
|
/* Master interfaces on the L3 interconnect */
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l3_main_masters[] = {
|
|
|
|
&omap3xxx_l3_main__l4_core,
|
|
|
|
&omap3xxx_l3_main__l4_per,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* L3 */
|
2010-07-27 06:34:32 +08:00
|
|
|
static struct omap_hwmod omap3xxx_l3_main_hwmod = {
|
2010-07-27 06:34:29 +08:00
|
|
|
.name = "l3_main",
|
2010-02-23 13:09:34 +08:00
|
|
|
.class = &l3_hwmod_class,
|
2010-07-27 06:34:32 +08:00
|
|
|
.masters = omap3xxx_l3_main_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_l3_main_masters),
|
|
|
|
.slaves = omap3xxx_l3_main_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_l3_main_slaves),
|
2010-07-27 06:34:28 +08:00
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_l4_wkup_hwmod;
|
2010-09-27 22:49:30 +08:00
|
|
|
static struct omap_hwmod omap3xxx_uart1_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_uart2_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_uart3_hwmod;
|
|
|
|
static struct omap_hwmod omap3xxx_uart4_hwmod;
|
2011-02-17 14:37:18 +08:00
|
|
|
static struct omap_hwmod omap3xxx_usbhsotg_hwmod;
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2011-02-17 14:37:18 +08:00
|
|
|
/* l3_core -> usbhsotg interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
|
|
|
|
.master = &omap3xxx_usbhsotg_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
2010-02-23 13:09:32 +08:00
|
|
|
|
2011-02-17 14:37:19 +08:00
|
|
|
/* l3_core -> am35xx_usbhsotg interface */
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
|
|
|
|
.master = &am35xx_usbhsotg_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
2010-02-23 13:09:32 +08:00
|
|
|
/* L4_CORE -> L4_WKUP interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2010-09-27 22:49:30 +08:00
|
|
|
/* L4 CORE -> UART1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP3_UART1_BASE,
|
|
|
|
.pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_uart1_hwmod,
|
|
|
|
.clk = "uart1_ick",
|
|
|
|
.addr = omap3xxx_uart1_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_uart1_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE -> UART2 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP3_UART2_BASE,
|
|
|
|
.pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_uart2_hwmod,
|
|
|
|
.clk = "uart2_ick",
|
|
|
|
.addr = omap3xxx_uart2_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_uart2_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 PER -> UART3 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP3_UART3_BASE,
|
|
|
|
.pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_uart3_hwmod,
|
|
|
|
.clk = "uart3_ick",
|
|
|
|
.addr = omap3xxx_uart3_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_uart3_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 PER -> UART4 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_uart4_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP3_UART4_BASE,
|
|
|
|
.pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_per__uart4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_uart4_hwmod,
|
|
|
|
.clk = "uart4_ick",
|
|
|
|
.addr = omap3xxx_uart4_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_uart4_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2010-09-21 22:07:13 +08:00
|
|
|
/* I2C IP block address space length (in bytes) */
|
|
|
|
#define OMAP2_I2C_AS_LEN 128
|
|
|
|
|
|
|
|
/* L4 CORE -> I2C1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_i2c1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48070000,
|
|
|
|
.pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_i2c1_hwmod,
|
|
|
|
.clk = "i2c1_ick",
|
|
|
|
.addr = omap3xxx_i2c1_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_i2c1_addr_space),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
|
|
|
|
.l4_prot_group = 7,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE -> I2C2 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_i2c2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48072000,
|
|
|
|
.pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_i2c2_hwmod,
|
|
|
|
.clk = "i2c2_ick",
|
|
|
|
.addr = omap3xxx_i2c2_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_i2c2_addr_space),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
|
|
|
|
.l4_prot_group = 7,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE -> I2C3 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48060000,
|
|
|
|
.pa_end = 0x48060000 + OMAP2_I2C_AS_LEN - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_i2c3_hwmod,
|
|
|
|
.clk = "i2c3_ick",
|
|
|
|
.addr = omap3xxx_i2c3_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_i2c3_addr_space),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
|
|
|
|
.l4_prot_group = 7,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
2010-05-30 00:32:24 +08:00
|
|
|
/* L4 CORE -> SR1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP34XX_SR1_BASE,
|
|
|
|
.pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__sr1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_sr1_hwmod,
|
|
|
|
.clk = "sr_l4_ick",
|
|
|
|
.addr = omap3_sr1_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3_sr1_addr_space),
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE -> SR1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP34XX_SR2_BASE,
|
|
|
|
.pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3_l4_core__sr2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_sr2_hwmod,
|
|
|
|
.clk = "sr_l4_ick",
|
|
|
|
.addr = omap3_sr2_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3_sr2_addr_space),
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
2011-02-17 14:37:18 +08:00
|
|
|
/*
|
|
|
|
* usbhsotg interface data
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = OMAP34XX_HSUSB_OTG_BASE,
|
|
|
|
.pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> usbhsotg */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_usbhsotg_hwmod,
|
|
|
|
.clk = "l4_ick",
|
|
|
|
.addr = omap3xxx_usbhsotg_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_addrs),
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_masters[] = {
|
|
|
|
&omap3xxx_usbhsotg__l3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__usbhsotg,
|
|
|
|
};
|
|
|
|
|
2011-02-17 14:37:19 +08:00
|
|
|
static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = AM35XX_IPSS_USBOTGSS_BASE,
|
|
|
|
.pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> usbhsotg */
|
|
|
|
static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &am35xx_usbhsotg_hwmod,
|
|
|
|
.clk = "l4_ick",
|
|
|
|
.addr = am35xx_usbhsotg_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(am35xx_usbhsotg_addrs),
|
|
|
|
.user = OCP_USER_MPU,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *am35xx_usbhsotg_masters[] = {
|
|
|
|
&am35xx_usbhsotg__l3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *am35xx_usbhsotg_slaves[] = {
|
|
|
|
&am35xx_l4_core__usbhsotg,
|
|
|
|
};
|
2010-02-23 13:09:32 +08:00
|
|
|
/* Slave interfaces on the L4_CORE interconnect */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l4_core_slaves[] = {
|
2010-07-27 06:34:32 +08:00
|
|
|
&omap3xxx_l3_main__l4_core,
|
2010-05-30 00:32:24 +08:00
|
|
|
&omap3_l4_core__sr1,
|
|
|
|
&omap3_l4_core__sr2,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Master interfaces on the L4_CORE interconnect */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l4_core_masters[] = {
|
|
|
|
&omap3xxx_l4_core__l4_wkup,
|
2010-09-27 22:49:30 +08:00
|
|
|
&omap3_l4_core__uart1,
|
|
|
|
&omap3_l4_core__uart2,
|
2010-09-21 22:07:13 +08:00
|
|
|
&omap3_l4_core__i2c1,
|
|
|
|
&omap3_l4_core__i2c2,
|
|
|
|
&omap3_l4_core__i2c3,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 CORE */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_core_hwmod = {
|
2010-07-27 06:34:29 +08:00
|
|
|
.name = "l4_core",
|
2010-02-23 13:09:34 +08:00
|
|
|
.class = &l4_hwmod_class,
|
2010-02-23 13:09:32 +08:00
|
|
|
.masters = omap3xxx_l4_core_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_l4_core_masters),
|
|
|
|
.slaves = omap3xxx_l4_core_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_l4_core_slaves),
|
2010-07-27 06:34:28 +08:00
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Slave interfaces on the L4_PER interconnect */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l4_per_slaves[] = {
|
2010-07-27 06:34:32 +08:00
|
|
|
&omap3xxx_l3_main__l4_per,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Master interfaces on the L4_PER interconnect */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l4_per_masters[] = {
|
2010-09-27 22:49:30 +08:00
|
|
|
&omap3_l4_per__uart3,
|
|
|
|
&omap3_l4_per__uart4,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 PER */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_per_hwmod = {
|
2010-07-27 06:34:29 +08:00
|
|
|
.name = "l4_per",
|
2010-02-23 13:09:34 +08:00
|
|
|
.class = &l4_hwmod_class,
|
2010-02-23 13:09:32 +08:00
|
|
|
.masters = omap3xxx_l4_per_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_l4_per_masters),
|
|
|
|
.slaves = omap3xxx_l4_per_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_l4_per_slaves),
|
2010-07-27 06:34:28 +08:00
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Slave interfaces on the L4_WKUP interconnect */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__l4_wkup,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Master interfaces on the L4_WKUP interconnect */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_masters[] = {
|
|
|
|
};
|
|
|
|
|
|
|
|
/* L4 WKUP */
|
|
|
|
static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
|
2010-07-27 06:34:29 +08:00
|
|
|
.name = "l4_wkup",
|
2010-02-23 13:09:34 +08:00
|
|
|
.class = &l4_hwmod_class,
|
2010-02-23 13:09:32 +08:00
|
|
|
.masters = omap3xxx_l4_wkup_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_masters),
|
|
|
|
.slaves = omap3xxx_l4_wkup_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_slaves),
|
2010-07-27 06:34:28 +08:00
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Master interfaces on the MPU device */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_mpu_masters[] = {
|
2010-07-27 06:34:32 +08:00
|
|
|
&omap3xxx_mpu__l3_main,
|
2010-02-23 13:09:32 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* MPU */
|
|
|
|
static struct omap_hwmod omap3xxx_mpu_hwmod = {
|
2010-05-21 02:31:10 +08:00
|
|
|
.name = "mpu",
|
2010-02-23 13:09:34 +08:00
|
|
|
.class = &mpu_hwmod_class,
|
2010-02-23 13:09:32 +08:00
|
|
|
.main_clk = "arm_fck",
|
|
|
|
.masters = omap3xxx_mpu_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_mpu_masters),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
2010-07-27 06:34:32 +08:00
|
|
|
/*
|
|
|
|
* IVA2_2 interface data
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* IVA2 <- L3 interface */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
|
|
|
|
.master = &omap3xxx_l3_main_hwmod,
|
|
|
|
.slave = &omap3xxx_iva_hwmod,
|
|
|
|
.clk = "iva2_ck",
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_iva_masters[] = {
|
|
|
|
&omap3xxx_l3__iva,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IVA2 (IVA2)
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_iva_hwmod = {
|
|
|
|
.name = "iva",
|
|
|
|
.class = &iva_hwmod_class,
|
|
|
|
.masters = omap3xxx_iva_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_iva_masters),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
2011-02-23 15:14:05 +08:00
|
|
|
/* timer class */
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
|
|
|
|
.name = "timer",
|
|
|
|
.sysc = &omap3xxx_timer_1ms_sysc,
|
|
|
|
.rev = OMAP_TIMER_IP_VERSION_1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
|
|
|
|
.name = "timer",
|
|
|
|
.sysc = &omap3xxx_timer_sysc,
|
|
|
|
.rev = OMAP_TIMER_IP_VERSION_1,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer1 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer1_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer1_mpu_irqs[] = {
|
|
|
|
{ .irq = 37, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48318000,
|
|
|
|
.pa_end = 0x48318000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_wkup -> timer1 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_timer1_hwmod,
|
|
|
|
.clk = "gpt1_ick",
|
|
|
|
.addr = omap3xxx_timer1_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer1_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer1 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer1_slaves[] = {
|
|
|
|
&omap3xxx_l4_wkup__timer1,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer1 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer1_hwmod = {
|
|
|
|
.name = "timer1",
|
|
|
|
.mpu_irqs = omap3xxx_timer1_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer1_mpu_irqs),
|
|
|
|
.main_clk = "gpt1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer1_slaves),
|
|
|
|
.class = &omap3xxx_timer_1ms_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer2 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer2_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer2_mpu_irqs[] = {
|
|
|
|
{ .irq = 38, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49032000,
|
|
|
|
.pa_end = 0x49032000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer2 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer2_hwmod,
|
|
|
|
.clk = "gpt2_ick",
|
|
|
|
.addr = omap3xxx_timer2_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer2_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer2 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer2_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer2,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer2 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer2_hwmod = {
|
|
|
|
.name = "timer2",
|
|
|
|
.mpu_irqs = omap3xxx_timer2_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer2_mpu_irqs),
|
|
|
|
.main_clk = "gpt2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT2_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer2_slaves),
|
|
|
|
.class = &omap3xxx_timer_1ms_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer3 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer3_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer3_mpu_irqs[] = {
|
|
|
|
{ .irq = 39, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49034000,
|
|
|
|
.pa_end = 0x49034000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer3_hwmod,
|
|
|
|
.clk = "gpt3_ick",
|
|
|
|
.addr = omap3xxx_timer3_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer3_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer3 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer3_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer3,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer3 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer3_hwmod = {
|
|
|
|
.name = "timer3",
|
|
|
|
.mpu_irqs = omap3xxx_timer3_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer3_mpu_irqs),
|
|
|
|
.main_clk = "gpt3_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT3_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer3_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer3_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer4 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer4_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer4_mpu_irqs[] = {
|
|
|
|
{ .irq = 40, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49036000,
|
|
|
|
.pa_end = 0x49036000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer4 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer4_hwmod,
|
|
|
|
.clk = "gpt4_ick",
|
|
|
|
.addr = omap3xxx_timer4_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer4_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer4 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer4_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer4,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer4 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer4_hwmod = {
|
|
|
|
.name = "timer4",
|
|
|
|
.mpu_irqs = omap3xxx_timer4_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer4_mpu_irqs),
|
|
|
|
.main_clk = "gpt4_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT4_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer4_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer4_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer5 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer5_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer5_mpu_irqs[] = {
|
|
|
|
{ .irq = 41, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49038000,
|
|
|
|
.pa_end = 0x49038000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer5 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer5_hwmod,
|
|
|
|
.clk = "gpt5_ick",
|
|
|
|
.addr = omap3xxx_timer5_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer5_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer5 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer5_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer5,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer5 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer5_hwmod = {
|
|
|
|
.name = "timer5",
|
|
|
|
.mpu_irqs = omap3xxx_timer5_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer5_mpu_irqs),
|
|
|
|
.main_clk = "gpt5_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT5_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer5_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer5_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer6 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer6_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer6_mpu_irqs[] = {
|
|
|
|
{ .irq = 42, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4903A000,
|
|
|
|
.pa_end = 0x4903A000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer6 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer6_hwmod,
|
|
|
|
.clk = "gpt6_ick",
|
|
|
|
.addr = omap3xxx_timer6_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer6_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer6 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer6_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer6,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer6 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer6_hwmod = {
|
|
|
|
.name = "timer6",
|
|
|
|
.mpu_irqs = omap3xxx_timer6_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer6_mpu_irqs),
|
|
|
|
.main_clk = "gpt6_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT6_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer6_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer6_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer7 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer7_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer7_mpu_irqs[] = {
|
|
|
|
{ .irq = 43, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4903C000,
|
|
|
|
.pa_end = 0x4903C000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer7 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer7_hwmod,
|
|
|
|
.clk = "gpt7_ick",
|
|
|
|
.addr = omap3xxx_timer7_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer7_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer7 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer7_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer7,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer7 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer7_hwmod = {
|
|
|
|
.name = "timer7",
|
|
|
|
.mpu_irqs = omap3xxx_timer7_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer7_mpu_irqs),
|
|
|
|
.main_clk = "gpt7_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT7_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer7_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer7_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer8 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer8_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer8_mpu_irqs[] = {
|
|
|
|
{ .irq = 44, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4903E000,
|
|
|
|
.pa_end = 0x4903E000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer8 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer8_hwmod,
|
|
|
|
.clk = "gpt8_ick",
|
|
|
|
.addr = omap3xxx_timer8_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer8_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer8 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer8_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer8,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer8 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer8_hwmod = {
|
|
|
|
.name = "timer8",
|
|
|
|
.mpu_irqs = omap3xxx_timer8_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer8_mpu_irqs),
|
|
|
|
.main_clk = "gpt8_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT8_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer8_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer8_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer9 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer9_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer9_mpu_irqs[] = {
|
|
|
|
{ .irq = 45, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49040000,
|
|
|
|
.pa_end = 0x49040000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> timer9 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_timer9_hwmod,
|
|
|
|
.clk = "gpt9_ick",
|
|
|
|
.addr = omap3xxx_timer9_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer9_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer9 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer9_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__timer9,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer9 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer9_hwmod = {
|
|
|
|
.name = "timer9",
|
|
|
|
.mpu_irqs = omap3xxx_timer9_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer9_mpu_irqs),
|
|
|
|
.main_clk = "gpt9_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT9_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer9_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer9_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer10 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer10_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer10_mpu_irqs[] = {
|
|
|
|
{ .irq = 46, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer10_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48086000,
|
|
|
|
.pa_end = 0x48086000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> timer10 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_timer10_hwmod,
|
|
|
|
.clk = "gpt10_ick",
|
|
|
|
.addr = omap3xxx_timer10_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer10_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer10 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer10_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__timer10,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer10 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer10_hwmod = {
|
|
|
|
.name = "timer10",
|
|
|
|
.mpu_irqs = omap3xxx_timer10_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer10_mpu_irqs),
|
|
|
|
.main_clk = "gpt10_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT10_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer10_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer10_slaves),
|
|
|
|
.class = &omap3xxx_timer_1ms_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer11 */
|
|
|
|
static struct omap_hwmod omap3xxx_timer11_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer11_mpu_irqs[] = {
|
|
|
|
{ .irq = 47, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer11_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48088000,
|
|
|
|
.pa_end = 0x48088000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> timer11 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_timer11_hwmod,
|
|
|
|
.clk = "gpt11_ick",
|
|
|
|
.addr = omap3xxx_timer11_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer11_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer11 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer11_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__timer11,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer11 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer11_hwmod = {
|
|
|
|
.name = "timer11",
|
|
|
|
.mpu_irqs = omap3xxx_timer11_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer11_mpu_irqs),
|
|
|
|
.main_clk = "gpt11_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT11_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer11_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer11_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer12*/
|
|
|
|
static struct omap_hwmod omap3xxx_timer12_hwmod;
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
|
|
|
|
{ .irq = 95, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48304000,
|
|
|
|
.pa_end = 0x48304000 + SZ_1K - 1,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> timer12 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer12 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_timer12_hwmod,
|
|
|
|
.clk = "gpt12_ick",
|
|
|
|
.addr = omap3xxx_timer12_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_timer12_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer12 slave port */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_timer12_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__timer12,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* timer12 hwmod */
|
|
|
|
static struct omap_hwmod omap3xxx_timer12_hwmod = {
|
|
|
|
.name = "timer12",
|
|
|
|
.mpu_irqs = omap3xxx_timer12_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer12_mpu_irqs),
|
|
|
|
.main_clk = "gpt12_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPT12_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_timer12_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_timer12_slaves),
|
|
|
|
.class = &omap3xxx_timer_hwmod_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
|
|
|
|
2010-09-23 22:32:38 +08:00
|
|
|
/* l4_wkup -> wd_timer2 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48314000,
|
|
|
|
.pa_end = 0x4831407f,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_wd_timer2_hwmod,
|
|
|
|
.clk = "wdt2_ick",
|
|
|
|
.addr = omap3xxx_wd_timer2_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'wd_timer' class
|
|
|
|
* 32-bit watchdog upward counter that generates a pulse on the reset pin on
|
|
|
|
* overflow condition
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
2010-09-21 22:07:13 +08:00
|
|
|
/* I2C common */
|
|
|
|
static struct omap_hwmod_class_sysconfig i2c_sysc = {
|
|
|
|
.rev_offs = 0x00,
|
|
|
|
.sysc_offs = 0x20,
|
|
|
|
.syss_offs = 0x10,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
2010-09-23 22:32:38 +08:00
|
|
|
static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
|
OMAP2+: wd_timer: disable on boot via hwmod postsetup mechanism
The OMAP watchdog timer IP blocks require a specific set of register
writes to occur before they will be disabled[1], even if the device
clocks appear to be disabled in the CM_*CLKEN registers. In the MPU
watchdog case, failure to execute this reset sequence will eventually
cause the watchdog to reset the OMAP unexpectedly.
Previously, the code to disable this watchdog was manually called from
mach-omap2/devices.c during device initialization. This causes the
watchdog to be unconditionally disabled for a portion of kernel
initialization. This should be controllable by the board-*.c files,
since some system integrators will want full watchdog coverage of
kernel initialization. Also, the watchdog disable code was not
connected to the hwmod shutdown code. This means that calling
omap_hwmod_shutdown() will not, in fact, disable the watchdog, and the
goal of omap_hwmod_shutdown() is to be able to shutdown any on-chip
OMAP device.
To resolve the latter problem, populate the pre_shutdown pointer in
the watchdog timer hwmod classes with a function that executes the
watchdog shutdown sequence. This allows the hwmod code to fully
disable the watchdog.
Then, to allow some board files to support watchdog coverage
throughout kernel initialization, add common code to mach-omap2/io.c
to cause the MPU watchdog to be disabled on boot unless a board file
specifically requests it to remain enabled. Board files can do this
by changing the watchdog timer hwmod's postsetup state between the
omap2_init_common_infrastructure() and omap2_init_common_devices()
function calls.
1. OMAP34xx Multimedia Device Silicon Revision 3.1.x Rev. ZH
[SWPU222H], Section 16.4.3.6, "Start/Stop Sequence for WDTs (Using
WDTi.WSPR Register)"
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Kevin Hilman <khilman@deeprootsystems.com>
Cc: Charulatha Varadarajan <charu@ti.com>
2010-12-22 06:39:15 +08:00
|
|
|
.name = "wd_timer",
|
|
|
|
.sysc = &omap3xxx_wd_timer_sysc,
|
|
|
|
.pre_shutdown = &omap2_wd_timer_disable
|
2010-09-23 22:32:38 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* wd_timer2 */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
|
|
|
|
&omap3xxx_l4_wkup__wd_timer2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
|
|
|
|
.name = "wd_timer2",
|
|
|
|
.class = &omap3xxx_wd_timer_hwmod_class,
|
|
|
|
.main_clk = "wdt2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_WDT2_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_wd_timer2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
2010-09-27 22:49:30 +08:00
|
|
|
/* UART common */
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig uart_sysc = {
|
|
|
|
.rev_offs = 0x50,
|
|
|
|
.sysc_offs = 0x54,
|
|
|
|
.syss_offs = 0x58,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class uart_class = {
|
|
|
|
.name = "uart",
|
|
|
|
.sysc = &uart_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* UART1 */
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_24XX_UART1_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
|
|
|
|
{ .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
|
|
|
|
&omap3_l4_core__uart1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_uart1_hwmod = {
|
|
|
|
.name = "uart1",
|
|
|
|
.mpu_irqs = uart1_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
|
|
|
|
.sdma_reqs = uart1_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
|
|
|
|
.main_clk = "uart1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_UART1_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_uart1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_uart1_slaves),
|
|
|
|
.class = &uart_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* UART2 */
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_24XX_UART2_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
|
|
|
|
{ .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_uart2_slaves[] = {
|
|
|
|
&omap3_l4_core__uart2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_uart2_hwmod = {
|
|
|
|
.name = "uart2",
|
|
|
|
.mpu_irqs = uart2_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
|
|
|
|
.sdma_reqs = uart2_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
|
|
|
|
.main_clk = "uart2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_UART2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_uart2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_uart2_slaves),
|
|
|
|
.class = &uart_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* UART3 */
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_24XX_UART3_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
|
|
|
|
{ .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_uart3_slaves[] = {
|
|
|
|
&omap3_l4_per__uart3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_uart3_hwmod = {
|
|
|
|
.name = "uart3",
|
|
|
|
.mpu_irqs = uart3_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
|
|
|
|
.sdma_reqs = uart3_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
|
|
|
|
.main_clk = "uart3_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_UART3_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_uart3_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_uart3_slaves),
|
|
|
|
.class = &uart_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* UART4 */
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_36XX_UART4_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
|
|
|
|
{ .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
|
|
|
|
{ .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
|
|
|
|
&omap3_l4_per__uart4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_uart4_hwmod = {
|
|
|
|
.name = "uart4",
|
|
|
|
.mpu_irqs = uart4_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(uart4_mpu_irqs),
|
|
|
|
.sdma_reqs = uart4_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(uart4_sdma_reqs),
|
|
|
|
.main_clk = "uart4_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3630_EN_UART4_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_uart4_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_uart4_slaves),
|
|
|
|
.class = &uart_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
|
|
|
|
};
|
|
|
|
|
2010-09-21 22:07:13 +08:00
|
|
|
static struct omap_hwmod_class i2c_class = {
|
|
|
|
.name = "i2c",
|
|
|
|
.sysc = &i2c_sysc,
|
|
|
|
};
|
|
|
|
|
2011-01-24 14:21:51 +08:00
|
|
|
/*
|
|
|
|
* 'dss' class
|
|
|
|
* display sub-system
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_dss_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_dss_hwmod_class = {
|
|
|
|
.name = "dss",
|
|
|
|
.sysc = &omap3xxx_dss_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_dss_irqs[] = {
|
|
|
|
{ .irq = 25 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
|
|
|
|
{ .name = "dispc", .dma_req = 5 },
|
|
|
|
{ .name = "dsi1", .dma_req = 74 },
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss */
|
|
|
|
/* dss master ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_masters[] = {
|
|
|
|
&omap3xxx_dss__l3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dss_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050000,
|
|
|
|
.pa_end = 0x480503FF,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> dss */
|
|
|
|
static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3430es1_dss_core_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap3xxx_dss_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dss_addrs),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_core_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap3xxx_dss_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dss_addrs),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss slave ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3430es1_dss_slaves[] = {
|
|
|
|
&omap3430es1_l4_core__dss,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__dss,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk dss_opt_clks[] = {
|
|
|
|
{ .role = "tv_clk", .clk = "dss_tv_fck" },
|
|
|
|
{ .role = "dssclk", .clk = "dss_96m_fck" },
|
|
|
|
{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3430es1_dss_core_hwmod = {
|
|
|
|
.name = "dss_core",
|
|
|
|
.class = &omap3xxx_dss_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck", /* instead of dss_fck */
|
|
|
|
.mpu_irqs = omap3xxx_dss_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dss_irqs),
|
|
|
|
.sdma_reqs = omap3xxx_dss_sdma_chs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
|
|
|
|
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.opt_clks = dss_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
|
|
|
|
.slaves = omap3430es1_dss_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3430es1_dss_slaves),
|
|
|
|
.masters = omap3xxx_dss_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_dss_core_hwmod = {
|
|
|
|
.name = "dss_core",
|
|
|
|
.class = &omap3xxx_dss_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck", /* instead of dss_fck */
|
|
|
|
.mpu_irqs = omap3xxx_dss_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dss_irqs),
|
|
|
|
.sdma_reqs = omap3xxx_dss_sdma_chs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
|
|
|
|
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.opt_clks = dss_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
|
|
|
|
.slaves = omap3xxx_dss_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_dss_slaves),
|
|
|
|
.masters = omap3xxx_dss_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2 |
|
|
|
|
CHIP_IS_OMAP3630ES1 | CHIP_GE_OMAP3630ES1_1),
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'dispc' class
|
|
|
|
* display controller
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_dispc_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSC_HAS_MIDLEMODE | SYSC_HAS_ENAWAKEUP |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_dispc_hwmod_class = {
|
|
|
|
.name = "dispc",
|
|
|
|
.sysc = &omap3xxx_dispc_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dss_dispc_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050400,
|
|
|
|
.pa_end = 0x480507FF,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> dss_dispc */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_dispc_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap3xxx_dss_dispc_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_addrs),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss_dispc slave ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_dispc_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__dss_dispc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
|
|
|
|
.name = "dss_dispc",
|
|
|
|
.class = &omap3xxx_dispc_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_dss_dispc_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
|
|
|
|
CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
|
|
|
|
CHIP_GE_OMAP3630ES1_1),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'dsi' class
|
|
|
|
* display serial interface controller
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
|
|
|
|
.name = "dsi",
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss_dsi1 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4804FC00,
|
|
|
|
.pa_end = 0x4804FFFF,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> dss_dsi1 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_dsi1_hwmod,
|
|
|
|
.addr = omap3xxx_dss_dsi1_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_addrs),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss_dsi1 slave ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_dsi1_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__dss_dsi1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
|
|
|
|
.name = "dss_dsi1",
|
|
|
|
.class = &omap3xxx_dsi_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_dss_dsi1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
|
|
|
|
CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
|
|
|
|
CHIP_GE_OMAP3630ES1_1),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'rfbi' class
|
|
|
|
* remote frame buffer interface
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_rfbi_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_rfbi_hwmod_class = {
|
|
|
|
.name = "rfbi",
|
|
|
|
.sysc = &omap3xxx_rfbi_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dss_rfbi_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050800,
|
|
|
|
.pa_end = 0x48050BFF,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> dss_rfbi */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_rfbi_hwmod,
|
|
|
|
.clk = "dss_ick",
|
|
|
|
.addr = omap3xxx_dss_rfbi_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_addrs),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss_rfbi slave ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_rfbi_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__dss_rfbi,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
|
|
|
|
.name = "dss_rfbi",
|
|
|
|
.class = &omap3xxx_rfbi_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_dss_rfbi_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
|
|
|
|
CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
|
|
|
|
CHIP_GE_OMAP3630ES1_1),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'venc' class
|
|
|
|
* video encoder
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_venc_hwmod_class = {
|
|
|
|
.name = "venc",
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss_venc */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dss_venc_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48050C00,
|
|
|
|
.pa_end = 0x48050FFF,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_core -> dss_venc */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dss_venc_hwmod,
|
|
|
|
.clk = "dss_tv_fck",
|
|
|
|
.addr = omap3xxx_dss_venc_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dss_venc_addrs),
|
|
|
|
.fw = {
|
|
|
|
.omap2 = {
|
|
|
|
.l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
|
|
|
|
.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
|
|
|
|
.flags = OMAP_FIREWALL_L4,
|
|
|
|
}
|
|
|
|
},
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dss_venc slave ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dss_venc_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__dss_venc,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
|
|
|
|
.name = "dss_venc",
|
|
|
|
.class = &omap3xxx_venc_hwmod_class,
|
|
|
|
.main_clk = "dss1_alwon_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_DSS1_SHIFT,
|
|
|
|
.module_offs = OMAP3430_DSS_MOD,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_dss_venc_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_dss_venc_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
|
|
|
|
CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
|
|
|
|
CHIP_GE_OMAP3630ES1_1),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
2010-09-21 22:07:13 +08:00
|
|
|
/* I2C1 */
|
|
|
|
|
|
|
|
static struct omap_i2c_dev_attr i2c1_dev_attr = {
|
|
|
|
.fifo_depth = 8, /* bytes */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_24XX_I2C1_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
|
|
|
|
{ .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
|
|
|
|
&omap3_l4_core__i2c1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_i2c1_hwmod = {
|
|
|
|
.name = "i2c1",
|
|
|
|
.mpu_irqs = i2c1_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
|
|
|
|
.sdma_reqs = i2c1_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
|
|
|
|
.main_clk = "i2c1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_I2C1_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_i2c1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_i2c1_slaves),
|
|
|
|
.class = &i2c_class,
|
|
|
|
.dev_attr = &i2c1_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* I2C2 */
|
|
|
|
|
|
|
|
static struct omap_i2c_dev_attr i2c2_dev_attr = {
|
|
|
|
.fifo_depth = 8, /* bytes */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_24XX_I2C2_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
|
|
|
|
{ .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
|
|
|
|
&omap3_l4_core__i2c2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_i2c2_hwmod = {
|
|
|
|
.name = "i2c2",
|
|
|
|
.mpu_irqs = i2c2_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
|
|
|
|
.sdma_reqs = i2c2_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
|
|
|
|
.main_clk = "i2c2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_I2C2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_i2c2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_i2c2_slaves),
|
|
|
|
.class = &i2c_class,
|
|
|
|
.dev_attr = &i2c2_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* I2C3 */
|
|
|
|
|
|
|
|
static struct omap_i2c_dev_attr i2c3_dev_attr = {
|
|
|
|
.fifo_depth = 64, /* bytes */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
|
|
|
|
{ .irq = INT_34XX_I2C3_IRQ, },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
|
|
|
|
{ .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
|
|
|
|
{ .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
|
|
|
|
&omap3_l4_core__i2c3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_i2c3_hwmod = {
|
|
|
|
.name = "i2c3",
|
|
|
|
.mpu_irqs = i2c3_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(i2c3_mpu_irqs),
|
|
|
|
.sdma_reqs = i2c3_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(i2c3_sdma_reqs),
|
|
|
|
.main_clk = "i2c3_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_I2C3_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_i2c3_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_i2c3_slaves),
|
|
|
|
.class = &i2c_class,
|
|
|
|
.dev_attr = &i2c3_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
2010-12-08 08:26:57 +08:00
|
|
|
/* l4_wkup -> gpio1 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48310000,
|
|
|
|
.pa_end = 0x483101ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
|
|
|
|
.master = &omap3xxx_l4_wkup_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio1_hwmod,
|
|
|
|
.addr = omap3xxx_gpio1_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_gpio1_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> gpio2 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49050000,
|
|
|
|
.pa_end = 0x490501ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio2_hwmod,
|
|
|
|
.addr = omap3xxx_gpio2_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_gpio2_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> gpio3 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49052000,
|
|
|
|
.pa_end = 0x490521ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio3_hwmod,
|
|
|
|
.addr = omap3xxx_gpio3_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_gpio3_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> gpio4 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49054000,
|
|
|
|
.pa_end = 0x490541ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio4_hwmod,
|
|
|
|
.addr = omap3xxx_gpio4_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_gpio4_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> gpio5 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49056000,
|
|
|
|
.pa_end = 0x490561ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio5_hwmod,
|
|
|
|
.addr = omap3xxx_gpio5_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_gpio5_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_per -> gpio6 */
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x49058000,
|
|
|
|
.pa_end = 0x490581ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
|
|
|
|
.master = &omap3xxx_l4_per_hwmod,
|
|
|
|
.slave = &omap3xxx_gpio6_hwmod,
|
|
|
|
.addr = omap3xxx_gpio6_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_gpio6_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'gpio' class
|
|
|
|
* general purpose io module
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
|
|
|
|
.name = "gpio",
|
|
|
|
.sysc = &omap3xxx_gpio_sysc,
|
|
|
|
.rev = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio_dev_attr*/
|
|
|
|
static struct omap_gpio_dev_attr gpio_dev_attr = {
|
|
|
|
.bank_width = 32,
|
|
|
|
.dbck_flag = true,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio1 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio1_irqs[] = {
|
|
|
|
{ .irq = 29 }, /* INT_34XX_GPIO_BANK1 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio1_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
|
|
|
|
&omap3xxx_l4_wkup__gpio1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio1_hwmod = {
|
|
|
|
.name = "gpio1",
|
|
|
|
.mpu_irqs = omap3xxx_gpio1_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio1_irqs),
|
|
|
|
.main_clk = "gpio1_ick",
|
|
|
|
.opt_clks = gpio1_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPIO1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_gpio1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_gpio1_slaves),
|
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio2 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio2_irqs[] = {
|
|
|
|
{ .irq = 30 }, /* INT_34XX_GPIO_BANK2 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio2_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__gpio2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio2_hwmod = {
|
|
|
|
.name = "gpio2",
|
|
|
|
.mpu_irqs = omap3xxx_gpio2_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio2_irqs),
|
|
|
|
.main_clk = "gpio2_ick",
|
|
|
|
.opt_clks = gpio2_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPIO2_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_gpio2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_gpio2_slaves),
|
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio3 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio3_irqs[] = {
|
|
|
|
{ .irq = 31 }, /* INT_34XX_GPIO_BANK3 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio3_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_gpio3_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__gpio3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio3_hwmod = {
|
|
|
|
.name = "gpio3",
|
|
|
|
.mpu_irqs = omap3xxx_gpio3_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio3_irqs),
|
|
|
|
.main_clk = "gpio3_ick",
|
|
|
|
.opt_clks = gpio3_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPIO3_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_gpio3_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_gpio3_slaves),
|
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio4 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio4_irqs[] = {
|
|
|
|
{ .irq = 32 }, /* INT_34XX_GPIO_BANK4 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio4_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__gpio4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio4_hwmod = {
|
|
|
|
.name = "gpio4",
|
|
|
|
.mpu_irqs = omap3xxx_gpio4_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio4_irqs),
|
|
|
|
.main_clk = "gpio4_ick",
|
|
|
|
.opt_clks = gpio4_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPIO4_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_gpio4_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_gpio4_slaves),
|
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio5 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
|
|
|
|
{ .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio5_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__gpio5,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio5_hwmod = {
|
|
|
|
.name = "gpio5",
|
|
|
|
.mpu_irqs = omap3xxx_gpio5_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio5_irqs),
|
|
|
|
.main_clk = "gpio5_ick",
|
|
|
|
.opt_clks = gpio5_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPIO5_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_gpio5_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_gpio5_slaves),
|
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* gpio6 */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
|
|
|
|
{ .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
|
|
|
|
{ .role = "dbclk", .clk = "gpio6_dbck", },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
|
|
|
|
&omap3xxx_l4_per__gpio6,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_gpio6_hwmod = {
|
|
|
|
.name = "gpio6",
|
|
|
|
.mpu_irqs = omap3xxx_gpio6_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio6_irqs),
|
|
|
|
.main_clk = "gpio6_ick",
|
|
|
|
.opt_clks = gpio6_opt_clks,
|
|
|
|
.opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_GPIO6_SHIFT,
|
|
|
|
.module_offs = OMAP3430_PER_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_gpio6_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_gpio6_slaves),
|
|
|
|
.class = &omap3xxx_gpio_hwmod_class,
|
|
|
|
.dev_attr = &gpio_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
2010-12-21 10:27:19 +08:00
|
|
|
/* dma_system -> L3 */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
|
|
|
|
.master = &omap3xxx_dma_system_hwmod,
|
|
|
|
.slave = &omap3xxx_l3_main_hwmod,
|
|
|
|
.clk = "core_l3_ick",
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dma attributes */
|
|
|
|
static struct omap_dma_dev_attr dma_dev_attr = {
|
|
|
|
.dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
|
|
|
|
IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
|
|
|
|
.lch_count = 32,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x002c,
|
|
|
|
.syss_offs = 0x0028,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
|
|
|
|
SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
|
|
|
|
.name = "dma",
|
|
|
|
.sysc = &omap3xxx_dma_sysc,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dma_system */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_dma_system_irqs[] = {
|
|
|
|
{ .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
|
|
|
|
{ .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
|
|
|
|
{ .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
|
|
|
|
{ .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48056000,
|
|
|
|
.pa_end = 0x4a0560ff,
|
|
|
|
.flags = ADDR_TYPE_RT
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dma_system master ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
|
|
|
|
&omap3xxx_dma_system__l3,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4_cfg -> dma_system */
|
|
|
|
static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap3xxx_dma_system_hwmod,
|
|
|
|
.clk = "core_l4_ick",
|
|
|
|
.addr = omap3xxx_dma_system_addrs,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap3xxx_dma_system_addrs),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* dma_system slave ports */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
|
|
|
|
&omap3xxx_l4_core__dma_system,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_dma_system_hwmod = {
|
|
|
|
.name = "dma",
|
|
|
|
.class = &omap3xxx_dma_hwmod_class,
|
|
|
|
.mpu_irqs = omap3xxx_dma_system_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dma_system_irqs),
|
|
|
|
.main_clk = "core_l3_ick",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_ST_SDMA_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3xxx_dma_system_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_dma_system_slaves),
|
|
|
|
.masters = omap3xxx_dma_system_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_dma_system_masters),
|
|
|
|
.dev_attr = &dma_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
.flags = HWMOD_NO_IDLEST,
|
|
|
|
};
|
|
|
|
|
2010-05-30 00:32:24 +08:00
|
|
|
/* SR common */
|
|
|
|
static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
|
|
|
|
.clkact_shift = 20,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
|
|
|
|
.sysc_offs = 0x24,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
|
|
|
|
.clockact = CLOCKACT_TEST_ICLK,
|
|
|
|
.sysc_fields = &omap34xx_sr_sysc_fields,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
|
|
|
|
.name = "smartreflex",
|
|
|
|
.sysc = &omap34xx_sr_sysc,
|
|
|
|
.rev = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
|
|
|
|
.sidle_shift = 24,
|
|
|
|
.enwkup_shift = 26
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
|
|
|
|
.sysc_offs = 0x38,
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
|
|
|
|
SYSC_NO_CACHE),
|
|
|
|
.sysc_fields = &omap36xx_sr_sysc_fields,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
|
|
|
|
.name = "smartreflex",
|
|
|
|
.sysc = &omap36xx_sr_sysc,
|
|
|
|
.rev = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SR1 */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
|
|
|
|
&omap3_l4_core__sr1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_sr1_hwmod = {
|
|
|
|
.name = "sr1_hwmod",
|
|
|
|
.class = &omap34xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr1_fck",
|
|
|
|
.vdd_name = "mpu",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3_sr1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
|
|
|
|
CHIP_IS_OMAP3430ES3_0 |
|
|
|
|
CHIP_IS_OMAP3430ES3_1),
|
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap36xx_sr1_hwmod = {
|
|
|
|
.name = "sr1_hwmod",
|
|
|
|
.class = &omap36xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr1_fck",
|
|
|
|
.vdd_name = "mpu",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3_sr1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SR2 */
|
|
|
|
static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
|
|
|
|
&omap3_l4_core__sr2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_sr2_hwmod = {
|
|
|
|
.name = "sr2_hwmod",
|
|
|
|
.class = &omap34xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr2_fck",
|
|
|
|
.vdd_name = "core",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SR2_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3_sr2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
|
|
|
|
CHIP_IS_OMAP3430ES3_0 |
|
|
|
|
CHIP_IS_OMAP3430ES3_1),
|
|
|
|
.flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap36xx_sr2_hwmod = {
|
|
|
|
.name = "sr2_hwmod",
|
|
|
|
.class = &omap36xx_smartreflex_hwmod_class,
|
|
|
|
.main_clk = "sr2_fck",
|
|
|
|
.vdd_name = "core",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_SR2_SHIFT,
|
|
|
|
.module_offs = WKUP_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap3_sr2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
|
|
|
|
};
|
|
|
|
|
2011-02-18 01:53:10 +08:00
|
|
|
/* l4 core -> mcspi1 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap34xx_mcspi1_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x48098000,
|
|
|
|
.pa_end = 0x480980ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi1,
|
|
|
|
.clk = "mcspi1_ick",
|
|
|
|
.addr = omap34xx_mcspi1_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap34xx_mcspi1_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4 core -> mcspi2 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap34xx_mcspi2_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x4809a000,
|
|
|
|
.pa_end = 0x4809a0ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi2,
|
|
|
|
.clk = "mcspi2_ick",
|
|
|
|
.addr = omap34xx_mcspi2_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap34xx_mcspi2_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4 core -> mcspi3 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap34xx_mcspi3_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480b8000,
|
|
|
|
.pa_end = 0x480b80ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi3,
|
|
|
|
.clk = "mcspi3_ick",
|
|
|
|
.addr = omap34xx_mcspi3_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap34xx_mcspi3_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* l4 core -> mcspi4 interface */
|
|
|
|
static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
|
|
|
|
{
|
|
|
|
.pa_start = 0x480ba000,
|
|
|
|
.pa_end = 0x480ba0ff,
|
|
|
|
.flags = ADDR_TYPE_RT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
|
|
|
|
.master = &omap3xxx_l4_core_hwmod,
|
|
|
|
.slave = &omap34xx_mcspi4,
|
|
|
|
.clk = "mcspi4_ick",
|
|
|
|
.addr = omap34xx_mcspi4_addr_space,
|
|
|
|
.addr_cnt = ARRAY_SIZE(omap34xx_mcspi4_addr_space),
|
|
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'mcspi' class
|
|
|
|
* multichannel serial port interface (mcspi) / master/slave synchronous serial
|
|
|
|
* bus
|
|
|
|
*/
|
|
|
|
|
|
|
|
static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
|
|
|
|
.rev_offs = 0x0000,
|
|
|
|
.sysc_offs = 0x0010,
|
|
|
|
.syss_offs = 0x0014,
|
|
|
|
.sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class omap34xx_mcspi_class = {
|
|
|
|
.name = "mcspi",
|
|
|
|
.sysc = &omap34xx_mcspi_sysc,
|
|
|
|
.rev = OMAP3_MCSPI_REV,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* mcspi1 */
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mcspi1_mpu_irqs[] = {
|
|
|
|
{ .name = "irq", .irq = 65 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap34xx_mcspi1_sdma_reqs[] = {
|
|
|
|
{ .name = "tx0", .dma_req = 35 },
|
|
|
|
{ .name = "rx0", .dma_req = 36 },
|
|
|
|
{ .name = "tx1", .dma_req = 37 },
|
|
|
|
{ .name = "rx1", .dma_req = 38 },
|
|
|
|
{ .name = "tx2", .dma_req = 39 },
|
|
|
|
{ .name = "rx2", .dma_req = 40 },
|
|
|
|
{ .name = "tx3", .dma_req = 41 },
|
|
|
|
{ .name = "rx3", .dma_req = 42 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap34xx_mcspi1_slaves[] = {
|
|
|
|
&omap34xx_l4_core__mcspi1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
|
|
|
|
.num_chipselect = 4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_mcspi1 = {
|
|
|
|
.name = "mcspi1",
|
|
|
|
.mpu_irqs = omap34xx_mcspi1_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi1_mpu_irqs),
|
|
|
|
.sdma_reqs = omap34xx_mcspi1_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi1_sdma_reqs),
|
|
|
|
.main_clk = "mcspi1_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MCSPI1_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap34xx_mcspi1_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap34xx_mcspi1_slaves),
|
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi1_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* mcspi2 */
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mcspi2_mpu_irqs[] = {
|
|
|
|
{ .name = "irq", .irq = 66 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap34xx_mcspi2_sdma_reqs[] = {
|
|
|
|
{ .name = "tx0", .dma_req = 43 },
|
|
|
|
{ .name = "rx0", .dma_req = 44 },
|
|
|
|
{ .name = "tx1", .dma_req = 45 },
|
|
|
|
{ .name = "rx1", .dma_req = 46 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap34xx_mcspi2_slaves[] = {
|
|
|
|
&omap34xx_l4_core__mcspi2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
|
|
|
|
.num_chipselect = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_mcspi2 = {
|
|
|
|
.name = "mcspi2",
|
|
|
|
.mpu_irqs = omap34xx_mcspi2_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi2_mpu_irqs),
|
|
|
|
.sdma_reqs = omap34xx_mcspi2_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi2_sdma_reqs),
|
|
|
|
.main_clk = "mcspi2_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MCSPI2_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap34xx_mcspi2_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap34xx_mcspi2_slaves),
|
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi2_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* mcspi3 */
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
|
|
|
|
{ .name = "irq", .irq = 91 }, /* 91 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
|
|
|
|
{ .name = "tx0", .dma_req = 15 },
|
|
|
|
{ .name = "rx0", .dma_req = 16 },
|
|
|
|
{ .name = "tx1", .dma_req = 23 },
|
|
|
|
{ .name = "rx1", .dma_req = 24 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap34xx_mcspi3_slaves[] = {
|
|
|
|
&omap34xx_l4_core__mcspi3,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
|
|
|
|
.num_chipselect = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_mcspi3 = {
|
|
|
|
.name = "mcspi3",
|
|
|
|
.mpu_irqs = omap34xx_mcspi3_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi3_mpu_irqs),
|
|
|
|
.sdma_reqs = omap34xx_mcspi3_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi3_sdma_reqs),
|
|
|
|
.main_clk = "mcspi3_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MCSPI3_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap34xx_mcspi3_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap34xx_mcspi3_slaves),
|
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi3_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SPI4 */
|
|
|
|
static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
|
|
|
|
{ .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
|
|
|
|
{ .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
|
|
|
|
{ .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_ocp_if *omap34xx_mcspi4_slaves[] = {
|
|
|
|
&omap34xx_l4_core__mcspi4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
|
|
|
|
.num_chipselect = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap34xx_mcspi4 = {
|
|
|
|
.name = "mcspi4",
|
|
|
|
.mpu_irqs = omap34xx_mcspi4_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi4_mpu_irqs),
|
|
|
|
.sdma_reqs = omap34xx_mcspi4_sdma_reqs,
|
|
|
|
.sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi4_sdma_reqs),
|
|
|
|
.main_clk = "mcspi4_fck",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_MCSPI4_SHIFT,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.slaves = omap34xx_mcspi4_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap34xx_mcspi4_slaves),
|
|
|
|
.class = &omap34xx_mcspi_class,
|
|
|
|
.dev_attr = &omap_mcspi4_dev_attr,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
|
|
};
|
|
|
|
|
2011-02-17 14:37:18 +08:00
|
|
|
/*
|
|
|
|
* usbhsotg
|
|
|
|
*/
|
|
|
|
static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
|
|
|
|
.rev_offs = 0x0400,
|
|
|
|
.sysc_offs = 0x0404,
|
|
|
|
.syss_offs = 0x0408,
|
|
|
|
.sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
|
|
|
|
SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
|
|
|
|
SYSC_HAS_AUTOIDLE),
|
|
|
|
.idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
|
MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
|
|
|
|
.sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class usbotg_class = {
|
|
|
|
.name = "usbotg",
|
|
|
|
.sysc = &omap3xxx_usbhsotg_sysc,
|
|
|
|
};
|
|
|
|
/* usb_otg_hs */
|
|
|
|
static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
|
|
|
|
|
|
|
|
{ .name = "mc", .irq = 92 },
|
|
|
|
{ .name = "dma", .irq = 93 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
|
|
|
|
.name = "usb_otg_hs",
|
|
|
|
.mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_mpu_irqs),
|
|
|
|
.main_clk = "hsotgusb_ick",
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
.prcm_reg_id = 1,
|
|
|
|
.module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
|
|
|
|
.module_offs = CORE_MOD,
|
|
|
|
.idlest_reg_id = 1,
|
|
|
|
.idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
|
|
|
|
.idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.masters = omap3xxx_usbhsotg_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_masters),
|
|
|
|
.slaves = omap3xxx_usbhsotg_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_slaves),
|
|
|
|
.class = &usbotg_class,
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Erratum ID: i479 idle_req / idle_ack mechanism potentially
|
|
|
|
* broken when autoidle is enabled
|
|
|
|
* workaround is to disable the autoidle bit at module level.
|
|
|
|
*/
|
|
|
|
.flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
|
|
|
|
| HWMOD_SWSUP_MSTANDBY,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
|
|
|
|
};
|
2011-02-23 02:54:12 +08:00
|
|
|
|
2011-02-17 14:37:19 +08:00
|
|
|
/* usb_otg_hs */
|
|
|
|
static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
|
|
|
|
|
|
|
|
{ .name = "mc", .irq = 71 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod_class am35xx_usbotg_class = {
|
|
|
|
.name = "am35xx_usbotg",
|
|
|
|
.sysc = NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct omap_hwmod am35xx_usbhsotg_hwmod = {
|
|
|
|
.name = "am35x_otg_hs",
|
|
|
|
.mpu_irqs = am35xx_usbhsotg_mpu_irqs,
|
|
|
|
.mpu_irqs_cnt = ARRAY_SIZE(am35xx_usbhsotg_mpu_irqs),
|
|
|
|
.main_clk = NULL,
|
|
|
|
.prcm = {
|
|
|
|
.omap2 = {
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.masters = am35xx_usbhsotg_masters,
|
|
|
|
.masters_cnt = ARRAY_SIZE(am35xx_usbhsotg_masters),
|
|
|
|
.slaves = am35xx_usbhsotg_slaves,
|
|
|
|
.slaves_cnt = ARRAY_SIZE(am35xx_usbhsotg_slaves),
|
|
|
|
.class = &am35xx_usbotg_class,
|
|
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES3_1)
|
|
|
|
};
|
2011-02-17 14:37:18 +08:00
|
|
|
|
2010-02-23 13:09:32 +08:00
|
|
|
static __initdata struct omap_hwmod *omap3xxx_hwmods[] = {
|
2010-07-27 06:34:32 +08:00
|
|
|
&omap3xxx_l3_main_hwmod,
|
2010-02-23 13:09:32 +08:00
|
|
|
&omap3xxx_l4_core_hwmod,
|
|
|
|
&omap3xxx_l4_per_hwmod,
|
|
|
|
&omap3xxx_l4_wkup_hwmod,
|
|
|
|
&omap3xxx_mpu_hwmod,
|
2010-07-27 06:34:32 +08:00
|
|
|
&omap3xxx_iva_hwmod,
|
2011-02-23 15:14:05 +08:00
|
|
|
|
|
|
|
&omap3xxx_timer1_hwmod,
|
|
|
|
&omap3xxx_timer2_hwmod,
|
|
|
|
&omap3xxx_timer3_hwmod,
|
|
|
|
&omap3xxx_timer4_hwmod,
|
|
|
|
&omap3xxx_timer5_hwmod,
|
|
|
|
&omap3xxx_timer6_hwmod,
|
|
|
|
&omap3xxx_timer7_hwmod,
|
|
|
|
&omap3xxx_timer8_hwmod,
|
|
|
|
&omap3xxx_timer9_hwmod,
|
|
|
|
&omap3xxx_timer10_hwmod,
|
|
|
|
&omap3xxx_timer11_hwmod,
|
|
|
|
&omap3xxx_timer12_hwmod,
|
|
|
|
|
2010-09-23 22:32:38 +08:00
|
|
|
&omap3xxx_wd_timer2_hwmod,
|
2010-09-27 22:49:30 +08:00
|
|
|
&omap3xxx_uart1_hwmod,
|
|
|
|
&omap3xxx_uart2_hwmod,
|
|
|
|
&omap3xxx_uart3_hwmod,
|
|
|
|
&omap3xxx_uart4_hwmod,
|
2011-01-24 14:21:51 +08:00
|
|
|
/* dss class */
|
|
|
|
&omap3430es1_dss_core_hwmod,
|
|
|
|
&omap3xxx_dss_core_hwmod,
|
|
|
|
&omap3xxx_dss_dispc_hwmod,
|
|
|
|
&omap3xxx_dss_dsi1_hwmod,
|
|
|
|
&omap3xxx_dss_rfbi_hwmod,
|
|
|
|
&omap3xxx_dss_venc_hwmod,
|
|
|
|
|
|
|
|
/* i2c class */
|
2010-09-21 22:07:13 +08:00
|
|
|
&omap3xxx_i2c1_hwmod,
|
|
|
|
&omap3xxx_i2c2_hwmod,
|
|
|
|
&omap3xxx_i2c3_hwmod,
|
2010-05-30 00:32:24 +08:00
|
|
|
&omap34xx_sr1_hwmod,
|
|
|
|
&omap34xx_sr2_hwmod,
|
|
|
|
&omap36xx_sr1_hwmod,
|
|
|
|
&omap36xx_sr2_hwmod,
|
|
|
|
|
2010-12-08 08:26:57 +08:00
|
|
|
|
|
|
|
/* gpio class */
|
|
|
|
&omap3xxx_gpio1_hwmod,
|
|
|
|
&omap3xxx_gpio2_hwmod,
|
|
|
|
&omap3xxx_gpio3_hwmod,
|
|
|
|
&omap3xxx_gpio4_hwmod,
|
|
|
|
&omap3xxx_gpio5_hwmod,
|
|
|
|
&omap3xxx_gpio6_hwmod,
|
2010-12-21 10:27:19 +08:00
|
|
|
|
|
|
|
/* dma_system class*/
|
|
|
|
&omap3xxx_dma_system_hwmod,
|
2011-02-18 01:53:10 +08:00
|
|
|
|
|
|
|
/* mcspi class */
|
|
|
|
&omap34xx_mcspi1,
|
|
|
|
&omap34xx_mcspi2,
|
|
|
|
&omap34xx_mcspi3,
|
|
|
|
&omap34xx_mcspi4,
|
2011-02-23 02:54:12 +08:00
|
|
|
|
2011-02-17 14:37:18 +08:00
|
|
|
/* usbotg class */
|
|
|
|
&omap3xxx_usbhsotg_hwmod,
|
|
|
|
|
2011-02-17 14:37:19 +08:00
|
|
|
/* usbotg for am35x */
|
|
|
|
&am35xx_usbhsotg_hwmod,
|
|
|
|
|
2010-02-23 13:09:32 +08:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init omap3xxx_hwmod_init(void)
|
|
|
|
{
|
|
|
|
return omap_hwmod_init(omap3xxx_hwmods);
|
|
|
|
}
|