2005-11-06 00:25:53 +08:00
|
|
|
/*
|
2016-03-07 21:02:21 +08:00
|
|
|
* (c) 2005-2016 Advanced Micro Devices, Inc.
|
2005-11-06 00:25:53 +08:00
|
|
|
* Your use of this code is subject to the terms and conditions of the
|
|
|
|
* GNU general public license version 2. See "COPYING" or
|
|
|
|
* http://www.gnu.org/licenses/gpl.html
|
|
|
|
*
|
|
|
|
* Written by Jacob Shin - AMD, Inc.
|
2012-10-30 01:40:08 +08:00
|
|
|
* Maintained by: Borislav Petkov <bp@alien8.de>
|
2005-11-06 00:25:53 +08:00
|
|
|
*
|
2015-05-07 18:06:43 +08:00
|
|
|
* All MC4_MISCi registers are shared between cores on a node.
|
2005-11-06 00:25:53 +08:00
|
|
|
*/
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/notifier.h>
|
2009-04-08 18:31:18 +08:00
|
|
|
#include <linux/kobject.h>
|
x86, mce: trivial clean up for mce_amd_64.c
Fix for followings:
WARNING: Use #include <linux/percpu.h> instead of <asm/percpu.h>
+#include <asm/percpu.h>
ERROR: Macros with multiple statements should be enclosed in a do - while
loop
+#define THRESHOLD_ATTR(_name, _mode, _show, _store) \
+{ \
+ .attr = {.name = __stringify(_name), .mode = _mode }, \
+ .show = _show, \
+ .store = _store, \
+};
WARNING: usage of NR_CPUS is often wrong - consider using cpu_possible(),
num_possible_cpus(), for_each_possible_cpu(), etc
+ if (cpu >= NR_CPUS)
Signed-off-by: Hidetoshi Seto <seto.hidetoshi@jp.fujitsu.com>
Cc: Andi Kleen <andi@firstfloor.org>
Signed-off-by: H. Peter Anvin <hpa@zytor.com>
2009-04-08 18:31:18 +08:00
|
|
|
#include <linux/percpu.h>
|
2009-04-08 18:31:18 +08:00
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/sched.h>
|
2005-11-06 00:25:53 +08:00
|
|
|
#include <linux/sysfs.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2009-04-08 18:31:18 +08:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/cpu.h>
|
|
|
|
#include <linux/smp.h>
|
2016-09-12 15:59:35 +08:00
|
|
|
#include <linux/string.h>
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2012-05-02 23:16:59 +08:00
|
|
|
#include <asm/amd_nb.h>
|
2005-11-06 00:25:53 +08:00
|
|
|
#include <asm/apic.h>
|
|
|
|
#include <asm/mce.h>
|
|
|
|
#include <asm/msr.h>
|
2015-05-06 19:58:56 +08:00
|
|
|
#include <asm/trace/irq_vectors.h>
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2016-01-26 03:41:50 +08:00
|
|
|
#define NR_BLOCKS 5
|
2006-06-26 19:58:56 +08:00
|
|
|
#define THRESHOLD_MAX 0xFFF
|
|
|
|
#define INT_TYPE_APIC 0x00020000
|
|
|
|
#define MASK_VALID_HI 0x80000000
|
2007-02-13 20:26:23 +08:00
|
|
|
#define MASK_CNTP_HI 0x40000000
|
|
|
|
#define MASK_LOCKED_HI 0x20000000
|
2006-06-26 19:58:56 +08:00
|
|
|
#define MASK_LVTOFF_HI 0x00F00000
|
|
|
|
#define MASK_COUNT_EN_HI 0x00080000
|
|
|
|
#define MASK_INT_TYPE_HI 0x00060000
|
|
|
|
#define MASK_OVERFLOW_HI 0x00010000
|
2005-11-06 00:25:53 +08:00
|
|
|
#define MASK_ERR_COUNT_HI 0x00000FFF
|
2006-06-26 19:58:53 +08:00
|
|
|
#define MASK_BLKPTR_LO 0xFF000000
|
|
|
|
#define MCG_XBLK_ADDR 0xC0000400
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2015-05-06 19:58:56 +08:00
|
|
|
/* Deferred error settings */
|
|
|
|
#define MSR_CU_DEF_ERR 0xC0000410
|
|
|
|
#define MASK_DEF_LVTOFF 0x000000F0
|
|
|
|
#define MASK_DEF_INT_TYPE 0x00000006
|
|
|
|
#define DEF_LVT_OFF 0x2
|
|
|
|
#define DEF_INT_TYPE_APIC 0x2
|
|
|
|
|
2016-01-26 03:41:51 +08:00
|
|
|
/* Scalable MCA: */
|
|
|
|
|
|
|
|
/* Threshold LVT offset is at MSR0xC0000410[15:12] */
|
|
|
|
#define SMCA_THR_LVT_OFF 0xF000
|
|
|
|
|
2016-11-11 01:44:44 +08:00
|
|
|
static bool thresholding_en;
|
|
|
|
|
2012-05-04 23:05:27 +08:00
|
|
|
static const char * const th_names[] = {
|
|
|
|
"load_store",
|
|
|
|
"insn_fetch",
|
|
|
|
"combined_unit",
|
|
|
|
"",
|
|
|
|
"northbridge",
|
|
|
|
"execution_unit",
|
|
|
|
};
|
|
|
|
|
2016-09-12 15:59:35 +08:00
|
|
|
static const char * const smca_umc_block_names[] = {
|
|
|
|
"dram_ecc",
|
|
|
|
"misc_umc"
|
|
|
|
};
|
|
|
|
|
2016-11-04 04:12:33 +08:00
|
|
|
struct smca_bank_name {
|
|
|
|
const char *name; /* Short name for sysfs */
|
|
|
|
const char *long_name; /* Long name for pretty-printing */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct smca_bank_name smca_names[] = {
|
2016-09-12 15:59:34 +08:00
|
|
|
[SMCA_LS] = { "load_store", "Load Store Unit" },
|
|
|
|
[SMCA_IF] = { "insn_fetch", "Instruction Fetch Unit" },
|
|
|
|
[SMCA_L2_CACHE] = { "l2_cache", "L2 Cache" },
|
|
|
|
[SMCA_DE] = { "decode_unit", "Decode Unit" },
|
|
|
|
[SMCA_EX] = { "execution_unit", "Execution Unit" },
|
|
|
|
[SMCA_FP] = { "floating_point", "Floating Point Unit" },
|
|
|
|
[SMCA_L3_CACHE] = { "l3_cache", "L3 Cache" },
|
|
|
|
[SMCA_CS] = { "coherent_slave", "Coherent Slave" },
|
|
|
|
[SMCA_PIE] = { "pie", "Power, Interrupts, etc." },
|
|
|
|
[SMCA_UMC] = { "umc", "Unified Memory Controller" },
|
|
|
|
[SMCA_PB] = { "param_block", "Parameter Block" },
|
|
|
|
[SMCA_PSP] = { "psp", "Platform Security Processor" },
|
|
|
|
[SMCA_SMU] = { "smu", "System Management Unit" },
|
2016-03-07 21:02:18 +08:00
|
|
|
};
|
2016-11-04 04:12:33 +08:00
|
|
|
|
|
|
|
const char *smca_get_name(enum smca_bank_types t)
|
|
|
|
{
|
|
|
|
if (t >= N_SMCA_BANK_TYPES)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return smca_names[t].name;
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *smca_get_long_name(enum smca_bank_types t)
|
|
|
|
{
|
|
|
|
if (t >= N_SMCA_BANK_TYPES)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return smca_names[t].long_name;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(smca_get_long_name);
|
2016-09-12 15:59:34 +08:00
|
|
|
|
2016-11-02 19:48:01 +08:00
|
|
|
static struct smca_hwid smca_hwid_mcatypes[] = {
|
2016-09-12 15:59:34 +08:00
|
|
|
/* { bank_type, hwid_mcatype, xec_bitmap } */
|
|
|
|
|
|
|
|
/* ZN Core (HWID=0xB0) MCA types */
|
|
|
|
{ SMCA_LS, HWID_MCATYPE(0xB0, 0x0), 0x1FFFEF },
|
|
|
|
{ SMCA_IF, HWID_MCATYPE(0xB0, 0x1), 0x3FFF },
|
|
|
|
{ SMCA_L2_CACHE, HWID_MCATYPE(0xB0, 0x2), 0xF },
|
|
|
|
{ SMCA_DE, HWID_MCATYPE(0xB0, 0x3), 0x1FF },
|
|
|
|
/* HWID 0xB0 MCATYPE 0x4 is Reserved */
|
|
|
|
{ SMCA_EX, HWID_MCATYPE(0xB0, 0x5), 0x7FF },
|
|
|
|
{ SMCA_FP, HWID_MCATYPE(0xB0, 0x6), 0x7F },
|
|
|
|
{ SMCA_L3_CACHE, HWID_MCATYPE(0xB0, 0x7), 0xFF },
|
|
|
|
|
|
|
|
/* Data Fabric MCA types */
|
|
|
|
{ SMCA_CS, HWID_MCATYPE(0x2E, 0x0), 0x1FF },
|
|
|
|
{ SMCA_PIE, HWID_MCATYPE(0x2E, 0x1), 0xF },
|
|
|
|
|
|
|
|
/* Unified Memory Controller MCA type */
|
|
|
|
{ SMCA_UMC, HWID_MCATYPE(0x96, 0x0), 0x3F },
|
|
|
|
|
|
|
|
/* Parameter Block MCA type */
|
|
|
|
{ SMCA_PB, HWID_MCATYPE(0x05, 0x0), 0x1 },
|
2016-03-07 21:02:18 +08:00
|
|
|
|
2016-09-12 15:59:34 +08:00
|
|
|
/* Platform Security Processor MCA type */
|
|
|
|
{ SMCA_PSP, HWID_MCATYPE(0xFF, 0x0), 0x1 },
|
|
|
|
|
|
|
|
/* System Management Unit MCA type */
|
|
|
|
{ SMCA_SMU, HWID_MCATYPE(0x01, 0x0), 0x1 },
|
2016-03-07 21:02:18 +08:00
|
|
|
};
|
2016-09-12 15:59:34 +08:00
|
|
|
|
2016-11-02 00:33:00 +08:00
|
|
|
struct smca_bank smca_banks[MAX_NR_BANKS];
|
2016-09-12 15:59:34 +08:00
|
|
|
EXPORT_SYMBOL_GPL(smca_banks);
|
2016-03-07 21:02:18 +08:00
|
|
|
|
2016-09-12 15:59:35 +08:00
|
|
|
/*
|
|
|
|
* In SMCA enabled processors, we can have multiple banks for a given IP type.
|
|
|
|
* So to define a unique name for each bank, we use a temp c-string to append
|
|
|
|
* the MCA_IPID[InstanceId] to type's name in get_name().
|
|
|
|
*
|
|
|
|
* InstanceId is 32 bits which is 8 characters. Make sure MAX_MCATYPE_NAME_LEN
|
|
|
|
* is greater than 8 plus 1 (for underscore) plus length of longest type name.
|
|
|
|
*/
|
|
|
|
#define MAX_MCATYPE_NAME_LEN 30
|
|
|
|
static char buf_mcatype[MAX_MCATYPE_NAME_LEN];
|
|
|
|
|
2013-03-15 05:10:41 +08:00
|
|
|
static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks);
|
2016-07-08 17:09:38 +08:00
|
|
|
static DEFINE_PER_CPU(unsigned int, bank_map); /* see which banks are on */
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2009-02-12 20:49:31 +08:00
|
|
|
static void amd_threshold_interrupt(void);
|
2015-05-06 19:58:56 +08:00
|
|
|
static void amd_deferred_error_interrupt(void);
|
|
|
|
|
|
|
|
static void default_deferred_error_interrupt(void)
|
|
|
|
{
|
|
|
|
pr_err("Unexpected deferred interrupt at vector %x\n", DEFERRED_ERROR_VECTOR);
|
|
|
|
}
|
|
|
|
void (*deferred_error_int_vector)(void) = default_deferred_error_interrupt;
|
2009-02-12 20:49:31 +08:00
|
|
|
|
2016-09-12 15:59:34 +08:00
|
|
|
static void get_smca_bank_info(unsigned int bank)
|
|
|
|
{
|
|
|
|
unsigned int i, hwid_mcatype, cpu = smp_processor_id();
|
2016-11-02 19:48:01 +08:00
|
|
|
struct smca_hwid *s_hwid;
|
2016-11-02 00:33:00 +08:00
|
|
|
u32 high, instance_id;
|
2016-09-12 15:59:34 +08:00
|
|
|
|
|
|
|
/* Collect bank_info using CPU 0 for now. */
|
|
|
|
if (cpu)
|
|
|
|
return;
|
|
|
|
|
2016-11-02 00:33:00 +08:00
|
|
|
if (rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_IPID(bank), &instance_id, &high)) {
|
2016-09-12 15:59:34 +08:00
|
|
|
pr_warn("Failed to read MCA_IPID for bank %d\n", bank);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2016-11-02 19:48:01 +08:00
|
|
|
hwid_mcatype = HWID_MCATYPE(high & MCI_IPID_HWID,
|
|
|
|
(high & MCI_IPID_MCATYPE) >> 16);
|
2016-09-12 15:59:34 +08:00
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(smca_hwid_mcatypes); i++) {
|
2016-11-02 19:48:01 +08:00
|
|
|
s_hwid = &smca_hwid_mcatypes[i];
|
|
|
|
if (hwid_mcatype == s_hwid->hwid_mcatype) {
|
2016-11-04 04:12:33 +08:00
|
|
|
|
|
|
|
WARN(smca_banks[bank].hwid,
|
|
|
|
"Bank %s already initialized!\n",
|
|
|
|
smca_get_name(s_hwid->bank_type));
|
|
|
|
|
2016-11-02 19:48:01 +08:00
|
|
|
smca_banks[bank].hwid = s_hwid;
|
2016-11-02 00:33:00 +08:00
|
|
|
smca_banks[bank].id = instance_id;
|
2016-09-12 15:59:34 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-12-17 09:34:04 +08:00
|
|
|
struct thresh_restart {
|
2009-04-08 18:31:18 +08:00
|
|
|
struct threshold_block *b;
|
|
|
|
int reset;
|
2010-10-25 22:03:35 +08:00
|
|
|
int set_lvt_off;
|
|
|
|
int lvt_off;
|
2009-04-08 18:31:18 +08:00
|
|
|
u16 old_limit;
|
2008-12-17 09:34:04 +08:00
|
|
|
};
|
|
|
|
|
2013-03-15 05:10:40 +08:00
|
|
|
static inline bool is_shared_bank(int bank)
|
|
|
|
{
|
2016-01-26 03:41:49 +08:00
|
|
|
/*
|
|
|
|
* Scalable MCA provides for only one core to have access to the MSRs of
|
|
|
|
* a shared bank.
|
|
|
|
*/
|
|
|
|
if (mce_flags.smca)
|
|
|
|
return false;
|
|
|
|
|
2013-03-15 05:10:40 +08:00
|
|
|
/* Bank 4 is for northbridge reporting and is thus shared */
|
|
|
|
return (bank == 4);
|
|
|
|
}
|
|
|
|
|
2015-01-23 16:32:01 +08:00
|
|
|
static const char *bank4_names(const struct threshold_block *b)
|
2012-05-04 23:05:27 +08:00
|
|
|
{
|
|
|
|
switch (b->address) {
|
|
|
|
/* MSR4_MISC0 */
|
|
|
|
case 0x00000413:
|
|
|
|
return "dram";
|
|
|
|
|
|
|
|
case 0xc0000408:
|
|
|
|
return "ht_links";
|
|
|
|
|
|
|
|
case 0xc0000409:
|
|
|
|
return "l3_cache";
|
|
|
|
|
|
|
|
default:
|
|
|
|
WARN(1, "Funny MSR: 0x%08x\n", b->address);
|
|
|
|
return "";
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2012-04-17 00:01:53 +08:00
|
|
|
static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* bank 4 supports APIC LVT interrupts implicitly since forever.
|
|
|
|
*/
|
|
|
|
if (bank == 4)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IntP: interrupt present; if this bit is set, the thresholding
|
|
|
|
* bank can generate APIC LVT interrupts
|
|
|
|
*/
|
|
|
|
return msr_high_bits & BIT(28);
|
|
|
|
}
|
|
|
|
|
2010-10-25 22:03:37 +08:00
|
|
|
static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
|
|
|
|
{
|
|
|
|
int msr = (hi & MASK_LVTOFF_HI) >> 20;
|
|
|
|
|
|
|
|
if (apic < 0) {
|
|
|
|
pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
|
|
|
|
"for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
|
|
|
|
b->bank, b->block, b->address, hi, lo);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (apic != msr) {
|
2016-01-26 03:41:51 +08:00
|
|
|
/*
|
|
|
|
* On SMCA CPUs, LVT offset is programmed at a different MSR, and
|
|
|
|
* the BIOS provides the value. The original field where LVT offset
|
|
|
|
* was set is reserved. Return early here:
|
|
|
|
*/
|
|
|
|
if (mce_flags.smca)
|
|
|
|
return 0;
|
|
|
|
|
2010-10-25 22:03:37 +08:00
|
|
|
pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
|
|
|
|
"for bank %d, block %d (MSR%08X=0x%x%08x)\n",
|
|
|
|
b->cpu, apic, b->bank, b->block, b->address, hi, lo);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
};
|
|
|
|
|
2016-03-07 21:02:21 +08:00
|
|
|
/* Reprogram MCx_MISC MSR behind this threshold bank. */
|
2009-03-18 08:10:25 +08:00
|
|
|
static void threshold_restart_bank(void *_tr)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2008-12-17 09:34:04 +08:00
|
|
|
struct thresh_restart *tr = _tr;
|
2010-10-25 22:03:36 +08:00
|
|
|
u32 hi, lo;
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2010-10-25 22:03:36 +08:00
|
|
|
rdmsr(tr->b->address, lo, hi);
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2010-10-25 22:03:36 +08:00
|
|
|
if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
|
2008-12-17 09:34:04 +08:00
|
|
|
tr->reset = 1; /* limit cannot be lower than err count */
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2008-12-17 09:34:04 +08:00
|
|
|
if (tr->reset) { /* reset err count and overflow bit */
|
2010-10-25 22:03:36 +08:00
|
|
|
hi =
|
|
|
|
(hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
|
2008-12-17 09:34:04 +08:00
|
|
|
(THRESHOLD_MAX - tr->b->threshold_limit);
|
|
|
|
} else if (tr->old_limit) { /* change limit w/o reset */
|
2010-10-25 22:03:36 +08:00
|
|
|
int new_count = (hi & THRESHOLD_MAX) +
|
2008-12-17 09:34:04 +08:00
|
|
|
(tr->old_limit - tr->b->threshold_limit);
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2010-10-25 22:03:36 +08:00
|
|
|
hi = (hi & ~MASK_ERR_COUNT_HI) |
|
2005-11-06 00:25:53 +08:00
|
|
|
(new_count & THRESHOLD_MAX);
|
|
|
|
}
|
|
|
|
|
2012-04-17 00:01:53 +08:00
|
|
|
/* clear IntType */
|
|
|
|
hi &= ~MASK_INT_TYPE_HI;
|
|
|
|
|
|
|
|
if (!tr->b->interrupt_capable)
|
|
|
|
goto done;
|
|
|
|
|
2010-10-25 22:03:35 +08:00
|
|
|
if (tr->set_lvt_off) {
|
2010-10-25 22:03:37 +08:00
|
|
|
if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
|
|
|
|
/* set new lvt offset */
|
|
|
|
hi &= ~MASK_LVTOFF_HI;
|
|
|
|
hi |= tr->lvt_off << 20;
|
|
|
|
}
|
2010-10-25 22:03:35 +08:00
|
|
|
}
|
|
|
|
|
2012-04-17 00:01:53 +08:00
|
|
|
if (tr->b->interrupt_enable)
|
|
|
|
hi |= INT_TYPE_APIC;
|
|
|
|
|
|
|
|
done:
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2010-10-25 22:03:36 +08:00
|
|
|
hi |= MASK_COUNT_EN_HI;
|
|
|
|
wrmsr(tr->b->address, lo, hi);
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2010-10-25 22:03:35 +08:00
|
|
|
static void mce_threshold_block_init(struct threshold_block *b, int offset)
|
|
|
|
{
|
|
|
|
struct thresh_restart tr = {
|
|
|
|
.b = b,
|
|
|
|
.set_lvt_off = 1,
|
|
|
|
.lvt_off = offset,
|
|
|
|
};
|
|
|
|
|
|
|
|
b->threshold_limit = THRESHOLD_MAX;
|
|
|
|
threshold_restart_bank(&tr);
|
|
|
|
};
|
|
|
|
|
2015-05-06 19:58:58 +08:00
|
|
|
static int setup_APIC_mce_threshold(int reserved, int new)
|
2010-10-25 22:03:37 +08:00
|
|
|
{
|
|
|
|
if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
|
|
|
|
APIC_EILVT_MSG_FIX, 0))
|
|
|
|
return new;
|
|
|
|
|
|
|
|
return reserved;
|
|
|
|
}
|
|
|
|
|
2015-05-06 19:58:56 +08:00
|
|
|
static int setup_APIC_deferred_error(int reserved, int new)
|
|
|
|
{
|
|
|
|
if (reserved < 0 && !setup_APIC_eilvt(new, DEFERRED_ERROR_VECTOR,
|
|
|
|
APIC_EILVT_MSG_FIX, 0))
|
|
|
|
return new;
|
|
|
|
|
|
|
|
return reserved;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void deferred_error_interrupt_enable(struct cpuinfo_x86 *c)
|
|
|
|
{
|
|
|
|
u32 low = 0, high = 0;
|
|
|
|
int def_offset = -1, def_new;
|
|
|
|
|
|
|
|
if (rdmsr_safe(MSR_CU_DEF_ERR, &low, &high))
|
|
|
|
return;
|
|
|
|
|
|
|
|
def_new = (low & MASK_DEF_LVTOFF) >> 4;
|
|
|
|
if (!(low & MASK_DEF_LVTOFF)) {
|
|
|
|
pr_err(FW_BUG "Your BIOS is not setting up LVT offset 0x2 for deferred error IRQs correctly.\n");
|
|
|
|
def_new = DEF_LVT_OFF;
|
|
|
|
low = (low & ~MASK_DEF_LVTOFF) | (DEF_LVT_OFF << 4);
|
|
|
|
}
|
|
|
|
|
|
|
|
def_offset = setup_APIC_deferred_error(def_offset, def_new);
|
|
|
|
if ((def_offset == def_new) &&
|
|
|
|
(deferred_error_int_vector != amd_deferred_error_interrupt))
|
|
|
|
deferred_error_int_vector = amd_deferred_error_interrupt;
|
|
|
|
|
|
|
|
low = (low & ~MASK_DEF_INT_TYPE) | DEF_INT_TYPE_APIC;
|
|
|
|
wrmsr(MSR_CU_DEF_ERR, low, high);
|
|
|
|
}
|
|
|
|
|
2016-09-12 15:59:31 +08:00
|
|
|
static u32 get_block_address(unsigned int cpu, u32 current_addr, u32 low, u32 high,
|
2016-03-07 21:02:19 +08:00
|
|
|
unsigned int bank, unsigned int block)
|
|
|
|
{
|
|
|
|
u32 addr = 0, offset = 0;
|
|
|
|
|
|
|
|
if (mce_flags.smca) {
|
|
|
|
if (!block) {
|
|
|
|
addr = MSR_AMD64_SMCA_MCx_MISC(bank);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* For SMCA enabled processors, BLKPTR field of the
|
|
|
|
* first MISC register (MCx_MISC0) indicates presence of
|
|
|
|
* additional MISC register set (MISC1-4).
|
|
|
|
*/
|
|
|
|
u32 low, high;
|
|
|
|
|
2016-09-12 15:59:31 +08:00
|
|
|
if (rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high))
|
2016-03-07 21:02:19 +08:00
|
|
|
return addr;
|
|
|
|
|
|
|
|
if (!(low & MCI_CONFIG_MCAX))
|
|
|
|
return addr;
|
|
|
|
|
2016-09-12 15:59:31 +08:00
|
|
|
if (!rdmsr_safe_on_cpu(cpu, MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high) &&
|
2016-03-07 21:02:19 +08:00
|
|
|
(low & MASK_BLKPTR_LO))
|
|
|
|
addr = MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1);
|
|
|
|
}
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Fall back to method we used for older processors: */
|
|
|
|
switch (block) {
|
|
|
|
case 0:
|
2016-04-30 20:33:55 +08:00
|
|
|
addr = msr_ops.misc(bank);
|
2016-03-07 21:02:19 +08:00
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
offset = ((low & MASK_BLKPTR_LO) >> 21);
|
|
|
|
if (offset)
|
|
|
|
addr = MCG_XBLK_ADDR + offset;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
addr = ++current_addr;
|
|
|
|
}
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
2016-01-26 03:41:52 +08:00
|
|
|
static int
|
|
|
|
prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr,
|
|
|
|
int offset, u32 misc_high)
|
|
|
|
{
|
|
|
|
unsigned int cpu = smp_processor_id();
|
2016-05-11 20:58:25 +08:00
|
|
|
u32 smca_low, smca_high, smca_addr;
|
2016-01-26 03:41:52 +08:00
|
|
|
struct threshold_block b;
|
|
|
|
int new;
|
|
|
|
|
|
|
|
if (!block)
|
|
|
|
per_cpu(bank_map, cpu) |= (1 << bank);
|
|
|
|
|
|
|
|
memset(&b, 0, sizeof(b));
|
|
|
|
b.cpu = cpu;
|
|
|
|
b.bank = bank;
|
|
|
|
b.block = block;
|
|
|
|
b.address = addr;
|
|
|
|
b.interrupt_capable = lvt_interrupt_supported(bank, misc_high);
|
|
|
|
|
|
|
|
if (!b.interrupt_capable)
|
|
|
|
goto done;
|
|
|
|
|
|
|
|
b.interrupt_enable = 1;
|
|
|
|
|
2016-05-11 20:58:25 +08:00
|
|
|
if (!mce_flags.smca) {
|
|
|
|
new = (misc_high & MASK_LVTOFF_HI) >> 20;
|
|
|
|
goto set_offset;
|
|
|
|
}
|
2016-05-11 20:58:24 +08:00
|
|
|
|
2016-05-11 20:58:25 +08:00
|
|
|
smca_addr = MSR_AMD64_SMCA_MCx_CONFIG(bank);
|
2016-05-11 20:58:24 +08:00
|
|
|
|
2016-05-11 20:58:25 +08:00
|
|
|
if (!rdmsr_safe(smca_addr, &smca_low, &smca_high)) {
|
|
|
|
/*
|
|
|
|
* OS is required to set the MCAX bit to acknowledge that it is
|
|
|
|
* now using the new MSR ranges and new registers under each
|
|
|
|
* bank. It also means that the OS will configure deferred
|
|
|
|
* errors in the new MCx_CONFIG register. If the bit is not set,
|
|
|
|
* uncorrectable errors will cause a system panic.
|
|
|
|
*
|
|
|
|
* MCA_CONFIG[MCAX] is bit 32 (0 in the high portion of the MSR.)
|
|
|
|
*/
|
|
|
|
smca_high |= BIT(0);
|
2016-01-26 03:41:52 +08:00
|
|
|
|
2016-05-11 20:58:25 +08:00
|
|
|
/*
|
|
|
|
* SMCA logs Deferred Error information in MCA_DE{STAT,ADDR}
|
|
|
|
* registers with the option of additionally logging to
|
|
|
|
* MCA_{STATUS,ADDR} if MCA_CONFIG[LogDeferredInMcaStat] is set.
|
|
|
|
*
|
|
|
|
* This bit is usually set by BIOS to retain the old behavior
|
|
|
|
* for OSes that don't use the new registers. Linux supports the
|
|
|
|
* new registers so let's disable that additional logging here.
|
|
|
|
*
|
|
|
|
* MCA_CONFIG[LogDeferredInMcaStat] is bit 34 (bit 2 in the high
|
|
|
|
* portion of the MSR).
|
|
|
|
*/
|
|
|
|
smca_high &= ~BIT(2);
|
2016-01-26 03:41:52 +08:00
|
|
|
|
2016-09-12 15:59:36 +08:00
|
|
|
/*
|
|
|
|
* SMCA sets the Deferred Error Interrupt type per bank.
|
|
|
|
*
|
|
|
|
* MCA_CONFIG[DeferredIntTypeSupported] is bit 5, and tells us
|
|
|
|
* if the DeferredIntType bit field is available.
|
|
|
|
*
|
|
|
|
* MCA_CONFIG[DeferredIntType] is bits [38:37] ([6:5] in the
|
|
|
|
* high portion of the MSR). OS should set this to 0x1 to enable
|
|
|
|
* APIC based interrupt. First, check that no interrupt has been
|
|
|
|
* set.
|
|
|
|
*/
|
|
|
|
if ((smca_low & BIT(5)) && !((smca_high >> 5) & 0x3))
|
|
|
|
smca_high |= BIT(5);
|
|
|
|
|
2016-05-11 20:58:25 +08:00
|
|
|
wrmsr(smca_addr, smca_low, smca_high);
|
2016-01-26 03:41:52 +08:00
|
|
|
}
|
|
|
|
|
2016-05-11 20:58:25 +08:00
|
|
|
/* Gather LVT offset for thresholding: */
|
|
|
|
if (rdmsr_safe(MSR_CU_DEF_ERR, &smca_low, &smca_high))
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
new = (smca_low & SMCA_THR_LVT_OFF) >> 12;
|
|
|
|
|
|
|
|
set_offset:
|
2016-01-26 03:41:52 +08:00
|
|
|
offset = setup_APIC_mce_threshold(offset, new);
|
|
|
|
|
|
|
|
if ((offset == new) && (mce_threshold_vector != amd_threshold_interrupt))
|
|
|
|
mce_threshold_vector = amd_threshold_interrupt;
|
|
|
|
|
|
|
|
done:
|
|
|
|
mce_threshold_block_init(&b, offset);
|
|
|
|
|
|
|
|
out:
|
|
|
|
return offset;
|
|
|
|
}
|
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
/* cpu init entry point, called from mce.c with preempt off */
|
2009-02-21 15:35:51 +08:00
|
|
|
void mce_amd_feature_init(struct cpuinfo_x86 *c)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2006-06-26 19:58:53 +08:00
|
|
|
u32 low = 0, high = 0, address = 0;
|
2016-09-12 15:59:31 +08:00
|
|
|
unsigned int bank, block, cpu = smp_processor_id();
|
2016-01-26 03:41:52 +08:00
|
|
|
int offset = -1;
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2013-03-15 05:10:41 +08:00
|
|
|
for (bank = 0; bank < mca_cfg.banks; ++bank) {
|
2016-09-12 15:59:34 +08:00
|
|
|
if (mce_flags.smca)
|
|
|
|
get_smca_bank_info(bank);
|
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
for (block = 0; block < NR_BLOCKS; ++block) {
|
2016-09-12 15:59:31 +08:00
|
|
|
address = get_block_address(cpu, address, low, high, bank, block);
|
2016-03-07 21:02:19 +08:00
|
|
|
if (!address)
|
|
|
|
break;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
|
|
|
if (rdmsr_safe(address, &low, &high))
|
2007-02-13 20:26:23 +08:00
|
|
|
break;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2010-10-08 18:08:34 +08:00
|
|
|
if (!(high & MASK_VALID_HI))
|
|
|
|
continue;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2007-02-13 20:26:23 +08:00
|
|
|
if (!(high & MASK_CNTP_HI) ||
|
|
|
|
(high & MASK_LOCKED_HI))
|
2006-06-26 19:58:53 +08:00
|
|
|
continue;
|
|
|
|
|
2016-01-26 03:41:52 +08:00
|
|
|
offset = prepare_threshold_block(bank, block, address, offset, high);
|
2006-06-26 19:58:53 +08:00
|
|
|
}
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
2015-05-06 19:58:56 +08:00
|
|
|
|
|
|
|
if (mce_flags.succor)
|
|
|
|
deferred_error_interrupt_enable(c);
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2016-11-18 06:57:27 +08:00
|
|
|
int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr)
|
|
|
|
{
|
|
|
|
u64 dram_base_addr, dram_limit_addr, dram_hole_base;
|
|
|
|
/* We start from the normalized address */
|
|
|
|
u64 ret_addr = norm_addr;
|
|
|
|
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
u8 die_id_shift, die_id_mask, socket_id_shift, socket_id_mask;
|
|
|
|
u8 intlv_num_dies, intlv_num_chan, intlv_num_sockets;
|
|
|
|
u8 intlv_addr_sel, intlv_addr_bit;
|
|
|
|
u8 num_intlv_bits, hashed_bit;
|
|
|
|
u8 lgcy_mmio_hole_en, base = 0;
|
|
|
|
u8 cs_mask, cs_id = 0;
|
|
|
|
bool hash_enabled = false;
|
|
|
|
|
|
|
|
/* Read D18F0x1B4 (DramOffset), check if base 1 is used. */
|
|
|
|
if (amd_df_indirect_read(nid, 0, 0x1B4, umc, &tmp))
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
/* Remove HiAddrOffset from normalized address, if enabled: */
|
|
|
|
if (tmp & BIT(0)) {
|
|
|
|
u64 hi_addr_offset = (tmp & GENMASK_ULL(31, 20)) << 8;
|
|
|
|
|
|
|
|
if (norm_addr >= hi_addr_offset) {
|
|
|
|
ret_addr -= hi_addr_offset;
|
|
|
|
base = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Read D18F0x110 (DramBaseAddress). */
|
|
|
|
if (amd_df_indirect_read(nid, 0, 0x110 + (8 * base), umc, &tmp))
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
/* Check if address range is valid. */
|
|
|
|
if (!(tmp & BIT(0))) {
|
|
|
|
pr_err("%s: Invalid DramBaseAddress range: 0x%x.\n",
|
|
|
|
__func__, tmp);
|
|
|
|
goto out_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
lgcy_mmio_hole_en = tmp & BIT(1);
|
|
|
|
intlv_num_chan = (tmp >> 4) & 0xF;
|
|
|
|
intlv_addr_sel = (tmp >> 8) & 0x7;
|
|
|
|
dram_base_addr = (tmp & GENMASK_ULL(31, 12)) << 16;
|
|
|
|
|
|
|
|
/* {0, 1, 2, 3} map to address bits {8, 9, 10, 11} respectively */
|
|
|
|
if (intlv_addr_sel > 3) {
|
|
|
|
pr_err("%s: Invalid interleave address select %d.\n",
|
|
|
|
__func__, intlv_addr_sel);
|
|
|
|
goto out_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Read D18F0x114 (DramLimitAddress). */
|
|
|
|
if (amd_df_indirect_read(nid, 0, 0x114 + (8 * base), umc, &tmp))
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
intlv_num_sockets = (tmp >> 8) & 0x1;
|
|
|
|
intlv_num_dies = (tmp >> 10) & 0x3;
|
|
|
|
dram_limit_addr = ((tmp & GENMASK_ULL(31, 12)) << 16) | GENMASK_ULL(27, 0);
|
|
|
|
|
|
|
|
intlv_addr_bit = intlv_addr_sel + 8;
|
|
|
|
|
|
|
|
/* Re-use intlv_num_chan by setting it equal to log2(#channels) */
|
|
|
|
switch (intlv_num_chan) {
|
|
|
|
case 0: intlv_num_chan = 0; break;
|
|
|
|
case 1: intlv_num_chan = 1; break;
|
|
|
|
case 3: intlv_num_chan = 2; break;
|
|
|
|
case 5: intlv_num_chan = 3; break;
|
|
|
|
case 7: intlv_num_chan = 4; break;
|
|
|
|
|
|
|
|
case 8: intlv_num_chan = 1;
|
|
|
|
hash_enabled = true;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
pr_err("%s: Invalid number of interleaved channels %d.\n",
|
|
|
|
__func__, intlv_num_chan);
|
|
|
|
goto out_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
num_intlv_bits = intlv_num_chan;
|
|
|
|
|
|
|
|
if (intlv_num_dies > 2) {
|
|
|
|
pr_err("%s: Invalid number of interleaved nodes/dies %d.\n",
|
|
|
|
__func__, intlv_num_dies);
|
|
|
|
goto out_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
num_intlv_bits += intlv_num_dies;
|
|
|
|
|
|
|
|
/* Add a bit if sockets are interleaved. */
|
|
|
|
num_intlv_bits += intlv_num_sockets;
|
|
|
|
|
|
|
|
/* Assert num_intlv_bits <= 4 */
|
|
|
|
if (num_intlv_bits > 4) {
|
|
|
|
pr_err("%s: Invalid interleave bits %d.\n",
|
|
|
|
__func__, num_intlv_bits);
|
|
|
|
goto out_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (num_intlv_bits > 0) {
|
|
|
|
u64 temp_addr_x, temp_addr_i, temp_addr_y;
|
|
|
|
u8 die_id_bit, sock_id_bit, cs_fabric_id;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read FabricBlockInstanceInformation3_CS[BlockFabricID].
|
|
|
|
* This is the fabric id for this coherent slave. Use
|
|
|
|
* umc/channel# as instance id of the coherent slave
|
|
|
|
* for FICAA.
|
|
|
|
*/
|
|
|
|
if (amd_df_indirect_read(nid, 0, 0x50, umc, &tmp))
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
cs_fabric_id = (tmp >> 8) & 0xFF;
|
|
|
|
die_id_bit = 0;
|
|
|
|
|
|
|
|
/* If interleaved over more than 1 channel: */
|
|
|
|
if (intlv_num_chan) {
|
|
|
|
die_id_bit = intlv_num_chan;
|
|
|
|
cs_mask = (1 << die_id_bit) - 1;
|
|
|
|
cs_id = cs_fabric_id & cs_mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
sock_id_bit = die_id_bit;
|
|
|
|
|
|
|
|
/* Read D18F1x208 (SystemFabricIdMask). */
|
|
|
|
if (intlv_num_dies || intlv_num_sockets)
|
|
|
|
if (amd_df_indirect_read(nid, 1, 0x208, umc, &tmp))
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
/* If interleaved over more than 1 die. */
|
|
|
|
if (intlv_num_dies) {
|
|
|
|
sock_id_bit = die_id_bit + intlv_num_dies;
|
|
|
|
die_id_shift = (tmp >> 24) & 0xF;
|
|
|
|
die_id_mask = (tmp >> 8) & 0xFF;
|
|
|
|
|
|
|
|
cs_id |= ((cs_fabric_id & die_id_mask) >> die_id_shift) << die_id_bit;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If interleaved over more than 1 socket. */
|
|
|
|
if (intlv_num_sockets) {
|
|
|
|
socket_id_shift = (tmp >> 28) & 0xF;
|
|
|
|
socket_id_mask = (tmp >> 16) & 0xFF;
|
|
|
|
|
|
|
|
cs_id |= ((cs_fabric_id & socket_id_mask) >> socket_id_shift) << sock_id_bit;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The pre-interleaved address consists of XXXXXXIIIYYYYY
|
|
|
|
* where III is the ID for this CS, and XXXXXXYYYYY are the
|
|
|
|
* address bits from the post-interleaved address.
|
|
|
|
* "num_intlv_bits" has been calculated to tell us how many "I"
|
|
|
|
* bits there are. "intlv_addr_bit" tells us how many "Y" bits
|
|
|
|
* there are (where "I" starts).
|
|
|
|
*/
|
|
|
|
temp_addr_y = ret_addr & GENMASK_ULL(intlv_addr_bit-1, 0);
|
|
|
|
temp_addr_i = (cs_id << intlv_addr_bit);
|
|
|
|
temp_addr_x = (ret_addr & GENMASK_ULL(63, intlv_addr_bit)) << num_intlv_bits;
|
|
|
|
ret_addr = temp_addr_x | temp_addr_i | temp_addr_y;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Add dram base address */
|
|
|
|
ret_addr += dram_base_addr;
|
|
|
|
|
|
|
|
/* If legacy MMIO hole enabled */
|
|
|
|
if (lgcy_mmio_hole_en) {
|
|
|
|
if (amd_df_indirect_read(nid, 0, 0x104, umc, &tmp))
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
dram_hole_base = tmp & GENMASK(31, 24);
|
|
|
|
if (ret_addr >= dram_hole_base)
|
|
|
|
ret_addr += (BIT_ULL(32) - dram_hole_base);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (hash_enabled) {
|
|
|
|
/* Save some parentheses and grab ls-bit at the end. */
|
|
|
|
hashed_bit = (ret_addr >> 12) ^
|
|
|
|
(ret_addr >> 18) ^
|
|
|
|
(ret_addr >> 21) ^
|
|
|
|
(ret_addr >> 30) ^
|
|
|
|
cs_id;
|
|
|
|
|
|
|
|
hashed_bit &= BIT(0);
|
|
|
|
|
|
|
|
if (hashed_bit != ((ret_addr >> intlv_addr_bit) & BIT(0)))
|
|
|
|
ret_addr ^= BIT(intlv_addr_bit);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Is calculated system address is above DRAM limit address? */
|
|
|
|
if (ret_addr > dram_limit_addr)
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
*sys_addr = ret_addr;
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
out_err:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(umc_normaddr_to_sysaddr);
|
|
|
|
|
2016-05-11 20:58:23 +08:00
|
|
|
static void
|
|
|
|
__log_error(unsigned int bank, bool deferred_err, bool threshold_err, u64 misc)
|
2015-05-06 19:58:53 +08:00
|
|
|
{
|
2016-05-11 20:58:23 +08:00
|
|
|
u32 msr_status = msr_ops.status(bank);
|
|
|
|
u32 msr_addr = msr_ops.addr(bank);
|
2015-05-06 19:58:53 +08:00
|
|
|
struct mce m;
|
|
|
|
u64 status;
|
|
|
|
|
2016-05-11 20:58:23 +08:00
|
|
|
WARN_ON_ONCE(deferred_err && threshold_err);
|
|
|
|
|
|
|
|
if (deferred_err && mce_flags.smca) {
|
|
|
|
msr_status = MSR_AMD64_SMCA_MCx_DESTAT(bank);
|
|
|
|
msr_addr = MSR_AMD64_SMCA_MCx_DEADDR(bank);
|
|
|
|
}
|
|
|
|
|
|
|
|
rdmsrl(msr_status, status);
|
|
|
|
|
2015-05-06 19:58:53 +08:00
|
|
|
if (!(status & MCI_STATUS_VAL))
|
|
|
|
return;
|
|
|
|
|
|
|
|
mce_setup(&m);
|
|
|
|
|
|
|
|
m.status = status;
|
|
|
|
m.bank = bank;
|
2015-05-06 19:58:54 +08:00
|
|
|
|
2015-05-06 19:58:53 +08:00
|
|
|
if (threshold_err)
|
|
|
|
m.misc = misc;
|
|
|
|
|
2016-09-12 15:59:39 +08:00
|
|
|
if (m.status & MCI_STATUS_ADDRV) {
|
2016-05-11 20:58:23 +08:00
|
|
|
rdmsrl(msr_addr, m.addr);
|
2015-05-06 19:58:53 +08:00
|
|
|
|
2016-09-12 15:59:39 +08:00
|
|
|
/*
|
|
|
|
* Extract [55:<lsb>] where lsb is the least significant
|
|
|
|
* *valid* bit of the address bits.
|
|
|
|
*/
|
|
|
|
if (mce_flags.smca) {
|
|
|
|
u8 lsb = (m.addr >> 56) & 0x3f;
|
|
|
|
|
|
|
|
m.addr &= GENMASK_ULL(55, lsb);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-09-12 15:59:37 +08:00
|
|
|
if (mce_flags.smca) {
|
|
|
|
rdmsrl(MSR_AMD64_SMCA_MCx_IPID(bank), m.ipid);
|
|
|
|
|
|
|
|
if (m.status & MCI_STATUS_SYNDV)
|
|
|
|
rdmsrl(MSR_AMD64_SMCA_MCx_SYND(bank), m.synd);
|
|
|
|
}
|
2016-09-12 15:59:28 +08:00
|
|
|
|
2015-05-06 19:58:54 +08:00
|
|
|
mce_log(&m);
|
2016-05-11 20:58:23 +08:00
|
|
|
|
|
|
|
wrmsrl(msr_status, 0);
|
2015-05-06 19:58:53 +08:00
|
|
|
}
|
|
|
|
|
2015-05-06 19:58:56 +08:00
|
|
|
static inline void __smp_deferred_error_interrupt(void)
|
|
|
|
{
|
|
|
|
inc_irq_stat(irq_deferred_error_count);
|
|
|
|
deferred_error_int_vector();
|
|
|
|
}
|
|
|
|
|
|
|
|
asmlinkage __visible void smp_deferred_error_interrupt(void)
|
|
|
|
{
|
|
|
|
entering_irq();
|
|
|
|
__smp_deferred_error_interrupt();
|
|
|
|
exiting_ack_irq();
|
|
|
|
}
|
|
|
|
|
|
|
|
asmlinkage __visible void smp_trace_deferred_error_interrupt(void)
|
|
|
|
{
|
|
|
|
entering_irq();
|
|
|
|
trace_deferred_error_apic_entry(DEFERRED_ERROR_VECTOR);
|
|
|
|
__smp_deferred_error_interrupt();
|
|
|
|
trace_deferred_error_apic_exit(DEFERRED_ERROR_VECTOR);
|
|
|
|
exiting_ack_irq();
|
|
|
|
}
|
|
|
|
|
|
|
|
/* APIC interrupt handler for deferred errors */
|
|
|
|
static void amd_deferred_error_interrupt(void)
|
|
|
|
{
|
|
|
|
unsigned int bank;
|
2016-05-11 20:58:23 +08:00
|
|
|
u32 msr_status;
|
|
|
|
u64 status;
|
2015-05-06 19:58:56 +08:00
|
|
|
|
|
|
|
for (bank = 0; bank < mca_cfg.banks; ++bank) {
|
2016-05-11 20:58:23 +08:00
|
|
|
msr_status = (mce_flags.smca) ? MSR_AMD64_SMCA_MCx_DESTAT(bank)
|
|
|
|
: msr_ops.status(bank);
|
|
|
|
|
|
|
|
rdmsrl(msr_status, status);
|
2015-05-06 19:58:56 +08:00
|
|
|
|
|
|
|
if (!(status & MCI_STATUS_VAL) ||
|
|
|
|
!(status & MCI_STATUS_DEFERRED))
|
|
|
|
continue;
|
|
|
|
|
2016-05-11 20:58:23 +08:00
|
|
|
__log_error(bank, true, false, 0);
|
2015-05-06 19:58:56 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
/*
|
|
|
|
* APIC Interrupt Handler
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
|
|
|
|
* the interrupt goes off when error_count reaches threshold_limit.
|
|
|
|
* the handler will simply log mcelog w/ software defined bank number.
|
|
|
|
*/
|
2015-05-06 19:58:53 +08:00
|
|
|
|
2009-02-12 20:49:31 +08:00
|
|
|
static void amd_threshold_interrupt(void)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2009-04-08 18:31:18 +08:00
|
|
|
u32 low = 0, high = 0, address = 0;
|
2016-09-12 15:59:31 +08:00
|
|
|
unsigned int bank, block, cpu = smp_processor_id();
|
2016-11-16 05:13:53 +08:00
|
|
|
struct thresh_restart tr;
|
2005-11-06 00:25:53 +08:00
|
|
|
|
|
|
|
/* assume first bank caused it */
|
2013-03-15 05:10:41 +08:00
|
|
|
for (bank = 0; bank < mca_cfg.banks; ++bank) {
|
2014-10-02 20:48:19 +08:00
|
|
|
if (!(per_cpu(bank_map, cpu) & (1 << bank)))
|
2007-02-13 20:26:23 +08:00
|
|
|
continue;
|
2006-06-26 19:58:53 +08:00
|
|
|
for (block = 0; block < NR_BLOCKS; ++block) {
|
2016-09-12 15:59:31 +08:00
|
|
|
address = get_block_address(cpu, address, low, high, bank, block);
|
2016-03-07 21:02:19 +08:00
|
|
|
if (!address)
|
|
|
|
break;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
|
|
|
if (rdmsr_safe(address, &low, &high))
|
2007-02-13 20:26:23 +08:00
|
|
|
break;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
|
|
|
if (!(high & MASK_VALID_HI)) {
|
|
|
|
if (block)
|
|
|
|
continue;
|
|
|
|
else
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2007-02-13 20:26:23 +08:00
|
|
|
if (!(high & MASK_CNTP_HI) ||
|
|
|
|
(high & MASK_LOCKED_HI))
|
2006-06-26 19:58:53 +08:00
|
|
|
continue;
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
/*
|
|
|
|
* Log the machine check that caused the threshold
|
|
|
|
* event.
|
|
|
|
*/
|
2014-10-02 20:48:19 +08:00
|
|
|
if (high & MASK_OVERFLOW_HI)
|
|
|
|
goto log;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
}
|
2014-10-02 20:48:19 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
log:
|
2016-05-11 20:58:23 +08:00
|
|
|
__log_error(bank, false, true, ((u64)high << 32) | low);
|
2016-11-16 05:13:53 +08:00
|
|
|
|
|
|
|
/* Reset threshold block after logging error. */
|
|
|
|
memset(&tr, 0, sizeof(tr));
|
|
|
|
tr.b = &per_cpu(threshold_banks, cpu)[bank]->blocks[block];
|
|
|
|
threshold_restart_bank(&tr);
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Sysfs Interface
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct threshold_attr {
|
2006-06-26 19:58:56 +08:00
|
|
|
struct attribute attr;
|
2009-04-08 18:31:18 +08:00
|
|
|
ssize_t (*show) (struct threshold_block *, char *);
|
|
|
|
ssize_t (*store) (struct threshold_block *, const char *, size_t count);
|
2005-11-06 00:25:53 +08:00
|
|
|
};
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
#define SHOW_FIELDS(name) \
|
|
|
|
static ssize_t show_ ## name(struct threshold_block *b, char *buf) \
|
|
|
|
{ \
|
2012-04-27 18:31:34 +08:00
|
|
|
return sprintf(buf, "%lu\n", (unsigned long) b->name); \
|
2006-06-26 19:58:56 +08:00
|
|
|
}
|
2005-11-06 00:25:53 +08:00
|
|
|
SHOW_FIELDS(interrupt_enable)
|
|
|
|
SHOW_FIELDS(threshold_limit)
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
static ssize_t
|
2009-04-14 16:26:30 +08:00
|
|
|
store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2008-12-17 09:34:04 +08:00
|
|
|
struct thresh_restart tr;
|
2009-04-08 18:31:18 +08:00
|
|
|
unsigned long new;
|
|
|
|
|
2012-04-17 00:01:53 +08:00
|
|
|
if (!b->interrupt_capable)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2014-08-09 05:24:03 +08:00
|
|
|
if (kstrtoul(buf, 0, &new) < 0)
|
2005-11-06 00:25:53 +08:00
|
|
|
return -EINVAL;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
b->interrupt_enable = !!new;
|
|
|
|
|
2010-10-25 22:03:35 +08:00
|
|
|
memset(&tr, 0, sizeof(tr));
|
2009-04-08 18:31:18 +08:00
|
|
|
tr.b = b;
|
|
|
|
|
2009-03-18 08:10:25 +08:00
|
|
|
smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2009-04-14 16:26:30 +08:00
|
|
|
return size;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
static ssize_t
|
2009-04-14 16:26:30 +08:00
|
|
|
store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2008-12-17 09:34:04 +08:00
|
|
|
struct thresh_restart tr;
|
2009-04-08 18:31:18 +08:00
|
|
|
unsigned long new;
|
|
|
|
|
2014-08-09 05:24:03 +08:00
|
|
|
if (kstrtoul(buf, 0, &new) < 0)
|
2005-11-06 00:25:53 +08:00
|
|
|
return -EINVAL;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
if (new > THRESHOLD_MAX)
|
|
|
|
new = THRESHOLD_MAX;
|
|
|
|
if (new < 1)
|
|
|
|
new = 1;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2010-10-25 22:03:35 +08:00
|
|
|
memset(&tr, 0, sizeof(tr));
|
2008-12-17 09:34:04 +08:00
|
|
|
tr.old_limit = b->threshold_limit;
|
2005-11-06 00:25:53 +08:00
|
|
|
b->threshold_limit = new;
|
2008-12-17 09:34:04 +08:00
|
|
|
tr.b = b;
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2009-03-18 08:10:25 +08:00
|
|
|
smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2009-04-14 16:26:30 +08:00
|
|
|
return size;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2008-12-17 09:34:04 +08:00
|
|
|
static ssize_t show_error_count(struct threshold_block *b, char *buf)
|
|
|
|
{
|
2012-04-27 18:53:59 +08:00
|
|
|
u32 lo, hi;
|
|
|
|
|
|
|
|
rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
|
2009-03-18 08:10:25 +08:00
|
|
|
|
2012-04-27 18:53:59 +08:00
|
|
|
return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
|
|
|
|
(THRESHOLD_MAX - b->threshold_limit)));
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2012-04-27 21:37:25 +08:00
|
|
|
static struct threshold_attr error_count = {
|
|
|
|
.attr = {.name = __stringify(error_count), .mode = 0444 },
|
|
|
|
.show = show_error_count,
|
|
|
|
};
|
2005-11-06 00:25:53 +08:00
|
|
|
|
x86, mce: trivial clean up for mce_amd_64.c
Fix for followings:
WARNING: Use #include <linux/percpu.h> instead of <asm/percpu.h>
+#include <asm/percpu.h>
ERROR: Macros with multiple statements should be enclosed in a do - while
loop
+#define THRESHOLD_ATTR(_name, _mode, _show, _store) \
+{ \
+ .attr = {.name = __stringify(_name), .mode = _mode }, \
+ .show = _show, \
+ .store = _store, \
+};
WARNING: usage of NR_CPUS is often wrong - consider using cpu_possible(),
num_possible_cpus(), for_each_possible_cpu(), etc
+ if (cpu >= NR_CPUS)
Signed-off-by: Hidetoshi Seto <seto.hidetoshi@jp.fujitsu.com>
Cc: Andi Kleen <andi@firstfloor.org>
Signed-off-by: H. Peter Anvin <hpa@zytor.com>
2009-04-08 18:31:18 +08:00
|
|
|
#define RW_ATTR(val) \
|
|
|
|
static struct threshold_attr val = { \
|
|
|
|
.attr = {.name = __stringify(val), .mode = 0644 }, \
|
|
|
|
.show = show_## val, \
|
|
|
|
.store = store_## val, \
|
2005-11-06 00:25:53 +08:00
|
|
|
};
|
|
|
|
|
2006-06-26 19:58:56 +08:00
|
|
|
RW_ATTR(interrupt_enable);
|
|
|
|
RW_ATTR(threshold_limit);
|
2005-11-06 00:25:53 +08:00
|
|
|
|
|
|
|
static struct attribute *default_attrs[] = {
|
|
|
|
&threshold_limit.attr,
|
|
|
|
&error_count.attr,
|
2012-04-17 00:20:36 +08:00
|
|
|
NULL, /* possibly interrupt_enable if supported, see below */
|
|
|
|
NULL,
|
2005-11-06 00:25:53 +08:00
|
|
|
};
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
#define to_block(k) container_of(k, struct threshold_block, kobj)
|
|
|
|
#define to_attr(a) container_of(a, struct threshold_attr, attr)
|
2005-11-06 00:25:53 +08:00
|
|
|
|
|
|
|
static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
|
|
|
|
{
|
2006-06-26 19:58:53 +08:00
|
|
|
struct threshold_block *b = to_block(kobj);
|
2005-11-06 00:25:53 +08:00
|
|
|
struct threshold_attr *a = to_attr(attr);
|
|
|
|
ssize_t ret;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
ret = a->show ? a->show(b, buf) : -EIO;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t store(struct kobject *kobj, struct attribute *attr,
|
|
|
|
const char *buf, size_t count)
|
|
|
|
{
|
2006-06-26 19:58:53 +08:00
|
|
|
struct threshold_block *b = to_block(kobj);
|
2005-11-06 00:25:53 +08:00
|
|
|
struct threshold_attr *a = to_attr(attr);
|
|
|
|
ssize_t ret;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
ret = a->store ? a->store(b, buf, count) : -EIO;
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2010-01-19 09:58:23 +08:00
|
|
|
static const struct sysfs_ops threshold_ops = {
|
2009-04-08 18:31:18 +08:00
|
|
|
.show = show,
|
|
|
|
.store = store,
|
2005-11-06 00:25:53 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct kobj_type threshold_ktype = {
|
2009-04-08 18:31:18 +08:00
|
|
|
.sysfs_ops = &threshold_ops,
|
|
|
|
.default_attrs = default_attrs,
|
2005-11-06 00:25:53 +08:00
|
|
|
};
|
|
|
|
|
2016-09-12 15:59:35 +08:00
|
|
|
static const char *get_name(unsigned int bank, struct threshold_block *b)
|
|
|
|
{
|
|
|
|
unsigned int bank_type;
|
|
|
|
|
|
|
|
if (!mce_flags.smca) {
|
|
|
|
if (b && bank == 4)
|
|
|
|
return bank4_names(b);
|
|
|
|
|
|
|
|
return th_names[bank];
|
|
|
|
}
|
|
|
|
|
2016-11-02 19:48:01 +08:00
|
|
|
if (!smca_banks[bank].hwid)
|
2016-09-12 15:59:35 +08:00
|
|
|
return NULL;
|
|
|
|
|
2016-11-02 19:48:01 +08:00
|
|
|
bank_type = smca_banks[bank].hwid->bank_type;
|
2016-09-12 15:59:35 +08:00
|
|
|
|
|
|
|
if (b && bank_type == SMCA_UMC) {
|
|
|
|
if (b->block < ARRAY_SIZE(smca_umc_block_names))
|
|
|
|
return smca_umc_block_names[b->block];
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
snprintf(buf_mcatype, MAX_MCATYPE_NAME_LEN,
|
2016-11-04 04:12:33 +08:00
|
|
|
"%s_%x", smca_get_name(bank_type),
|
2016-11-02 00:33:00 +08:00
|
|
|
smca_banks[bank].id);
|
2016-09-12 15:59:35 +08:00
|
|
|
return buf_mcatype;
|
|
|
|
}
|
|
|
|
|
x86: delete __cpuinit usage from all x86 files
The __cpuinit type of throwaway sections might have made sense
some time ago when RAM was more constrained, but now the savings
do not offset the cost and complications. For example, the fix in
commit 5e427ec2d0 ("x86: Fix bit corruption at CPU resume time")
is a good example of the nasty type of bugs that can be created
with improper use of the various __init prefixes.
After a discussion on LKML[1] it was decided that cpuinit should go
the way of devinit and be phased out. Once all the users are gone,
we can then finally remove the macros themselves from linux/init.h.
Note that some harmless section mismatch warnings may result, since
notify_cpu_starting() and cpu_up() are arch independent (kernel/cpu.c)
are flagged as __cpuinit -- so if we remove the __cpuinit from
arch specific callers, we will also get section mismatch warnings.
As an intermediate step, we intend to turn the linux/init.h cpuinit
content into no-ops as early as possible, since that will get rid
of these warnings. In any case, they are temporary and harmless.
This removes all the arch/x86 uses of the __cpuinit macros from
all C files. x86 only had the one __CPUINIT used in assembly files,
and it wasn't paired off with a .previous or a __FINIT, so we can
delete it directly w/o any corresponding additional change there.
[1] https://lkml.org/lkml/2013/5/20/589
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: "H. Peter Anvin" <hpa@zytor.com>
Cc: x86@kernel.org
Acked-by: Ingo Molnar <mingo@kernel.org>
Acked-by: Thomas Gleixner <tglx@linutronix.de>
Acked-by: H. Peter Anvin <hpa@linux.intel.com>
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
2013-06-19 06:23:59 +08:00
|
|
|
static int allocate_threshold_blocks(unsigned int cpu, unsigned int bank,
|
|
|
|
unsigned int block, u32 address)
|
2006-06-26 19:58:53 +08:00
|
|
|
{
|
|
|
|
struct threshold_block *b = NULL;
|
2009-04-08 18:31:18 +08:00
|
|
|
u32 low, high;
|
|
|
|
int err;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2013-03-15 05:10:41 +08:00
|
|
|
if ((bank >= mca_cfg.banks) || (block >= NR_BLOCKS))
|
2006-06-26 19:58:53 +08:00
|
|
|
return 0;
|
|
|
|
|
2009-03-18 08:10:25 +08:00
|
|
|
if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
|
2007-02-13 20:26:23 +08:00
|
|
|
return 0;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
|
|
|
if (!(high & MASK_VALID_HI)) {
|
|
|
|
if (block)
|
|
|
|
goto recurse;
|
|
|
|
else
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-02-13 20:26:23 +08:00
|
|
|
if (!(high & MASK_CNTP_HI) ||
|
|
|
|
(high & MASK_LOCKED_HI))
|
2006-06-26 19:58:53 +08:00
|
|
|
goto recurse;
|
|
|
|
|
|
|
|
b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
|
|
|
|
if (!b)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
b->block = block;
|
|
|
|
b->bank = bank;
|
|
|
|
b->cpu = cpu;
|
|
|
|
b->address = address;
|
|
|
|
b->interrupt_enable = 0;
|
2012-04-17 00:01:53 +08:00
|
|
|
b->interrupt_capable = lvt_interrupt_supported(bank, high);
|
2009-04-08 18:31:18 +08:00
|
|
|
b->threshold_limit = THRESHOLD_MAX;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2015-02-03 01:02:41 +08:00
|
|
|
if (b->interrupt_capable) {
|
2012-04-17 00:20:36 +08:00
|
|
|
threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
|
2015-02-03 01:02:41 +08:00
|
|
|
b->interrupt_enable = 1;
|
|
|
|
} else {
|
2012-04-17 00:20:36 +08:00
|
|
|
threshold_ktype.default_attrs[2] = NULL;
|
2015-02-03 01:02:41 +08:00
|
|
|
}
|
2012-04-17 00:20:36 +08:00
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
INIT_LIST_HEAD(&b->miscj);
|
|
|
|
|
2009-04-08 18:31:18 +08:00
|
|
|
if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
|
2006-06-26 19:58:53 +08:00
|
|
|
list_add(&b->miscj,
|
|
|
|
&per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
|
2009-04-08 18:31:18 +08:00
|
|
|
} else {
|
2006-06-26 19:58:53 +08:00
|
|
|
per_cpu(threshold_banks, cpu)[bank]->blocks = b;
|
2009-04-08 18:31:18 +08:00
|
|
|
}
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2007-12-20 01:23:20 +08:00
|
|
|
err = kobject_init_and_add(&b->kobj, &threshold_ktype,
|
|
|
|
per_cpu(threshold_banks, cpu)[bank]->kobj,
|
2016-09-12 15:59:35 +08:00
|
|
|
get_name(bank, b));
|
2006-06-26 19:58:53 +08:00
|
|
|
if (err)
|
|
|
|
goto out_free;
|
|
|
|
recurse:
|
2016-09-12 15:59:31 +08:00
|
|
|
address = get_block_address(cpu, address, low, high, bank, ++block);
|
2016-03-07 21:02:19 +08:00
|
|
|
if (!address)
|
|
|
|
return 0;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2016-03-07 21:02:19 +08:00
|
|
|
err = allocate_threshold_blocks(cpu, bank, block, address);
|
2006-06-26 19:58:53 +08:00
|
|
|
if (err)
|
|
|
|
goto out_free;
|
|
|
|
|
2008-01-30 20:29:58 +08:00
|
|
|
if (b)
|
|
|
|
kobject_uevent(&b->kobj, KOBJ_ADD);
|
2007-12-20 01:23:20 +08:00
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
return err;
|
|
|
|
|
|
|
|
out_free:
|
|
|
|
if (b) {
|
2007-12-21 00:13:05 +08:00
|
|
|
kobject_put(&b->kobj);
|
2011-05-13 21:52:09 +08:00
|
|
|
list_del(&b->miscj);
|
2006-06-26 19:58:53 +08:00
|
|
|
kfree(b);
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
x86: delete __cpuinit usage from all x86 files
The __cpuinit type of throwaway sections might have made sense
some time ago when RAM was more constrained, but now the savings
do not offset the cost and complications. For example, the fix in
commit 5e427ec2d0 ("x86: Fix bit corruption at CPU resume time")
is a good example of the nasty type of bugs that can be created
with improper use of the various __init prefixes.
After a discussion on LKML[1] it was decided that cpuinit should go
the way of devinit and be phased out. Once all the users are gone,
we can then finally remove the macros themselves from linux/init.h.
Note that some harmless section mismatch warnings may result, since
notify_cpu_starting() and cpu_up() are arch independent (kernel/cpu.c)
are flagged as __cpuinit -- so if we remove the __cpuinit from
arch specific callers, we will also get section mismatch warnings.
As an intermediate step, we intend to turn the linux/init.h cpuinit
content into no-ops as early as possible, since that will get rid
of these warnings. In any case, they are temporary and harmless.
This removes all the arch/x86 uses of the __cpuinit macros from
all C files. x86 only had the one __CPUINIT used in assembly files,
and it wasn't paired off with a .previous or a __FINIT, so we can
delete it directly w/o any corresponding additional change there.
[1] https://lkml.org/lkml/2013/5/20/589
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: "H. Peter Anvin" <hpa@zytor.com>
Cc: x86@kernel.org
Acked-by: Ingo Molnar <mingo@kernel.org>
Acked-by: Thomas Gleixner <tglx@linutronix.de>
Acked-by: H. Peter Anvin <hpa@linux.intel.com>
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
2013-06-19 06:23:59 +08:00
|
|
|
static int __threshold_add_blocks(struct threshold_bank *b)
|
2012-05-02 23:16:59 +08:00
|
|
|
{
|
|
|
|
struct list_head *head = &b->blocks->miscj;
|
|
|
|
struct threshold_block *pos = NULL;
|
|
|
|
struct threshold_block *tmp = NULL;
|
|
|
|
int err = 0;
|
|
|
|
|
|
|
|
err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
list_for_each_entry_safe(pos, tmp, head, miscj) {
|
|
|
|
|
|
|
|
err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
|
|
|
|
if (err) {
|
|
|
|
list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
|
|
|
|
kobject_del(&pos->kobj);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
x86: delete __cpuinit usage from all x86 files
The __cpuinit type of throwaway sections might have made sense
some time ago when RAM was more constrained, but now the savings
do not offset the cost and complications. For example, the fix in
commit 5e427ec2d0 ("x86: Fix bit corruption at CPU resume time")
is a good example of the nasty type of bugs that can be created
with improper use of the various __init prefixes.
After a discussion on LKML[1] it was decided that cpuinit should go
the way of devinit and be phased out. Once all the users are gone,
we can then finally remove the macros themselves from linux/init.h.
Note that some harmless section mismatch warnings may result, since
notify_cpu_starting() and cpu_up() are arch independent (kernel/cpu.c)
are flagged as __cpuinit -- so if we remove the __cpuinit from
arch specific callers, we will also get section mismatch warnings.
As an intermediate step, we intend to turn the linux/init.h cpuinit
content into no-ops as early as possible, since that will get rid
of these warnings. In any case, they are temporary and harmless.
This removes all the arch/x86 uses of the __cpuinit macros from
all C files. x86 only had the one __CPUINIT used in assembly files,
and it wasn't paired off with a .previous or a __FINIT, so we can
delete it directly w/o any corresponding additional change there.
[1] https://lkml.org/lkml/2013/5/20/589
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: "H. Peter Anvin" <hpa@zytor.com>
Cc: x86@kernel.org
Acked-by: Ingo Molnar <mingo@kernel.org>
Acked-by: Thomas Gleixner <tglx@linutronix.de>
Acked-by: H. Peter Anvin <hpa@linux.intel.com>
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
2013-06-19 06:23:59 +08:00
|
|
|
static int threshold_create_bank(unsigned int cpu, unsigned int bank)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2012-01-27 07:49:14 +08:00
|
|
|
struct device *dev = per_cpu(mce_device, cpu);
|
2012-05-02 23:16:59 +08:00
|
|
|
struct amd_northbridge *nb = NULL;
|
2012-05-02 22:20:49 +08:00
|
|
|
struct threshold_bank *b = NULL;
|
2016-09-12 15:59:35 +08:00
|
|
|
const char *name = get_name(bank, NULL);
|
2012-05-02 22:20:49 +08:00
|
|
|
int err = 0;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2013-03-15 05:10:40 +08:00
|
|
|
if (is_shared_bank(bank)) {
|
2012-05-02 23:16:59 +08:00
|
|
|
nb = node_to_amd_nb(amd_get_nb_id(cpu));
|
|
|
|
|
|
|
|
/* threshold descriptor already initialized on this node? */
|
2012-10-01 14:42:05 +08:00
|
|
|
if (nb && nb->bank4) {
|
2012-05-02 23:16:59 +08:00
|
|
|
/* yes, use it */
|
|
|
|
b = nb->bank4;
|
|
|
|
err = kobject_add(b->kobj, &dev->kobj, name);
|
|
|
|
if (err)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
per_cpu(threshold_banks, cpu)[bank] = b;
|
|
|
|
atomic_inc(&b->cpus);
|
|
|
|
|
|
|
|
err = __threshold_add_blocks(b);
|
|
|
|
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
|
2005-11-06 00:25:53 +08:00
|
|
|
if (!b) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2012-01-17 06:40:28 +08:00
|
|
|
b->kobj = kobject_create_and_add(name, &dev->kobj);
|
2012-05-02 22:20:49 +08:00
|
|
|
if (!b->kobj) {
|
|
|
|
err = -EINVAL;
|
2007-12-20 01:23:20 +08:00
|
|
|
goto out_free;
|
2012-05-02 22:20:49 +08:00
|
|
|
}
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
per_cpu(threshold_banks, cpu)[bank] = b;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2013-03-15 05:10:40 +08:00
|
|
|
if (is_shared_bank(bank)) {
|
2012-05-02 23:16:59 +08:00
|
|
|
atomic_set(&b->cpus, 1);
|
|
|
|
|
|
|
|
/* nb is already initialized, see above */
|
2012-10-01 14:42:05 +08:00
|
|
|
if (nb) {
|
|
|
|
WARN_ON(nb->bank4);
|
|
|
|
nb->bank4 = b;
|
|
|
|
}
|
2012-05-02 23:16:59 +08:00
|
|
|
}
|
|
|
|
|
2016-09-12 15:59:27 +08:00
|
|
|
err = allocate_threshold_blocks(cpu, bank, 0, msr_ops.misc(bank));
|
2012-05-02 22:20:49 +08:00
|
|
|
if (!err)
|
|
|
|
goto out;
|
2006-06-26 19:58:53 +08:00
|
|
|
|
2012-05-02 23:16:59 +08:00
|
|
|
out_free:
|
2006-06-26 19:58:53 +08:00
|
|
|
kfree(b);
|
2012-05-02 23:16:59 +08:00
|
|
|
|
|
|
|
out:
|
2005-11-06 00:25:53 +08:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2006-07-30 18:03:37 +08:00
|
|
|
static void deallocate_threshold_block(unsigned int cpu,
|
2006-06-26 19:58:53 +08:00
|
|
|
unsigned int bank)
|
|
|
|
{
|
|
|
|
struct threshold_block *pos = NULL;
|
|
|
|
struct threshold_block *tmp = NULL;
|
|
|
|
struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
|
|
|
|
|
|
|
|
if (!head)
|
|
|
|
return;
|
|
|
|
|
|
|
|
list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
|
2007-12-21 00:13:05 +08:00
|
|
|
kobject_put(&pos->kobj);
|
2006-06-26 19:58:53 +08:00
|
|
|
list_del(&pos->miscj);
|
|
|
|
kfree(pos);
|
|
|
|
}
|
|
|
|
|
|
|
|
kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
|
|
|
|
per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
|
|
|
|
}
|
|
|
|
|
2012-05-02 23:16:59 +08:00
|
|
|
static void __threshold_remove_blocks(struct threshold_bank *b)
|
|
|
|
{
|
|
|
|
struct threshold_block *pos = NULL;
|
|
|
|
struct threshold_block *tmp = NULL;
|
|
|
|
|
|
|
|
kobject_del(b->kobj);
|
|
|
|
|
|
|
|
list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
|
|
|
|
kobject_del(&pos->kobj);
|
|
|
|
}
|
|
|
|
|
2006-07-30 18:03:37 +08:00
|
|
|
static void threshold_remove_bank(unsigned int cpu, int bank)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2012-05-02 23:16:59 +08:00
|
|
|
struct amd_northbridge *nb;
|
2005-11-06 00:25:53 +08:00
|
|
|
struct threshold_bank *b;
|
|
|
|
|
|
|
|
b = per_cpu(threshold_banks, cpu)[bank];
|
|
|
|
if (!b)
|
|
|
|
return;
|
2012-05-02 23:16:59 +08:00
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
if (!b->blocks)
|
|
|
|
goto free_out;
|
|
|
|
|
2013-03-15 05:10:40 +08:00
|
|
|
if (is_shared_bank(bank)) {
|
2012-05-02 23:16:59 +08:00
|
|
|
if (!atomic_dec_and_test(&b->cpus)) {
|
|
|
|
__threshold_remove_blocks(b);
|
|
|
|
per_cpu(threshold_banks, cpu)[bank] = NULL;
|
|
|
|
return;
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* the last CPU on this node using the shared bank is
|
|
|
|
* going away, remove that bank now.
|
|
|
|
*/
|
|
|
|
nb = node_to_amd_nb(amd_get_nb_id(cpu));
|
|
|
|
nb->bank4 = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-06-26 19:58:53 +08:00
|
|
|
deallocate_threshold_block(cpu, bank);
|
|
|
|
|
|
|
|
free_out:
|
x86 MCE: Fix CPU hotplug problem with multiple multicore AMD CPUs
During CPU hot-remove the sysfs directory created by
threshold_create_bank(), defined in
arch/x86/kernel/cpu/mcheck/mce_amd_64.c, has to be removed before
its parent directory, created by mce_create_device(), defined in
arch/x86/kernel/cpu/mcheck/mce_64.c . Moreover, when the CPU in
question is hotplugged again, obviously the latter has to be created
before the former. At present, the right ordering is not enforced,
because all of these operations are carried out by CPU hotplug
notifiers which are not appropriately ordered with respect to each
other. This leads to serious problems on systems with two or more
multicore AMD CPUs, among other things during suspend and hibernation.
Fix the problem by placing threshold bank CPU hotplug callbacks in
mce_cpu_callback(), so that they are invoked at the right places,
if defined. Additionally, use kobject_del() to remove the sysfs
directory associated with the kobject created by
kobject_create_and_add() in threshold_create_bank(), to prevent the
kernel from crashing during CPU hotplug operations on systems with
two or more multicore AMD CPUs.
This patch fixes bug #11337.
Signed-off-by: Rafael J. Wysocki <rjw@sisk.pl>
Acked-by: Andi Kleen <andi@firstfloor.org>
Tested-by: Mark Langsdorf <mark.langsdorf@amd.com>
Signed-off-by: Ingo Molnar <mingo@elte.hu>
2008-08-23 04:23:09 +08:00
|
|
|
kobject_del(b->kobj);
|
2007-12-21 00:13:05 +08:00
|
|
|
kobject_put(b->kobj);
|
2006-06-26 19:58:53 +08:00
|
|
|
kfree(b);
|
|
|
|
per_cpu(threshold_banks, cpu)[bank] = NULL;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2016-11-11 01:44:44 +08:00
|
|
|
int mce_threshold_remove_device(unsigned int cpu)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2006-06-26 19:58:56 +08:00
|
|
|
unsigned int bank;
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2016-11-11 01:44:44 +08:00
|
|
|
if (!thresholding_en)
|
|
|
|
return 0;
|
|
|
|
|
2013-03-15 05:10:41 +08:00
|
|
|
for (bank = 0; bank < mca_cfg.banks; ++bank) {
|
2008-01-30 20:33:40 +08:00
|
|
|
if (!(per_cpu(bank_map, cpu) & (1 << bank)))
|
2005-11-06 00:25:53 +08:00
|
|
|
continue;
|
|
|
|
threshold_remove_bank(cpu, bank);
|
|
|
|
}
|
2013-03-15 05:10:41 +08:00
|
|
|
kfree(per_cpu(threshold_banks, cpu));
|
2016-11-11 01:44:42 +08:00
|
|
|
per_cpu(threshold_banks, cpu) = NULL;
|
2016-11-11 01:44:44 +08:00
|
|
|
return 0;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
2016-11-11 01:44:41 +08:00
|
|
|
/* create dir/files for all valid threshold banks */
|
2016-11-11 01:44:44 +08:00
|
|
|
int mce_threshold_create_device(unsigned int cpu)
|
2005-11-06 00:25:53 +08:00
|
|
|
{
|
2016-11-11 01:44:41 +08:00
|
|
|
unsigned int bank;
|
|
|
|
struct threshold_bank **bp;
|
|
|
|
int err = 0;
|
|
|
|
|
2016-11-11 01:44:44 +08:00
|
|
|
if (!thresholding_en)
|
|
|
|
return 0;
|
|
|
|
|
2016-11-11 01:44:43 +08:00
|
|
|
bp = per_cpu(threshold_banks, cpu);
|
|
|
|
if (bp)
|
|
|
|
return 0;
|
|
|
|
|
2016-11-11 01:44:41 +08:00
|
|
|
bp = kzalloc(sizeof(struct threshold_bank *) * mca_cfg.banks,
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!bp)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
per_cpu(threshold_banks, cpu) = bp;
|
|
|
|
|
|
|
|
for (bank = 0; bank < mca_cfg.banks; ++bank) {
|
|
|
|
if (!(per_cpu(bank_map, cpu) & (1 << bank)))
|
|
|
|
continue;
|
|
|
|
err = threshold_create_bank(cpu, bank);
|
|
|
|
if (err)
|
2016-11-11 01:44:42 +08:00
|
|
|
goto err;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
2016-11-11 01:44:42 +08:00
|
|
|
return err;
|
|
|
|
err:
|
2016-11-11 01:44:44 +08:00
|
|
|
mce_threshold_remove_device(cpu);
|
2016-11-11 01:44:41 +08:00
|
|
|
return err;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static __init int threshold_init_device(void)
|
|
|
|
{
|
2006-06-26 19:58:56 +08:00
|
|
|
unsigned lcpu = 0;
|
2005-11-06 00:25:53 +08:00
|
|
|
|
2016-11-19 18:34:02 +08:00
|
|
|
if (mce_threshold_vector == amd_threshold_interrupt)
|
|
|
|
thresholding_en = true;
|
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
/* to hit CPUs online before the notifier is up */
|
|
|
|
for_each_online_cpu(lcpu) {
|
2016-11-11 01:44:44 +08:00
|
|
|
int err = mce_threshold_create_device(lcpu);
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2005-11-06 00:25:53 +08:00
|
|
|
if (err)
|
2006-06-26 19:58:50 +08:00
|
|
|
return err;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
2009-04-08 18:31:18 +08:00
|
|
|
|
2006-06-26 19:58:50 +08:00
|
|
|
return 0;
|
2005-11-06 00:25:53 +08:00
|
|
|
}
|
2012-06-07 19:58:50 +08:00
|
|
|
/*
|
|
|
|
* there are 3 funcs which need to be _initcalled in a logic sequence:
|
|
|
|
* 1. xen_late_init_mcelog
|
|
|
|
* 2. mcheck_init_device
|
|
|
|
* 3. threshold_init_device
|
|
|
|
*
|
|
|
|
* xen_late_init_mcelog must register xen_mce_chrdev_device before
|
|
|
|
* native mce_chrdev_device registration if running under xen platform;
|
|
|
|
*
|
|
|
|
* mcheck_init_device should be inited before threshold_init_device to
|
|
|
|
* initialize mce_device, otherwise a NULL ptr dereference will cause panic.
|
|
|
|
*
|
|
|
|
* so we use following _initcalls
|
|
|
|
* 1. device_initcall(xen_late_init_mcelog);
|
|
|
|
* 2. device_initcall_sync(mcheck_init_device);
|
|
|
|
* 3. late_initcall(threshold_init_device);
|
|
|
|
*
|
|
|
|
* when running under xen, the initcall order is 1,2,3;
|
|
|
|
* on baremetal, we skip 1 and we do only 2 and 3.
|
|
|
|
*/
|
|
|
|
late_initcall(threshold_init_device);
|