2005-11-10 22:26:51 +08:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mach-omap2/io.c
|
|
|
|
*
|
|
|
|
* OMAP2 I/O mapping code
|
|
|
|
*
|
|
|
|
* Copyright (C) 2005 Nokia Corporation
|
2009-05-29 05:16:04 +08:00
|
|
|
* Copyright (C) 2007-2009 Texas Instruments
|
2008-10-06 20:49:36 +08:00
|
|
|
*
|
|
|
|
* Author:
|
|
|
|
* Juha Yrjola <juha.yrjola@nokia.com>
|
|
|
|
* Syed Khasim <x0khasim@ti.com>
|
2005-11-10 22:26:51 +08:00
|
|
|
*
|
2009-05-29 05:16:04 +08:00
|
|
|
* Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
|
|
|
|
*
|
2005-11-10 22:26:51 +08:00
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
2008-09-06 19:10:45 +08:00
|
|
|
#include <linux/io.h>
|
2009-06-20 09:08:25 +08:00
|
|
|
#include <linux/clk.h>
|
2005-11-10 22:26:51 +08:00
|
|
|
|
2006-04-03 00:46:27 +08:00
|
|
|
#include <asm/tlb.h>
|
|
|
|
#include <asm/mach/map.h>
|
|
|
|
|
2012-10-16 05:04:53 +08:00
|
|
|
#include <plat-omap/dma-omap.h>
|
2012-02-25 02:34:35 +08:00
|
|
|
|
2012-10-03 05:19:52 +08:00
|
|
|
#include "../plat-omap/sram.h"
|
2012-10-30 10:50:21 +08:00
|
|
|
#include <plat/prcm.h>
|
2012-10-03 05:19:52 +08:00
|
|
|
|
2012-10-04 02:23:43 +08:00
|
|
|
#include "omap_hwmod.h"
|
2012-09-01 01:59:07 +08:00
|
|
|
#include "soc.h"
|
2012-02-25 02:34:35 +08:00
|
|
|
#include "iomap.h"
|
2011-03-17 05:25:45 +08:00
|
|
|
#include "voltage.h"
|
2010-12-22 12:05:16 +08:00
|
|
|
#include "powerdomain.h"
|
2010-12-22 12:05:15 +08:00
|
|
|
#include "clockdomain.h"
|
2011-11-11 05:45:17 +08:00
|
|
|
#include "common.h"
|
2012-05-29 17:56:41 +08:00
|
|
|
#include "clock.h"
|
2012-02-25 02:34:35 +08:00
|
|
|
#include "clock2xxx.h"
|
|
|
|
#include "clock3xxx.h"
|
|
|
|
#include "clock44xx.h"
|
2012-10-04 07:36:40 +08:00
|
|
|
#include "omap-pm.h"
|
2012-10-17 08:46:45 +08:00
|
|
|
#include "sdrc.h"
|
2012-10-30 10:50:21 +08:00
|
|
|
#include "control.h"
|
2012-10-16 03:50:46 +08:00
|
|
|
#include "serial.h"
|
2009-09-04 01:14:05 +08:00
|
|
|
|
2005-11-10 22:26:51 +08:00
|
|
|
/*
|
|
|
|
* The machine specific code may provide the extra mapping besides the
|
|
|
|
* default mapping provided here.
|
|
|
|
*/
|
2008-10-09 22:51:41 +08:00
|
|
|
|
2012-03-07 03:49:22 +08:00
|
|
|
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
|
2008-10-09 22:51:41 +08:00
|
|
|
static struct map_desc omap24xx_io_desc[] __initdata = {
|
2005-11-10 22:26:51 +08:00
|
|
|
{
|
|
|
|
.virtual = L3_24XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L3_24XX_PHYS),
|
|
|
|
.length = L3_24XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
2008-02-21 07:30:06 +08:00
|
|
|
{
|
2008-10-09 22:51:41 +08:00
|
|
|
.virtual = L4_24XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_24XX_PHYS),
|
|
|
|
.length = L4_24XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
2008-02-21 07:30:06 +08:00
|
|
|
},
|
2008-10-09 22:51:41 +08:00
|
|
|
};
|
|
|
|
|
2011-01-28 08:39:40 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP2420
|
2008-10-09 22:51:41 +08:00
|
|
|
static struct map_desc omap242x_io_desc[] __initdata = {
|
|
|
|
{
|
2010-01-09 06:23:05 +08:00
|
|
|
.virtual = DSP_MEM_2420_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
|
|
|
|
.length = DSP_MEM_2420_SIZE,
|
2008-10-09 22:51:41 +08:00
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
{
|
2010-01-09 06:23:05 +08:00
|
|
|
.virtual = DSP_IPI_2420_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
|
|
|
|
.length = DSP_IPI_2420_SIZE,
|
2008-10-09 22:51:41 +08:00
|
|
|
.type = MT_DEVICE
|
2008-02-21 07:30:06 +08:00
|
|
|
},
|
2008-10-09 22:51:41 +08:00
|
|
|
{
|
2010-01-09 06:23:05 +08:00
|
|
|
.virtual = DSP_MMU_2420_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
|
|
|
|
.length = DSP_MMU_2420_SIZE,
|
2008-10-09 22:51:41 +08:00
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
2011-01-28 08:39:40 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP2430
|
2008-10-09 22:51:41 +08:00
|
|
|
static struct map_desc omap243x_io_desc[] __initdata = {
|
2006-12-07 09:14:05 +08:00
|
|
|
{
|
|
|
|
.virtual = L4_WK_243X_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_WK_243X_PHYS),
|
|
|
|
.length = L4_WK_243X_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = OMAP243X_GPMC_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
|
|
|
|
.length = OMAP243X_GPMC_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
2008-10-09 22:51:41 +08:00
|
|
|
{
|
|
|
|
.virtual = OMAP243X_SDRC_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
|
|
|
|
.length = OMAP243X_SDRC_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = OMAP243X_SMS_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
|
|
|
|
.length = OMAP243X_SMS_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
};
|
2006-12-07 09:14:05 +08:00
|
|
|
#endif
|
|
|
|
#endif
|
2008-10-09 22:51:41 +08:00
|
|
|
|
2010-02-13 04:26:48 +08:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
2008-10-09 22:51:41 +08:00
|
|
|
static struct map_desc omap34xx_io_desc[] __initdata = {
|
2005-11-10 22:26:51 +08:00
|
|
|
{
|
2008-10-09 22:51:41 +08:00
|
|
|
.virtual = L3_34XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L3_34XX_PHYS),
|
|
|
|
.length = L3_34XX_SIZE,
|
2006-12-08 05:58:10 +08:00
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
{
|
2008-10-09 22:51:41 +08:00
|
|
|
.virtual = L4_34XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_34XX_PHYS),
|
|
|
|
.length = L4_34XX_SIZE,
|
2006-12-08 05:58:10 +08:00
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
2008-10-09 22:51:41 +08:00
|
|
|
{
|
|
|
|
.virtual = OMAP34XX_GPMC_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
|
|
|
|
.length = OMAP34XX_GPMC_SIZE,
|
2005-11-10 22:26:51 +08:00
|
|
|
.type = MT_DEVICE
|
2008-10-09 22:51:41 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = OMAP343X_SMS_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
|
|
|
|
.length = OMAP343X_SMS_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = OMAP343X_SDRC_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
|
|
|
|
.length = OMAP343X_SDRC_SIZE,
|
2005-11-10 22:26:51 +08:00
|
|
|
.type = MT_DEVICE
|
2008-10-09 22:51:41 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_PER_34XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
|
|
|
|
.length = L4_PER_34XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_EMU_34XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
|
|
|
|
.length = L4_EMU_34XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
2010-05-01 03:57:14 +08:00
|
|
|
#if defined(CONFIG_DEBUG_LL) && \
|
|
|
|
(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
|
|
|
|
{
|
|
|
|
.virtual = ZOOM_UART_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(ZOOM_UART_BASE),
|
|
|
|
.length = SZ_1M,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
|
|
|
#endif
|
2005-11-10 22:26:51 +08:00
|
|
|
};
|
2008-10-09 22:51:41 +08:00
|
|
|
#endif
|
2011-02-17 00:31:39 +08:00
|
|
|
|
2012-05-11 02:10:07 +08:00
|
|
|
#ifdef CONFIG_SOC_TI81XX
|
2011-12-14 02:46:44 +08:00
|
|
|
static struct map_desc omapti81xx_io_desc[] __initdata = {
|
2011-12-14 02:46:43 +08:00
|
|
|
{
|
|
|
|
.virtual = L4_34XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_34XX_PHYS),
|
|
|
|
.length = L4_34XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2012-05-11 02:10:07 +08:00
|
|
|
#ifdef CONFIG_SOC_AM33XX
|
2011-12-14 02:46:43 +08:00
|
|
|
static struct map_desc omapam33xx_io_desc[] __initdata = {
|
2011-02-17 00:31:39 +08:00
|
|
|
{
|
|
|
|
.virtual = L4_34XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_34XX_PHYS),
|
|
|
|
.length = L4_34XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
},
|
2011-12-14 02:46:43 +08:00
|
|
|
{
|
|
|
|
.virtual = L4_WK_AM33XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
|
|
|
|
.length = L4_WK_AM33XX_SIZE,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}
|
2011-02-17 00:31:39 +08:00
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2009-05-29 05:16:04 +08:00
|
|
|
#ifdef CONFIG_ARCH_OMAP4
|
|
|
|
static struct map_desc omap44xx_io_desc[] __initdata = {
|
|
|
|
{
|
|
|
|
.virtual = L3_44XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L3_44XX_PHYS),
|
|
|
|
.length = L3_44XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_44XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_44XX_PHYS),
|
|
|
|
.length = L4_44XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_PER_44XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
|
|
|
|
.length = L4_PER_44XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
2011-06-26 09:04:31 +08:00
|
|
|
#ifdef CONFIG_OMAP4_ERRATA_I688
|
|
|
|
{
|
|
|
|
.virtual = OMAP4_SRAM_VA,
|
|
|
|
.pfn = __phys_to_pfn(OMAP4_SRAM_PA),
|
|
|
|
.length = PAGE_SIZE,
|
|
|
|
.type = MT_MEMORY_SO,
|
|
|
|
},
|
|
|
|
#endif
|
|
|
|
|
2009-05-29 05:16:04 +08:00
|
|
|
};
|
|
|
|
#endif
|
2005-11-10 22:26:51 +08:00
|
|
|
|
2012-06-05 18:51:32 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP5
|
|
|
|
static struct map_desc omap54xx_io_desc[] __initdata = {
|
|
|
|
{
|
|
|
|
.virtual = L3_54XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L3_54XX_PHYS),
|
|
|
|
.length = L3_54XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_54XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_54XX_PHYS),
|
|
|
|
.length = L4_54XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_WK_54XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
|
|
|
|
.length = L4_WK_54XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.virtual = L4_PER_54XX_VIRT,
|
|
|
|
.pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
|
|
|
|
.length = L4_PER_54XX_SIZE,
|
|
|
|
.type = MT_DEVICE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2011-01-28 08:39:40 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP2420
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init omap242x_map_io(void)
|
2005-11-10 22:26:51 +08:00
|
|
|
{
|
2008-10-09 22:51:41 +08:00
|
|
|
iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
|
|
|
|
iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
|
2010-02-13 04:26:47 +08:00
|
|
|
}
|
2008-10-09 22:51:41 +08:00
|
|
|
#endif
|
|
|
|
|
2011-01-28 08:39:40 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP2430
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init omap243x_map_io(void)
|
2010-02-13 04:26:47 +08:00
|
|
|
{
|
2008-10-09 22:51:41 +08:00
|
|
|
iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
|
|
|
|
iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
|
2010-02-13 04:26:47 +08:00
|
|
|
}
|
2008-10-09 22:51:41 +08:00
|
|
|
#endif
|
|
|
|
|
2010-02-13 04:26:48 +08:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init omap3_map_io(void)
|
2010-02-13 04:26:47 +08:00
|
|
|
{
|
2008-10-09 22:51:41 +08:00
|
|
|
iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
|
2010-02-13 04:26:47 +08:00
|
|
|
}
|
2008-10-09 22:51:41 +08:00
|
|
|
#endif
|
2006-04-03 00:46:27 +08:00
|
|
|
|
2012-05-11 02:10:07 +08:00
|
|
|
#ifdef CONFIG_SOC_TI81XX
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init ti81xx_map_io(void)
|
2011-02-17 00:31:39 +08:00
|
|
|
{
|
2011-12-14 02:46:44 +08:00
|
|
|
iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
|
2011-02-17 00:31:39 +08:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-05-11 02:10:07 +08:00
|
|
|
#ifdef CONFIG_SOC_AM33XX
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init am33xx_map_io(void)
|
2011-02-17 00:31:39 +08:00
|
|
|
{
|
2011-12-14 02:46:43 +08:00
|
|
|
iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
|
2011-02-17 00:31:39 +08:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2010-02-13 04:26:47 +08:00
|
|
|
#ifdef CONFIG_ARCH_OMAP4
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init omap4_map_io(void)
|
2010-02-13 04:26:47 +08:00
|
|
|
{
|
2009-05-29 05:16:04 +08:00
|
|
|
iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
|
2012-02-02 22:03:55 +08:00
|
|
|
omap_barriers_init();
|
2006-04-03 00:46:27 +08:00
|
|
|
}
|
2010-02-13 04:26:47 +08:00
|
|
|
#endif
|
2006-04-03 00:46:27 +08:00
|
|
|
|
2012-06-05 18:51:32 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP5
|
2012-10-30 10:50:21 +08:00
|
|
|
void __init omap5_map_io(void)
|
2012-06-05 18:51:32 +08:00
|
|
|
{
|
|
|
|
iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
|
|
|
|
}
|
|
|
|
#endif
|
2009-06-20 09:08:25 +08:00
|
|
|
/*
|
|
|
|
* omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
|
|
|
|
*
|
|
|
|
* Sets the CORE DPLL3 M2 divider to the same value that it's at
|
|
|
|
* currently. This has the effect of setting the SDRC SDRAM AC timing
|
|
|
|
* registers to the values currently defined by the kernel. Currently
|
|
|
|
* only defined for OMAP3; will return 0 if called on OMAP2. Returns
|
|
|
|
* -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
|
|
|
|
* or passes along the return value of clk_set_rate().
|
|
|
|
*/
|
|
|
|
static int __init _omap2_init_reprogram_sdrc(void)
|
|
|
|
{
|
|
|
|
struct clk *dpll3_m2_ck;
|
|
|
|
int v = -EINVAL;
|
|
|
|
long rate;
|
|
|
|
|
|
|
|
if (!cpu_is_omap34xx())
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
|
2010-11-30 22:17:58 +08:00
|
|
|
if (IS_ERR(dpll3_m2_ck))
|
2009-06-20 09:08:25 +08:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
rate = clk_get_rate(dpll3_m2_ck);
|
|
|
|
pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
|
|
|
|
v = clk_set_rate(dpll3_m2_ck, rate);
|
|
|
|
if (v)
|
|
|
|
pr_err("dpll3_m2_clk rate change failed: %d\n", v);
|
|
|
|
|
|
|
|
clk_put(dpll3_m2_ck);
|
|
|
|
|
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
2010-12-15 03:42:35 +08:00
|
|
|
static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
|
|
|
|
{
|
|
|
|
return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
|
|
|
|
}
|
|
|
|
|
2011-10-05 09:26:28 +08:00
|
|
|
static void __init omap_common_init_early(void)
|
2006-04-03 00:46:27 +08:00
|
|
|
{
|
2011-11-01 20:47:27 +08:00
|
|
|
omap_init_consistent_dma_size();
|
2011-10-05 09:26:28 +08:00
|
|
|
}
|
2010-12-15 03:42:35 +08:00
|
|
|
|
2011-10-05 09:26:28 +08:00
|
|
|
static void __init omap_hwmod_init_postsetup(void)
|
|
|
|
{
|
|
|
|
u8 postsetup_state;
|
2010-12-15 03:42:35 +08:00
|
|
|
|
|
|
|
/* Set the default postsetup state for all hwmods */
|
|
|
|
#ifdef CONFIG_PM_RUNTIME
|
|
|
|
postsetup_state = _HWMOD_STATE_IDLE;
|
|
|
|
#else
|
|
|
|
postsetup_state = _HWMOD_STATE_ENABLED;
|
|
|
|
#endif
|
|
|
|
omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
|
2010-05-12 23:54:36 +08:00
|
|
|
|
2010-12-09 23:13:48 +08:00
|
|
|
omap_pm_if_early_init();
|
OMAP2+: io: split omap2_init_common_hw()
Split omap2_init_common_hw() into two functions. The first,
omap2_init_common_infrastructure(), initializes the hwmod code and
data, the OMAP PM code, and the clock code and data. The second,
omap2_init_common_devices(), handles any other early device
initialization that, for whatever reason, has not been or cannot be
moved to initcalls or early platform devices.
This patch is required for the hwmod postsetup patch, which allows
board files to change the state that hwmods should be placed into at
the conclusion of the hwmod _setup() function. For example, for a
board whose creators wish to ensure watchdog coverage across the
entire kernel boot process, code to change the watchdog's postsetup
state will be added in the board-*.c file between the
omap2_init_common_infrastructure() and omap2_init_common_devices() function
calls.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Tony Lindgren <tony@atomide.com>
2010-12-22 06:25:10 +08:00
|
|
|
}
|
|
|
|
|
2012-01-26 03:57:46 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP2420
|
2011-08-23 14:57:24 +08:00
|
|
|
void __init omap2420_init_early(void)
|
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
|
|
|
|
omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
|
|
|
|
OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
|
|
|
|
omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
|
|
|
|
NULL);
|
|
|
|
omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE),
|
|
|
|
NULL, NULL);
|
2011-12-19 18:20:15 +08:00
|
|
|
omap2xxx_check_revision();
|
2011-10-05 09:26:28 +08:00
|
|
|
omap_common_init_early();
|
|
|
|
omap2xxx_voltagedomains_init();
|
|
|
|
omap242x_powerdomains_init();
|
|
|
|
omap242x_clockdomains_init();
|
|
|
|
omap2420_hwmod_init();
|
|
|
|
omap_hwmod_init_postsetup();
|
|
|
|
omap2420_clk_init();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
2012-04-26 16:06:50 +08:00
|
|
|
|
|
|
|
void __init omap2420_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap2_pm_init();
|
|
|
|
}
|
2012-01-26 03:57:46 +08:00
|
|
|
#endif
|
2011-08-23 14:57:24 +08:00
|
|
|
|
2012-01-26 03:57:46 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP2430
|
2011-08-23 14:57:24 +08:00
|
|
|
void __init omap2430_init_early(void)
|
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
|
|
|
|
omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
|
|
|
|
OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
|
|
|
|
omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
|
|
|
|
NULL);
|
|
|
|
omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE),
|
|
|
|
NULL, NULL);
|
2011-12-19 18:20:15 +08:00
|
|
|
omap2xxx_check_revision();
|
2011-10-05 09:26:28 +08:00
|
|
|
omap_common_init_early();
|
|
|
|
omap2xxx_voltagedomains_init();
|
|
|
|
omap243x_powerdomains_init();
|
|
|
|
omap243x_clockdomains_init();
|
|
|
|
omap2430_hwmod_init();
|
|
|
|
omap_hwmod_init_postsetup();
|
|
|
|
omap2430_clk_init();
|
|
|
|
}
|
2012-04-26 16:06:50 +08:00
|
|
|
|
|
|
|
void __init omap2430_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap2_pm_init();
|
|
|
|
}
|
2011-10-14 00:14:10 +08:00
|
|
|
#endif
|
2011-10-05 09:26:28 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Currently only board-omap3beagle.c should call this because of the
|
|
|
|
* same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
|
|
|
|
*/
|
2011-10-14 00:14:10 +08:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
2011-10-05 09:26:28 +08:00
|
|
|
void __init omap3_init_early(void)
|
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
|
|
|
|
omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
|
|
|
|
OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
|
|
|
|
omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
|
|
|
|
NULL);
|
|
|
|
omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
|
|
|
|
NULL, NULL);
|
2011-12-19 18:20:15 +08:00
|
|
|
omap3xxx_check_revision();
|
|
|
|
omap3xxx_check_features();
|
2011-10-05 09:26:28 +08:00
|
|
|
omap_common_init_early();
|
|
|
|
omap3xxx_voltagedomains_init();
|
|
|
|
omap3xxx_powerdomains_init();
|
|
|
|
omap3xxx_clockdomains_init();
|
|
|
|
omap3xxx_hwmod_init();
|
|
|
|
omap_hwmod_init_postsetup();
|
|
|
|
omap3xxx_clk_init();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init omap3430_init_early(void)
|
|
|
|
{
|
2011-10-05 09:26:28 +08:00
|
|
|
omap3_init_early();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init omap35xx_init_early(void)
|
|
|
|
{
|
2011-10-05 09:26:28 +08:00
|
|
|
omap3_init_early();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init omap3630_init_early(void)
|
|
|
|
{
|
2011-10-05 09:26:28 +08:00
|
|
|
omap3_init_early();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init am35xx_init_early(void)
|
|
|
|
{
|
2011-10-05 09:26:28 +08:00
|
|
|
omap3_init_early();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
|
|
|
|
2011-12-14 02:46:44 +08:00
|
|
|
void __init ti81xx_init_early(void)
|
2011-08-23 14:57:24 +08:00
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(OMAP343X_CLASS,
|
|
|
|
OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
|
|
|
|
omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
|
|
|
|
NULL);
|
|
|
|
omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
|
|
|
|
NULL, NULL);
|
2011-12-19 18:20:15 +08:00
|
|
|
omap3xxx_check_revision();
|
|
|
|
ti81xx_check_features();
|
2011-10-05 09:17:41 +08:00
|
|
|
omap_common_init_early();
|
|
|
|
omap3xxx_voltagedomains_init();
|
|
|
|
omap3xxx_powerdomains_init();
|
|
|
|
omap3xxx_clockdomains_init();
|
|
|
|
omap3xxx_hwmod_init();
|
|
|
|
omap_hwmod_init_postsetup();
|
|
|
|
omap3xxx_clk_init();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
2012-04-26 16:06:50 +08:00
|
|
|
|
|
|
|
void __init omap3_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap3_pm_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init omap3430_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap3_pm_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init omap35xx_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap3_pm_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init omap3630_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap3_pm_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init am35xx_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap3_pm_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init ti81xx_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap3_pm_init();
|
|
|
|
}
|
2011-10-14 00:14:10 +08:00
|
|
|
#endif
|
2011-08-23 14:57:24 +08:00
|
|
|
|
2012-05-11 03:08:49 +08:00
|
|
|
#ifdef CONFIG_SOC_AM33XX
|
|
|
|
void __init am33xx_init_early(void)
|
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(AM335X_CLASS,
|
|
|
|
AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
|
|
|
|
omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
|
|
|
|
NULL);
|
|
|
|
omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
|
|
|
|
AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
|
|
|
|
NULL, NULL);
|
2012-05-11 03:08:49 +08:00
|
|
|
omap3xxx_check_revision();
|
|
|
|
ti81xx_check_features();
|
|
|
|
omap_common_init_early();
|
2012-06-18 14:47:26 +08:00
|
|
|
am33xx_voltagedomains_init();
|
ARM: OMAP AM33xx: powerdomains: add AM335x support
Add offset & mask fields to struct powerdomain
In case of AM33xx family of devices, there is no consistency between
PWRSTCTRL & PWRSTST register offsers in PRM space, for example -
PRM_XXX PWRSTCTRL PWRSTST
=======================================
PRM_PER_MOD: 0x0C, 0x08
PRM_WKUP_MOD: 0x04, 0x08
PRM_MPU_MOD: 0x00, 0x04
PRM_DEVICE_MOD: NA, NA
And also, there is no consistency between bit-offsets inside
PWRSTCTRL & PWRSTST register, for example -
PRM_XXX LOGICRET MEMON MEMRET
=======================================
GFX_PWRCTRL: 2, 17, 6
PER_PWRCTRL: 3, 25, 29
MPU_PWRCTRL: 2, 18, 22
WKUP_PWRCTRL: 3, NA, NA
This means, we need to maintain and pass on all this information
in powerdomain handle; so adding fields for,
- PWRSTCTRL/ST register offset
- Logic retention state mask
- mem_on/ret/pwrst/retst mask
Currently, this fields is only applicable and used for AM33XX devices.
Signed-off-by: Vaibhav Hiremath <hvaibhav@ti.com>
Cc: Benoit Cousson <b-cousson@ti.com>
Cc: Tony Lindgren <tony@atomide.com>
Cc: Kevin Hilman <khilman@ti.com>
Cc: Paul Walmsley <paul@pwsan.com>
Cc: Rajendra Nayak <rnayak@ti.com>
[paul@pwsan.com: this patch is a combination of "Add offset & mask fields to
struct powerdomain" and the powerdomain portions of "ARM: OMAP3+: am33xx:
Add powerdomain & PRM support"; updated for 3.5]
Signed-off-by: Paul Walmsley <paul@pwsan.com>
2012-06-18 14:47:27 +08:00
|
|
|
am33xx_powerdomains_init();
|
2012-06-18 14:47:27 +08:00
|
|
|
am33xx_clockdomains_init();
|
2012-07-26 03:51:13 +08:00
|
|
|
am33xx_hwmod_init();
|
|
|
|
omap_hwmod_init_postsetup();
|
2012-05-29 17:56:41 +08:00
|
|
|
am33xx_clk_init();
|
2012-05-11 03:08:49 +08:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-10-14 00:14:10 +08:00
|
|
|
#ifdef CONFIG_ARCH_OMAP4
|
2011-08-23 14:57:24 +08:00
|
|
|
void __init omap4430_init_early(void)
|
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(OMAP443X_CLASS,
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
|
|
|
|
omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
|
|
|
|
omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
|
2011-12-19 18:20:15 +08:00
|
|
|
omap4xxx_check_revision();
|
|
|
|
omap4xxx_check_features();
|
2011-10-05 09:26:28 +08:00
|
|
|
omap_common_init_early();
|
|
|
|
omap44xx_voltagedomains_init();
|
|
|
|
omap44xx_powerdomains_init();
|
|
|
|
omap44xx_clockdomains_init();
|
|
|
|
omap44xx_hwmod_init();
|
|
|
|
omap_hwmod_init_postsetup();
|
|
|
|
omap4xxx_clk_init();
|
2011-08-23 14:57:24 +08:00
|
|
|
}
|
2012-04-26 16:06:50 +08:00
|
|
|
|
|
|
|
void __init omap4430_init_late(void)
|
|
|
|
{
|
|
|
|
omap_mux_late_init();
|
|
|
|
omap2_common_pm_late_init();
|
|
|
|
omap4_pm_init();
|
|
|
|
}
|
2011-10-14 00:14:10 +08:00
|
|
|
#endif
|
2011-08-23 14:57:24 +08:00
|
|
|
|
2012-06-05 18:51:32 +08:00
|
|
|
#ifdef CONFIG_SOC_OMAP5
|
|
|
|
void __init omap5_init_early(void)
|
|
|
|
{
|
2012-10-30 10:50:21 +08:00
|
|
|
omap2_set_globals_tap(OMAP54XX_CLASS,
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
|
|
|
|
omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
|
|
|
|
omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE),
|
|
|
|
OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
|
2012-06-05 18:51:32 +08:00
|
|
|
omap5xxx_check_revision();
|
|
|
|
omap_common_init_early();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-08-23 14:57:23 +08:00
|
|
|
void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
|
OMAP2+: io: split omap2_init_common_hw()
Split omap2_init_common_hw() into two functions. The first,
omap2_init_common_infrastructure(), initializes the hwmod code and
data, the OMAP PM code, and the clock code and data. The second,
omap2_init_common_devices(), handles any other early device
initialization that, for whatever reason, has not been or cannot be
moved to initcalls or early platform devices.
This patch is required for the hwmod postsetup patch, which allows
board files to change the state that hwmods should be placed into at
the conclusion of the hwmod _setup() function. For example, for a
board whose creators wish to ensure watchdog coverage across the
entire kernel boot process, code to change the watchdog's postsetup
state will be added in the board-*.c file between the
omap2_init_common_infrastructure() and omap2_init_common_devices() function
calls.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Tony Lindgren <tony@atomide.com>
2010-12-22 06:25:10 +08:00
|
|
|
struct omap_sdrc_params *sdrc_cs1)
|
|
|
|
{
|
2011-10-05 04:52:57 +08:00
|
|
|
omap_sram_init();
|
|
|
|
|
2011-02-17 00:31:39 +08:00
|
|
|
if (cpu_is_omap24xx() || omap3_has_sdrc()) {
|
2010-03-11 01:16:31 +08:00
|
|
|
omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
|
|
|
|
_omap2_init_reprogram_sdrc();
|
|
|
|
}
|
2005-11-10 22:26:51 +08:00
|
|
|
}
|