2018-12-12 01:57:48 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2012-03-16 14:11:20 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2010-2011 Canonical Ltd <jeremy.kerr@canonical.com>
|
|
|
|
* Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
|
|
|
|
*
|
|
|
|
* Gated clock implementation
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk-provider.h>
|
2021-11-03 16:50:59 +08:00
|
|
|
#include <linux/device.h>
|
2012-03-16 14:11:20 +08:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
|
|
|
|
/**
|
|
|
|
* DOC: basic gatable clock which can gate and ungate it's ouput
|
|
|
|
*
|
|
|
|
* Traits of this clock:
|
|
|
|
* prepare - clk_(un)prepare only ensures parent is (un)prepared
|
|
|
|
* enable - clk_enable and clk_disable are functional & control gating
|
|
|
|
* rate - inherits rate from parent. No clk_set_rate support
|
|
|
|
* parent - fixed parent. No clk_set_parent support
|
|
|
|
*/
|
|
|
|
|
2019-04-18 19:12:06 +08:00
|
|
|
static inline u32 clk_gate_readl(struct clk_gate *gate)
|
|
|
|
{
|
|
|
|
if (gate->flags & CLK_GATE_BIG_ENDIAN)
|
|
|
|
return ioread32be(gate->reg);
|
|
|
|
|
2019-04-18 19:12:11 +08:00
|
|
|
return readl(gate->reg);
|
2019-04-18 19:12:06 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void clk_gate_writel(struct clk_gate *gate, u32 val)
|
|
|
|
{
|
|
|
|
if (gate->flags & CLK_GATE_BIG_ENDIAN)
|
|
|
|
iowrite32be(val, gate->reg);
|
|
|
|
else
|
2019-04-18 19:12:11 +08:00
|
|
|
writel(val, gate->reg);
|
2019-04-18 19:12:06 +08:00
|
|
|
}
|
|
|
|
|
2012-04-17 19:15:37 +08:00
|
|
|
/*
|
|
|
|
* It works on following logic:
|
|
|
|
*
|
|
|
|
* For enabling clock, enable = 1
|
|
|
|
* set2dis = 1 -> clear bit -> set = 0
|
|
|
|
* set2dis = 0 -> set bit -> set = 1
|
|
|
|
*
|
|
|
|
* For disabling clock, enable = 0
|
|
|
|
* set2dis = 1 -> set bit -> set = 1
|
|
|
|
* set2dis = 0 -> clear bit -> set = 0
|
|
|
|
*
|
|
|
|
* So, result is always: enable xor set2dis.
|
|
|
|
*/
|
|
|
|
static void clk_gate_endisable(struct clk_hw *hw, int enable)
|
2012-03-16 14:11:20 +08:00
|
|
|
{
|
2012-04-17 19:15:37 +08:00
|
|
|
struct clk_gate *gate = to_clk_gate(hw);
|
|
|
|
int set = gate->flags & CLK_GATE_SET_TO_DISABLE ? 1 : 0;
|
treewide: Remove uninitialized_var() usage
Using uninitialized_var() is dangerous as it papers over real bugs[1]
(or can in the future), and suppresses unrelated compiler warnings
(e.g. "unused variable"). If the compiler thinks it is uninitialized,
either simply initialize the variable or make compiler changes.
In preparation for removing[2] the[3] macro[4], remove all remaining
needless uses with the following script:
git grep '\buninitialized_var\b' | cut -d: -f1 | sort -u | \
xargs perl -pi -e \
's/\buninitialized_var\(([^\)]+)\)/\1/g;
s:\s*/\* (GCC be quiet|to make compiler happy) \*/$::g;'
drivers/video/fbdev/riva/riva_hw.c was manually tweaked to avoid
pathological white-space.
No outstanding warnings were found building allmodconfig with GCC 9.3.0
for x86_64, i386, arm64, arm, powerpc, powerpc64le, s390x, mips, sparc64,
alpha, and m68k.
[1] https://lore.kernel.org/lkml/20200603174714.192027-1-glider@google.com/
[2] https://lore.kernel.org/lkml/CA+55aFw+Vbj0i=1TGqCR5vQkCzWJ0QxK6CernOU6eedsudAixw@mail.gmail.com/
[3] https://lore.kernel.org/lkml/CA+55aFwgbgqhbp1fkxvRKEpzyR5J8n1vKT1VZdz9knmPuXhOeg@mail.gmail.com/
[4] https://lore.kernel.org/lkml/CA+55aFz2500WfbKXAx8s67wrm9=yVJu65TpLgN_ybYNv0VEOKA@mail.gmail.com/
Reviewed-by: Leon Romanovsky <leonro@mellanox.com> # drivers/infiniband and mlx4/mlx5
Acked-by: Jason Gunthorpe <jgg@mellanox.com> # IB
Acked-by: Kalle Valo <kvalo@codeaurora.org> # wireless drivers
Reviewed-by: Chao Yu <yuchao0@huawei.com> # erofs
Signed-off-by: Kees Cook <keescook@chromium.org>
2020-06-04 04:09:38 +08:00
|
|
|
unsigned long flags;
|
2012-04-17 19:15:37 +08:00
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
set ^= enable;
|
2012-03-16 14:11:20 +08:00
|
|
|
|
|
|
|
if (gate->lock)
|
|
|
|
spin_lock_irqsave(gate->lock, flags);
|
2015-07-25 03:21:12 +08:00
|
|
|
else
|
|
|
|
__acquire(gate->lock);
|
2012-03-16 14:11:20 +08:00
|
|
|
|
2013-06-08 22:47:19 +08:00
|
|
|
if (gate->flags & CLK_GATE_HIWORD_MASK) {
|
|
|
|
reg = BIT(gate->bit_idx + 16);
|
|
|
|
if (set)
|
|
|
|
reg |= BIT(gate->bit_idx);
|
|
|
|
} else {
|
2019-04-18 19:12:06 +08:00
|
|
|
reg = clk_gate_readl(gate);
|
2013-06-08 22:47:19 +08:00
|
|
|
|
|
|
|
if (set)
|
|
|
|
reg |= BIT(gate->bit_idx);
|
|
|
|
else
|
|
|
|
reg &= ~BIT(gate->bit_idx);
|
|
|
|
}
|
2012-03-16 14:11:20 +08:00
|
|
|
|
2019-04-18 19:12:06 +08:00
|
|
|
clk_gate_writel(gate, reg);
|
2012-03-16 14:11:20 +08:00
|
|
|
|
|
|
|
if (gate->lock)
|
|
|
|
spin_unlock_irqrestore(gate->lock, flags);
|
2015-07-25 03:21:12 +08:00
|
|
|
else
|
|
|
|
__release(gate->lock);
|
2012-03-16 14:11:20 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int clk_gate_enable(struct clk_hw *hw)
|
|
|
|
{
|
2012-04-17 19:15:37 +08:00
|
|
|
clk_gate_endisable(hw, 1);
|
2012-03-16 14:11:20 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void clk_gate_disable(struct clk_hw *hw)
|
|
|
|
{
|
2012-04-17 19:15:37 +08:00
|
|
|
clk_gate_endisable(hw, 0);
|
2012-03-16 14:11:20 +08:00
|
|
|
}
|
|
|
|
|
2017-08-21 19:59:01 +08:00
|
|
|
int clk_gate_is_enabled(struct clk_hw *hw)
|
2012-03-16 14:11:20 +08:00
|
|
|
{
|
|
|
|
u32 reg;
|
|
|
|
struct clk_gate *gate = to_clk_gate(hw);
|
|
|
|
|
2019-04-18 19:12:06 +08:00
|
|
|
reg = clk_gate_readl(gate);
|
2012-03-16 14:11:20 +08:00
|
|
|
|
|
|
|
/* if a set bit disables this clk, flip it before masking */
|
|
|
|
if (gate->flags & CLK_GATE_SET_TO_DISABLE)
|
|
|
|
reg ^= BIT(gate->bit_idx);
|
|
|
|
|
|
|
|
reg &= BIT(gate->bit_idx);
|
|
|
|
|
|
|
|
return reg ? 1 : 0;
|
|
|
|
}
|
2017-08-21 19:59:01 +08:00
|
|
|
EXPORT_SYMBOL_GPL(clk_gate_is_enabled);
|
2012-03-16 14:11:20 +08:00
|
|
|
|
2012-03-27 15:23:22 +08:00
|
|
|
const struct clk_ops clk_gate_ops = {
|
2012-03-16 14:11:20 +08:00
|
|
|
.enable = clk_gate_enable,
|
|
|
|
.disable = clk_gate_disable,
|
|
|
|
.is_enabled = clk_gate_is_enabled,
|
|
|
|
};
|
|
|
|
EXPORT_SYMBOL_GPL(clk_gate_ops);
|
|
|
|
|
2019-08-30 23:09:22 +08:00
|
|
|
struct clk_hw *__clk_hw_register_gate(struct device *dev,
|
|
|
|
struct device_node *np, const char *name,
|
|
|
|
const char *parent_name, const struct clk_hw *parent_hw,
|
|
|
|
const struct clk_parent_data *parent_data,
|
|
|
|
unsigned long flags,
|
2012-03-16 14:11:20 +08:00
|
|
|
void __iomem *reg, u8 bit_idx,
|
|
|
|
u8 clk_gate_flags, spinlock_t *lock)
|
|
|
|
{
|
|
|
|
struct clk_gate *gate;
|
2016-02-07 15:54:45 +08:00
|
|
|
struct clk_hw *hw;
|
2019-11-16 00:28:55 +08:00
|
|
|
struct clk_init_data init = {};
|
2019-08-30 23:09:22 +08:00
|
|
|
int ret = -EINVAL;
|
2012-03-16 14:11:20 +08:00
|
|
|
|
2013-06-08 22:47:19 +08:00
|
|
|
if (clk_gate_flags & CLK_GATE_HIWORD_MASK) {
|
2014-12-24 22:43:27 +08:00
|
|
|
if (bit_idx > 15) {
|
2013-06-08 22:47:19 +08:00
|
|
|
pr_err("gate bit exceeds LOWORD field\n");
|
|
|
|
return ERR_PTR(-EINVAL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-03-27 08:51:03 +08:00
|
|
|
/* allocate the gate */
|
2015-05-15 07:47:10 +08:00
|
|
|
gate = kzalloc(sizeof(*gate), GFP_KERNEL);
|
|
|
|
if (!gate)
|
2012-03-27 08:51:03 +08:00
|
|
|
return ERR_PTR(-ENOMEM);
|
2012-03-16 14:11:20 +08:00
|
|
|
|
2012-04-26 13:58:56 +08:00
|
|
|
init.name = name;
|
|
|
|
init.ops = &clk_gate_ops;
|
2019-04-26 01:57:37 +08:00
|
|
|
init.flags = flags;
|
2016-11-09 19:00:46 +08:00
|
|
|
init.parent_names = parent_name ? &parent_name : NULL;
|
2019-08-30 23:09:22 +08:00
|
|
|
init.parent_hws = parent_hw ? &parent_hw : NULL;
|
|
|
|
init.parent_data = parent_data;
|
|
|
|
if (parent_name || parent_hw || parent_data)
|
|
|
|
init.num_parents = 1;
|
|
|
|
else
|
|
|
|
init.num_parents = 0;
|
2012-04-26 13:58:56 +08:00
|
|
|
|
2012-03-16 14:11:20 +08:00
|
|
|
/* struct clk_gate assignments */
|
|
|
|
gate->reg = reg;
|
|
|
|
gate->bit_idx = bit_idx;
|
|
|
|
gate->flags = clk_gate_flags;
|
|
|
|
gate->lock = lock;
|
2012-04-26 13:58:56 +08:00
|
|
|
gate->hw.init = &init;
|
2012-03-16 14:11:20 +08:00
|
|
|
|
2016-02-07 15:54:45 +08:00
|
|
|
hw = &gate->hw;
|
2019-08-30 23:09:22 +08:00
|
|
|
if (dev || !np)
|
|
|
|
ret = clk_hw_register(dev, hw);
|
|
|
|
else if (np)
|
|
|
|
ret = of_clk_hw_register(np, hw);
|
2016-02-07 15:54:45 +08:00
|
|
|
if (ret) {
|
2012-03-27 08:51:03 +08:00
|
|
|
kfree(gate);
|
2016-02-07 15:54:45 +08:00
|
|
|
hw = ERR_PTR(ret);
|
|
|
|
}
|
2012-03-27 08:51:03 +08:00
|
|
|
|
2016-02-07 15:54:45 +08:00
|
|
|
return hw;
|
2019-08-30 23:09:22 +08:00
|
|
|
|
2016-02-07 15:54:45 +08:00
|
|
|
}
|
2019-08-30 23:09:22 +08:00
|
|
|
EXPORT_SYMBOL_GPL(__clk_hw_register_gate);
|
2016-02-07 15:54:45 +08:00
|
|
|
|
|
|
|
struct clk *clk_register_gate(struct device *dev, const char *name,
|
|
|
|
const char *parent_name, unsigned long flags,
|
|
|
|
void __iomem *reg, u8 bit_idx,
|
|
|
|
u8 clk_gate_flags, spinlock_t *lock)
|
|
|
|
{
|
|
|
|
struct clk_hw *hw;
|
|
|
|
|
|
|
|
hw = clk_hw_register_gate(dev, name, parent_name, flags, reg,
|
|
|
|
bit_idx, clk_gate_flags, lock);
|
|
|
|
if (IS_ERR(hw))
|
|
|
|
return ERR_CAST(hw);
|
|
|
|
return hw->clk;
|
2012-03-16 14:11:20 +08:00
|
|
|
}
|
2013-08-16 10:06:29 +08:00
|
|
|
EXPORT_SYMBOL_GPL(clk_register_gate);
|
2015-01-05 17:52:40 +08:00
|
|
|
|
|
|
|
void clk_unregister_gate(struct clk *clk)
|
|
|
|
{
|
|
|
|
struct clk_gate *gate;
|
|
|
|
struct clk_hw *hw;
|
|
|
|
|
|
|
|
hw = __clk_get_hw(clk);
|
|
|
|
if (!hw)
|
|
|
|
return;
|
|
|
|
|
|
|
|
gate = to_clk_gate(hw);
|
|
|
|
|
|
|
|
clk_unregister(clk);
|
|
|
|
kfree(gate);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(clk_unregister_gate);
|
2016-02-07 15:54:45 +08:00
|
|
|
|
|
|
|
void clk_hw_unregister_gate(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct clk_gate *gate;
|
|
|
|
|
|
|
|
gate = to_clk_gate(hw);
|
|
|
|
|
|
|
|
clk_hw_unregister(hw);
|
|
|
|
kfree(gate);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(clk_hw_unregister_gate);
|
2021-11-03 16:50:59 +08:00
|
|
|
|
|
|
|
static void devm_clk_hw_release_gate(struct device *dev, void *res)
|
|
|
|
{
|
|
|
|
clk_hw_unregister_gate(*(struct clk_hw **)res);
|
|
|
|
}
|
|
|
|
|
|
|
|
struct clk_hw *__devm_clk_hw_register_gate(struct device *dev,
|
|
|
|
struct device_node *np, const char *name,
|
|
|
|
const char *parent_name, const struct clk_hw *parent_hw,
|
|
|
|
const struct clk_parent_data *parent_data,
|
|
|
|
unsigned long flags,
|
|
|
|
void __iomem *reg, u8 bit_idx,
|
|
|
|
u8 clk_gate_flags, spinlock_t *lock)
|
|
|
|
{
|
|
|
|
struct clk_hw **ptr, *hw;
|
|
|
|
|
|
|
|
ptr = devres_alloc(devm_clk_hw_release_gate, sizeof(*ptr), GFP_KERNEL);
|
|
|
|
if (!ptr)
|
|
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
|
|
|
|
hw = __clk_hw_register_gate(dev, np, name, parent_name, parent_hw,
|
|
|
|
parent_data, flags, reg, bit_idx,
|
|
|
|
clk_gate_flags, lock);
|
|
|
|
|
|
|
|
if (!IS_ERR(hw)) {
|
|
|
|
*ptr = hw;
|
|
|
|
devres_add(dev, ptr);
|
|
|
|
} else {
|
|
|
|
devres_free(ptr);
|
|
|
|
}
|
|
|
|
|
|
|
|
return hw;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(__devm_clk_hw_register_gate);
|