2019-06-03 13:44:50 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2012-03-05 19:49:32 +08:00
|
|
|
/*
|
|
|
|
* FP/SIMD state saving and restoring
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 ARM Ltd.
|
|
|
|
* Author: Catalin Marinas <catalin.marinas@arm.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/linkage.h>
|
|
|
|
|
|
|
|
#include <asm/assembler.h>
|
2012-11-12 21:24:27 +08:00
|
|
|
#include <asm/fpsimdmacros.h>
|
2012-03-05 19:49:32 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Save the FP registers.
|
|
|
|
*
|
|
|
|
* x0 - pointer to struct fpsimd_state
|
|
|
|
*/
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_START(fpsimd_save_state)
|
2012-11-12 21:24:27 +08:00
|
|
|
fpsimd_save x0, 8
|
2012-03-05 19:49:32 +08:00
|
|
|
ret
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_END(fpsimd_save_state)
|
2012-03-05 19:49:32 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Load the FP registers.
|
|
|
|
*
|
|
|
|
* x0 - pointer to struct fpsimd_state
|
|
|
|
*/
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_START(fpsimd_load_state)
|
2012-11-12 21:24:27 +08:00
|
|
|
fpsimd_restore x0, 8
|
2012-03-05 19:49:32 +08:00
|
|
|
ret
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_END(fpsimd_load_state)
|
2017-10-31 23:51:01 +08:00
|
|
|
|
|
|
|
#ifdef CONFIG_ARM64_SVE
|
2020-08-29 02:11:52 +08:00
|
|
|
|
2021-08-13 04:11:43 +08:00
|
|
|
/*
|
|
|
|
* Save the SVE state
|
|
|
|
*
|
|
|
|
* x0 - pointer to buffer for state
|
|
|
|
* x1 - pointer to storage for FPSR
|
2021-10-20 01:22:09 +08:00
|
|
|
* x2 - Save FFR if non-zero
|
2021-08-13 04:11:43 +08:00
|
|
|
*/
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_START(sve_save_state)
|
2021-10-20 01:22:09 +08:00
|
|
|
sve_save 0, x1, x2, 3
|
2017-10-31 23:51:01 +08:00
|
|
|
ret
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_END(sve_save_state)
|
2017-10-31 23:51:01 +08:00
|
|
|
|
2021-08-13 04:11:43 +08:00
|
|
|
/*
|
|
|
|
* Load the SVE state
|
|
|
|
*
|
|
|
|
* x0 - pointer to buffer for state
|
|
|
|
* x1 - pointer to storage for FPSR
|
2021-10-20 01:22:09 +08:00
|
|
|
* x2 - Restore FFR if non-zero
|
2021-08-13 04:11:43 +08:00
|
|
|
*/
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_START(sve_load_state)
|
2021-10-20 01:22:13 +08:00
|
|
|
sve_load 0, x1, x2, 4
|
2017-10-31 23:51:01 +08:00
|
|
|
ret
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_END(sve_load_state)
|
2017-10-31 23:51:01 +08:00
|
|
|
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_START(sve_get_vl)
|
2017-10-31 23:51:01 +08:00
|
|
|
_sve_rdvl 0, 1
|
|
|
|
ret
|
2020-05-01 19:54:29 +08:00
|
|
|
SYM_FUNC_END(sve_get_vl)
|
2020-08-29 02:11:52 +08:00
|
|
|
|
2021-03-13 03:03:13 +08:00
|
|
|
SYM_FUNC_START(sve_set_vq)
|
|
|
|
sve_load_vq x0, x1, x2
|
|
|
|
ret
|
|
|
|
SYM_FUNC_END(sve_set_vq)
|
|
|
|
|
2021-05-12 23:11:31 +08:00
|
|
|
/*
|
|
|
|
* Zero all SVE registers but the first 128-bits of each vector
|
|
|
|
*
|
|
|
|
* VQ must already be configured by caller, any further updates of VQ
|
|
|
|
* will need to ensure that the register state remains valid.
|
|
|
|
*
|
2021-10-20 01:22:09 +08:00
|
|
|
* x0 = include FFR?
|
|
|
|
* x1 = VQ - 1
|
2021-05-12 23:11:31 +08:00
|
|
|
*/
|
2020-08-29 02:11:52 +08:00
|
|
|
SYM_FUNC_START(sve_flush_live)
|
2021-10-20 01:22:09 +08:00
|
|
|
cbz x1, 1f // A VQ-1 of 0 is 128 bits so no extra Z state
|
2021-05-12 23:11:29 +08:00
|
|
|
sve_flush_z
|
2021-10-20 01:22:09 +08:00
|
|
|
1: sve_flush_p
|
|
|
|
tbz x0, #0, 2f
|
|
|
|
sve_flush_ffr
|
|
|
|
2: ret
|
2020-08-29 02:11:52 +08:00
|
|
|
SYM_FUNC_END(sve_flush_live)
|
|
|
|
|
2017-10-31 23:51:01 +08:00
|
|
|
#endif /* CONFIG_ARM64_SVE */
|
2022-04-19 19:22:17 +08:00
|
|
|
|
|
|
|
#ifdef CONFIG_ARM64_SME
|
|
|
|
|
|
|
|
SYM_FUNC_START(sme_get_vl)
|
|
|
|
_sme_rdsvl 0, 1
|
|
|
|
ret
|
|
|
|
SYM_FUNC_END(sme_get_vl)
|
|
|
|
|
|
|
|
#endif /* CONFIG_ARM64_SME */
|