2006-12-08 07:14:16 +08:00
|
|
|
/*
|
|
|
|
* drivers/ata/pata_mpc52xx.c
|
|
|
|
*
|
|
|
|
* libata driver for the Freescale MPC52xx on-chip IDE interface
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Sylvain Munaut <tnt@246tNt.com>
|
|
|
|
* Copyright (C) 2003 Mipsys - Benjamin Herrenschmidt
|
|
|
|
*
|
2008-12-21 17:54:29 +08:00
|
|
|
* UDMA support based on patches by Freescale (Bernard Kuhn, John Rigby),
|
|
|
|
* Domen Puncer and Tim Yamin.
|
|
|
|
*
|
2006-12-08 07:14:16 +08:00
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/libata.h>
|
2008-05-23 14:16:27 +08:00
|
|
|
#include <linux/of_platform.h>
|
2008-12-21 17:54:29 +08:00
|
|
|
#include <linux/types.h>
|
2006-12-08 07:14:16 +08:00
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
#include <asm/cacheflush.h>
|
2006-12-08 07:14:16 +08:00
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/mpc52xx.h>
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
#include <sysdev/bestcomm/bestcomm.h>
|
|
|
|
#include <sysdev/bestcomm/bestcomm_priv.h>
|
|
|
|
#include <sysdev/bestcomm/ata.h>
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
#define DRV_NAME "mpc52xx_ata"
|
|
|
|
|
|
|
|
/* Private structures used by the driver */
|
|
|
|
struct mpc52xx_ata_timings {
|
|
|
|
u32 pio1;
|
|
|
|
u32 pio2;
|
2008-12-21 17:54:29 +08:00
|
|
|
u32 mdma1;
|
|
|
|
u32 mdma2;
|
|
|
|
u32 udma1;
|
|
|
|
u32 udma2;
|
|
|
|
u32 udma3;
|
|
|
|
u32 udma4;
|
|
|
|
u32 udma5;
|
|
|
|
int using_udma;
|
2006-12-08 07:14:16 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct mpc52xx_ata_priv {
|
|
|
|
unsigned int ipb_period;
|
2008-12-21 17:54:29 +08:00
|
|
|
struct mpc52xx_ata __iomem *ata_regs;
|
|
|
|
phys_addr_t ata_regs_pa;
|
2006-12-08 07:14:16 +08:00
|
|
|
int ata_irq;
|
|
|
|
struct mpc52xx_ata_timings timings[2];
|
|
|
|
int csel;
|
2008-12-21 17:54:29 +08:00
|
|
|
|
|
|
|
/* DMA */
|
|
|
|
struct bcom_task *dmatsk;
|
|
|
|
const struct udmaspec *udmaspec;
|
|
|
|
const struct mdmaspec *mdmaspec;
|
|
|
|
int mpc52xx_ata_dma_last_write;
|
|
|
|
int waiting_for_dma;
|
2006-12-08 07:14:16 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/* ATAPI-4 PIO specs (in ns) */
|
|
|
|
static const int ataspec_t0[5] = {600, 383, 240, 180, 120};
|
|
|
|
static const int ataspec_t1[5] = { 70, 50, 30, 30, 25};
|
|
|
|
static const int ataspec_t2_8[5] = {290, 290, 290, 80, 70};
|
|
|
|
static const int ataspec_t2_16[5] = {165, 125, 100, 80, 70};
|
|
|
|
static const int ataspec_t2i[5] = { 0, 0, 0, 70, 25};
|
|
|
|
static const int ataspec_t4[5] = { 30, 20, 15, 10, 10};
|
|
|
|
static const int ataspec_ta[5] = { 35, 35, 35, 35, 35};
|
|
|
|
|
|
|
|
#define CALC_CLKCYC(c,v) ((((v)+(c)-1)/(c)))
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
/* ======================================================================== */
|
|
|
|
|
|
|
|
/* ATAPI-4 MDMA specs (in clocks) */
|
|
|
|
struct mdmaspec {
|
|
|
|
u32 t0M;
|
|
|
|
u32 td;
|
|
|
|
u32 th;
|
|
|
|
u32 tj;
|
|
|
|
u32 tkw;
|
|
|
|
u32 tm;
|
|
|
|
u32 tn;
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct mdmaspec mdmaspec66[3] = {
|
|
|
|
{ .t0M = 32, .td = 15, .th = 2, .tj = 2, .tkw = 15, .tm = 4, .tn = 1 },
|
|
|
|
{ .t0M = 10, .td = 6, .th = 1, .tj = 1, .tkw = 4, .tm = 2, .tn = 1 },
|
|
|
|
{ .t0M = 8, .td = 5, .th = 1, .tj = 1, .tkw = 2, .tm = 2, .tn = 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct mdmaspec mdmaspec132[3] = {
|
|
|
|
{ .t0M = 64, .td = 29, .th = 3, .tj = 3, .tkw = 29, .tm = 7, .tn = 2 },
|
|
|
|
{ .t0M = 20, .td = 11, .th = 2, .tj = 1, .tkw = 7, .tm = 4, .tn = 1 },
|
|
|
|
{ .t0M = 16, .td = 10, .th = 2, .tj = 1, .tkw = 4, .tm = 4, .tn = 1 },
|
|
|
|
};
|
|
|
|
|
|
|
|
/* ATAPI-4 UDMA specs (in clocks) */
|
|
|
|
struct udmaspec {
|
|
|
|
u32 tcyc;
|
|
|
|
u32 t2cyc;
|
|
|
|
u32 tds;
|
|
|
|
u32 tdh;
|
|
|
|
u32 tdvs;
|
|
|
|
u32 tdvh;
|
|
|
|
u32 tfs;
|
|
|
|
u32 tli;
|
|
|
|
u32 tmli;
|
|
|
|
u32 taz;
|
|
|
|
u32 tzah;
|
|
|
|
u32 tenv;
|
|
|
|
u32 tsr;
|
|
|
|
u32 trfs;
|
|
|
|
u32 trp;
|
|
|
|
u32 tack;
|
|
|
|
u32 tss;
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udmaspec udmaspec66[6] = {
|
|
|
|
{ .tcyc = 8, .t2cyc = 16, .tds = 1, .tdh = 1, .tdvs = 5, .tdvh = 1,
|
|
|
|
.tfs = 16, .tli = 10, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 3, .trfs = 5, .trp = 11, .tack = 2, .tss = 4,
|
|
|
|
},
|
|
|
|
{ .tcyc = 5, .t2cyc = 11, .tds = 1, .tdh = 1, .tdvs = 4, .tdvh = 1,
|
|
|
|
.tfs = 14, .tli = 10, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 2, .trfs = 5, .trp = 9, .tack = 2, .tss = 4,
|
|
|
|
},
|
|
|
|
{ .tcyc = 4, .t2cyc = 8, .tds = 1, .tdh = 1, .tdvs = 3, .tdvh = 1,
|
|
|
|
.tfs = 12, .tli = 10, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 2, .trfs = 4, .trp = 7, .tack = 2, .tss = 4,
|
|
|
|
},
|
|
|
|
{ .tcyc = 3, .t2cyc = 6, .tds = 1, .tdh = 1, .tdvs = 2, .tdvh = 1,
|
|
|
|
.tfs = 9, .tli = 7, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 2, .trfs = 4, .trp = 7, .tack = 2, .tss = 4,
|
|
|
|
},
|
|
|
|
{ .tcyc = 2, .t2cyc = 4, .tds = 1, .tdh = 1, .tdvs = 1, .tdvh = 1,
|
|
|
|
.tfs = 8, .tli = 8, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 2, .trfs = 4, .trp = 7, .tack = 2, .tss = 4,
|
|
|
|
},
|
|
|
|
{ .tcyc = 2, .t2cyc = 2, .tds = 1, .tdh = 1, .tdvs = 1, .tdvh = 1,
|
|
|
|
.tfs = 6, .tli = 5, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 2, .trfs = 4, .trp = 6, .tack = 2, .tss = 4,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udmaspec udmaspec132[6] = {
|
|
|
|
{ .tcyc = 15, .t2cyc = 31, .tds = 2, .tdh = 1, .tdvs = 10, .tdvh = 1,
|
|
|
|
.tfs = 30, .tli = 20, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
|
|
|
|
.tsr = 7, .trfs = 10, .trp = 22, .tack = 3, .tss = 7,
|
|
|
|
},
|
|
|
|
{ .tcyc = 10, .t2cyc = 21, .tds = 2, .tdh = 1, .tdvs = 7, .tdvh = 1,
|
|
|
|
.tfs = 27, .tli = 20, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
|
|
|
|
.tsr = 4, .trfs = 10, .trp = 17, .tack = 3, .tss = 7,
|
|
|
|
},
|
|
|
|
{ .tcyc = 6, .t2cyc = 12, .tds = 1, .tdh = 1, .tdvs = 5, .tdvh = 1,
|
|
|
|
.tfs = 23, .tli = 20, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
|
|
|
|
.tsr = 3, .trfs = 8, .trp = 14, .tack = 3, .tss = 7,
|
|
|
|
},
|
|
|
|
{ .tcyc = 7, .t2cyc = 12, .tds = 1, .tdh = 1, .tdvs = 3, .tdvh = 1,
|
|
|
|
.tfs = 15, .tli = 13, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
|
|
|
|
.tsr = 3, .trfs = 8, .trp = 14, .tack = 3, .tss = 7,
|
|
|
|
},
|
|
|
|
{ .tcyc = 2, .t2cyc = 5, .tds = 0, .tdh = 0, .tdvs = 1, .tdvh = 1,
|
|
|
|
.tfs = 16, .tli = 14, .tmli = 2, .taz = 1, .tzah = 2, .tenv = 2,
|
|
|
|
.tsr = 2, .trfs = 7, .trp = 13, .tack = 2, .tss = 6,
|
|
|
|
},
|
|
|
|
{ .tcyc = 3, .t2cyc = 6, .tds = 1, .tdh = 1, .tdvs = 1, .tdvh = 1,
|
|
|
|
.tfs = 12, .tli = 10, .tmli = 3, .taz = 2, .tzah = 3, .tenv = 3,
|
|
|
|
.tsr = 3, .trfs = 7, .trp = 12, .tack = 3, .tss = 7,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* ======================================================================== */
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
/* Bit definitions inside the registers */
|
|
|
|
#define MPC52xx_ATA_HOSTCONF_SMR 0x80000000UL /* State machine reset */
|
|
|
|
#define MPC52xx_ATA_HOSTCONF_FR 0x40000000UL /* FIFO Reset */
|
|
|
|
#define MPC52xx_ATA_HOSTCONF_IE 0x02000000UL /* Enable interrupt in PIO */
|
|
|
|
#define MPC52xx_ATA_HOSTCONF_IORDY 0x01000000UL /* Drive supports IORDY protocol */
|
|
|
|
|
|
|
|
#define MPC52xx_ATA_HOSTSTAT_TIP 0x80000000UL /* Transaction in progress */
|
|
|
|
#define MPC52xx_ATA_HOSTSTAT_UREP 0x40000000UL /* UDMA Read Extended Pause */
|
|
|
|
#define MPC52xx_ATA_HOSTSTAT_RERR 0x02000000UL /* Read Error */
|
|
|
|
#define MPC52xx_ATA_HOSTSTAT_WERR 0x01000000UL /* Write Error */
|
|
|
|
|
|
|
|
#define MPC52xx_ATA_FIFOSTAT_EMPTY 0x01 /* FIFO Empty */
|
2008-12-21 17:54:29 +08:00
|
|
|
#define MPC52xx_ATA_FIFOSTAT_ERROR 0x40 /* FIFO Error */
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
#define MPC52xx_ATA_DMAMODE_WRITE 0x01 /* Write DMA */
|
|
|
|
#define MPC52xx_ATA_DMAMODE_READ 0x02 /* Read DMA */
|
|
|
|
#define MPC52xx_ATA_DMAMODE_UDMA 0x04 /* UDMA enabled */
|
|
|
|
#define MPC52xx_ATA_DMAMODE_IE 0x08 /* Enable drive interrupt to CPU in DMA mode */
|
|
|
|
#define MPC52xx_ATA_DMAMODE_FE 0x10 /* FIFO Flush enable in Rx mode */
|
|
|
|
#define MPC52xx_ATA_DMAMODE_FR 0x20 /* FIFO Reset */
|
|
|
|
#define MPC52xx_ATA_DMAMODE_HUT 0x40 /* Host UDMA burst terminate */
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
#define MAX_DMA_BUFFERS 128
|
|
|
|
#define MAX_DMA_BUFFER_SIZE 0x20000u
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
/* Structure of the hardware registers */
|
|
|
|
struct mpc52xx_ata {
|
|
|
|
|
|
|
|
/* Host interface registers */
|
|
|
|
u32 config; /* ATA + 0x00 Host configuration */
|
|
|
|
u32 host_status; /* ATA + 0x04 Host controller status */
|
|
|
|
u32 pio1; /* ATA + 0x08 PIO Timing 1 */
|
|
|
|
u32 pio2; /* ATA + 0x0c PIO Timing 2 */
|
|
|
|
u32 mdma1; /* ATA + 0x10 MDMA Timing 1 */
|
|
|
|
u32 mdma2; /* ATA + 0x14 MDMA Timing 2 */
|
|
|
|
u32 udma1; /* ATA + 0x18 UDMA Timing 1 */
|
|
|
|
u32 udma2; /* ATA + 0x1c UDMA Timing 2 */
|
|
|
|
u32 udma3; /* ATA + 0x20 UDMA Timing 3 */
|
|
|
|
u32 udma4; /* ATA + 0x24 UDMA Timing 4 */
|
|
|
|
u32 udma5; /* ATA + 0x28 UDMA Timing 5 */
|
|
|
|
u32 share_cnt; /* ATA + 0x2c ATA share counter */
|
|
|
|
u32 reserved0[3];
|
|
|
|
|
|
|
|
/* FIFO registers */
|
|
|
|
u32 fifo_data; /* ATA + 0x3c */
|
|
|
|
u8 fifo_status_frame; /* ATA + 0x40 */
|
|
|
|
u8 fifo_status; /* ATA + 0x41 */
|
|
|
|
u16 reserved7[1];
|
|
|
|
u8 fifo_control; /* ATA + 0x44 */
|
|
|
|
u8 reserved8[5];
|
|
|
|
u16 fifo_alarm; /* ATA + 0x4a */
|
|
|
|
u16 reserved9;
|
|
|
|
u16 fifo_rdp; /* ATA + 0x4e */
|
|
|
|
u16 reserved10;
|
|
|
|
u16 fifo_wrp; /* ATA + 0x52 */
|
|
|
|
u16 reserved11;
|
|
|
|
u16 fifo_lfrdp; /* ATA + 0x56 */
|
|
|
|
u16 reserved12;
|
|
|
|
u16 fifo_lfwrp; /* ATA + 0x5a */
|
|
|
|
|
|
|
|
/* Drive TaskFile registers */
|
|
|
|
u8 tf_control; /* ATA + 0x5c TASKFILE Control/Alt Status */
|
|
|
|
u8 reserved13[3];
|
|
|
|
u16 tf_data; /* ATA + 0x60 TASKFILE Data */
|
|
|
|
u16 reserved14;
|
|
|
|
u8 tf_features; /* ATA + 0x64 TASKFILE Features/Error */
|
|
|
|
u8 reserved15[3];
|
|
|
|
u8 tf_sec_count; /* ATA + 0x68 TASKFILE Sector Count */
|
|
|
|
u8 reserved16[3];
|
|
|
|
u8 tf_sec_num; /* ATA + 0x6c TASKFILE Sector Number */
|
|
|
|
u8 reserved17[3];
|
|
|
|
u8 tf_cyl_low; /* ATA + 0x70 TASKFILE Cylinder Low */
|
|
|
|
u8 reserved18[3];
|
|
|
|
u8 tf_cyl_high; /* ATA + 0x74 TASKFILE Cylinder High */
|
|
|
|
u8 reserved19[3];
|
|
|
|
u8 tf_dev_head; /* ATA + 0x78 TASKFILE Device/Head */
|
|
|
|
u8 reserved20[3];
|
|
|
|
u8 tf_command; /* ATA + 0x7c TASKFILE Command/Status */
|
|
|
|
u8 dma_mode; /* ATA + 0x7d ATA Host DMA Mode configuration */
|
|
|
|
u8 reserved21[2];
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/* ======================================================================== */
|
|
|
|
/* Aux fns */
|
|
|
|
/* ======================================================================== */
|
|
|
|
|
|
|
|
|
|
|
|
/* MPC52xx low level hw control */
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_compute_pio_timings(struct mpc52xx_ata_priv *priv, int dev, int pio)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_timings *timing = &priv->timings[dev];
|
|
|
|
unsigned int ipb_period = priv->ipb_period;
|
|
|
|
unsigned int t0, t1, t2_8, t2_16, t2i, t4, ta;
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
if ((pio < 0) || (pio > 4))
|
2006-12-08 07:14:16 +08:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
t0 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t0[pio]);
|
|
|
|
t1 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t1[pio]);
|
|
|
|
t2_8 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t2_8[pio]);
|
|
|
|
t2_16 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t2_16[pio]);
|
|
|
|
t2i = CALC_CLKCYC(ipb_period, 1000 * ataspec_t2i[pio]);
|
|
|
|
t4 = CALC_CLKCYC(ipb_period, 1000 * ataspec_t4[pio]);
|
|
|
|
ta = CALC_CLKCYC(ipb_period, 1000 * ataspec_ta[pio]);
|
|
|
|
|
|
|
|
timing->pio1 = (t0 << 24) | (t2_8 << 16) | (t2_16 << 8) | (t2i);
|
|
|
|
timing->pio2 = (t4 << 24) | (t1 << 16) | (ta << 8);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
static int
|
|
|
|
mpc52xx_ata_compute_mdma_timings(struct mpc52xx_ata_priv *priv, int dev,
|
|
|
|
int speed)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_timings *t = &priv->timings[dev];
|
|
|
|
const struct mdmaspec *s = &priv->mdmaspec[speed];
|
|
|
|
|
|
|
|
if (speed < 0 || speed > 2)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
t->mdma1 = (s->t0M << 24) | (s->td << 16) | (s->tkw << 8) | (s->tm);
|
|
|
|
t->mdma2 = (s->th << 24) | (s->tj << 16) | (s->tn << 8);
|
|
|
|
t->using_udma = 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_compute_udma_timings(struct mpc52xx_ata_priv *priv, int dev,
|
|
|
|
int speed)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_timings *t = &priv->timings[dev];
|
|
|
|
const struct udmaspec *s = &priv->udmaspec[speed];
|
|
|
|
|
|
|
|
if (speed < 0 || speed > 2)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
t->udma1 = (s->t2cyc << 24) | (s->tcyc << 16) | (s->tds << 8) | s->tdh;
|
|
|
|
t->udma2 = (s->tdvs << 24) | (s->tdvh << 16) | (s->tfs << 8) | s->tli;
|
|
|
|
t->udma3 = (s->tmli << 24) | (s->taz << 16) | (s->tenv << 8) | s->tsr;
|
|
|
|
t->udma4 = (s->tss << 24) | (s->trfs << 16) | (s->trp << 8) | s->tack;
|
|
|
|
t->udma5 = (s->tzah << 24);
|
|
|
|
t->using_udma = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-12-08 07:14:16 +08:00
|
|
|
static void
|
|
|
|
mpc52xx_ata_apply_timings(struct mpc52xx_ata_priv *priv, int device)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata __iomem *regs = priv->ata_regs;
|
|
|
|
struct mpc52xx_ata_timings *timing = &priv->timings[device];
|
|
|
|
|
|
|
|
out_be32(®s->pio1, timing->pio1);
|
|
|
|
out_be32(®s->pio2, timing->pio2);
|
2008-12-21 17:54:29 +08:00
|
|
|
out_be32(®s->mdma1, timing->mdma1);
|
|
|
|
out_be32(®s->mdma2, timing->mdma2);
|
|
|
|
out_be32(®s->udma1, timing->udma1);
|
|
|
|
out_be32(®s->udma2, timing->udma2);
|
|
|
|
out_be32(®s->udma3, timing->udma3);
|
|
|
|
out_be32(®s->udma4, timing->udma4);
|
|
|
|
out_be32(®s->udma5, timing->udma5);
|
2006-12-08 07:14:16 +08:00
|
|
|
priv->csel = device;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_hw_init(struct mpc52xx_ata_priv *priv)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata __iomem *regs = priv->ata_regs;
|
|
|
|
int tslot;
|
|
|
|
|
|
|
|
/* Clear share_cnt (all sample code do this ...) */
|
|
|
|
out_be32(®s->share_cnt, 0);
|
|
|
|
|
|
|
|
/* Configure and reset host */
|
|
|
|
out_be32(®s->config,
|
|
|
|
MPC52xx_ATA_HOSTCONF_IE |
|
|
|
|
MPC52xx_ATA_HOSTCONF_IORDY |
|
|
|
|
MPC52xx_ATA_HOSTCONF_SMR |
|
|
|
|
MPC52xx_ATA_HOSTCONF_FR);
|
|
|
|
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
out_be32(®s->config,
|
|
|
|
MPC52xx_ATA_HOSTCONF_IE |
|
|
|
|
MPC52xx_ATA_HOSTCONF_IORDY);
|
|
|
|
|
|
|
|
/* Set the time slot to 1us */
|
|
|
|
tslot = CALC_CLKCYC(priv->ipb_period, 1000000);
|
2008-12-21 17:54:29 +08:00
|
|
|
out_be32(®s->share_cnt, tslot << 16);
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
/* Init timings to PIO0 */
|
|
|
|
memset(priv->timings, 0x00, 2*sizeof(struct mpc52xx_ata_timings));
|
|
|
|
|
|
|
|
mpc52xx_ata_compute_pio_timings(priv, 0, 0);
|
|
|
|
mpc52xx_ata_compute_pio_timings(priv, 1, 0);
|
|
|
|
|
|
|
|
mpc52xx_ata_apply_timings(priv, 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* ======================================================================== */
|
|
|
|
/* libata driver */
|
|
|
|
/* ======================================================================== */
|
|
|
|
|
|
|
|
static void
|
|
|
|
mpc52xx_ata_set_piomode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
int pio, rv;
|
|
|
|
|
|
|
|
pio = adev->pio_mode - XFER_PIO_0;
|
|
|
|
|
|
|
|
rv = mpc52xx_ata_compute_pio_timings(priv, adev->devno, pio);
|
|
|
|
|
|
|
|
if (rv) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(ap->dev, "error: invalid PIO mode: %d\n", pio);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
mpc52xx_ata_apply_timings(priv, adev->devno);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
mpc52xx_ata_set_dmamode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
int rv;
|
|
|
|
|
|
|
|
if (adev->dma_mode >= XFER_UDMA_0) {
|
|
|
|
int dma = adev->dma_mode - XFER_UDMA_0;
|
|
|
|
rv = mpc52xx_ata_compute_udma_timings(priv, adev->devno, dma);
|
|
|
|
} else {
|
|
|
|
int dma = adev->dma_mode - XFER_MW_DMA_0;
|
|
|
|
rv = mpc52xx_ata_compute_mdma_timings(priv, adev->devno, dma);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (rv) {
|
|
|
|
dev_alert(ap->dev,
|
|
|
|
"Trying to select invalid DMA mode %d\n",
|
|
|
|
adev->dma_mode);
|
2006-12-08 07:14:16 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
mpc52xx_ata_apply_timings(priv, adev->devno);
|
|
|
|
}
|
2008-12-21 17:54:29 +08:00
|
|
|
|
2006-12-08 07:14:16 +08:00
|
|
|
static void
|
|
|
|
mpc52xx_ata_dev_select(struct ata_port *ap, unsigned int device)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
|
|
|
|
if (device != priv->csel)
|
|
|
|
mpc52xx_ata_apply_timings(priv, device);
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
ata_sff_dev_select(ap, device);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_build_dmatable(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
struct bcom_ata_bd *bd;
|
|
|
|
unsigned int read = !(qc->tf.flags & ATA_TFLAG_WRITE), si;
|
|
|
|
struct scatterlist *sg;
|
|
|
|
int count = 0;
|
|
|
|
|
|
|
|
if (read)
|
|
|
|
bcom_ata_rx_prepare(priv->dmatsk);
|
|
|
|
else
|
|
|
|
bcom_ata_tx_prepare(priv->dmatsk);
|
|
|
|
|
|
|
|
for_each_sg(qc->sg, sg, qc->n_elem, si) {
|
|
|
|
dma_addr_t cur_addr = sg_dma_address(sg);
|
|
|
|
u32 cur_len = sg_dma_len(sg);
|
|
|
|
|
|
|
|
while (cur_len) {
|
|
|
|
unsigned int tc = min(cur_len, MAX_DMA_BUFFER_SIZE);
|
|
|
|
bd = (struct bcom_ata_bd *)
|
|
|
|
bcom_prepare_next_buffer(priv->dmatsk);
|
|
|
|
|
|
|
|
if (read) {
|
|
|
|
bd->status = tc;
|
|
|
|
bd->src_pa = (__force u32) priv->ata_regs_pa +
|
|
|
|
offsetof(struct mpc52xx_ata, fifo_data);
|
|
|
|
bd->dst_pa = (__force u32) cur_addr;
|
|
|
|
} else {
|
|
|
|
bd->status = tc;
|
|
|
|
bd->src_pa = (__force u32) cur_addr;
|
|
|
|
bd->dst_pa = (__force u32) priv->ata_regs_pa +
|
|
|
|
offsetof(struct mpc52xx_ata, fifo_data);
|
|
|
|
}
|
|
|
|
|
|
|
|
bcom_submit_next_buffer(priv->dmatsk, NULL);
|
|
|
|
|
|
|
|
cur_addr += tc;
|
|
|
|
cur_len -= tc;
|
|
|
|
count++;
|
|
|
|
|
|
|
|
if (count > MAX_DMA_BUFFERS) {
|
|
|
|
dev_alert(ap->dev, "dma table"
|
|
|
|
"too small\n");
|
|
|
|
goto use_pio_instead;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
use_pio_instead:
|
|
|
|
bcom_ata_reset_bd(priv->dmatsk);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
mpc52xx_bmdma_setup(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
struct mpc52xx_ata __iomem *regs = priv->ata_regs;
|
|
|
|
|
|
|
|
unsigned int read = !(qc->tf.flags & ATA_TFLAG_WRITE);
|
|
|
|
u8 dma_mode;
|
|
|
|
|
|
|
|
if (!mpc52xx_ata_build_dmatable(qc))
|
|
|
|
dev_alert(ap->dev, "%s: %i, return 1?\n",
|
|
|
|
__func__, __LINE__);
|
|
|
|
|
|
|
|
/* Check FIFO is OK... */
|
|
|
|
if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR)
|
|
|
|
dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
|
|
|
|
__func__, in_8(&priv->ata_regs->fifo_status));
|
|
|
|
|
|
|
|
if (read) {
|
|
|
|
dma_mode = MPC52xx_ATA_DMAMODE_IE | MPC52xx_ATA_DMAMODE_READ |
|
|
|
|
MPC52xx_ATA_DMAMODE_FE;
|
|
|
|
|
|
|
|
/* Setup FIFO if direction changed */
|
|
|
|
if (priv->mpc52xx_ata_dma_last_write != 0) {
|
|
|
|
priv->mpc52xx_ata_dma_last_write = 0;
|
|
|
|
|
|
|
|
/* Configure FIFO with granularity to 7 */
|
|
|
|
out_8(®s->fifo_control, 7);
|
|
|
|
out_be16(®s->fifo_alarm, 128);
|
|
|
|
|
|
|
|
/* Set FIFO Reset bit (FR) */
|
|
|
|
out_8(®s->dma_mode, MPC52xx_ATA_DMAMODE_FR);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
dma_mode = MPC52xx_ATA_DMAMODE_IE | MPC52xx_ATA_DMAMODE_WRITE;
|
|
|
|
|
|
|
|
/* Setup FIFO if direction changed */
|
|
|
|
if (priv->mpc52xx_ata_dma_last_write != 1) {
|
|
|
|
priv->mpc52xx_ata_dma_last_write = 1;
|
|
|
|
|
|
|
|
/* Configure FIFO with granularity to 4 */
|
|
|
|
out_8(®s->fifo_control, 4);
|
|
|
|
out_be16(®s->fifo_alarm, 128);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (priv->timings[qc->dev->devno].using_udma)
|
|
|
|
dma_mode |= MPC52xx_ATA_DMAMODE_UDMA;
|
|
|
|
|
|
|
|
out_8(®s->dma_mode, dma_mode);
|
|
|
|
priv->waiting_for_dma = ATA_DMA_ACTIVE;
|
|
|
|
|
|
|
|
ata_wait_idle(ap);
|
|
|
|
ap->ops->sff_exec_command(ap, &qc->tf);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
mpc52xx_bmdma_start(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
|
|
|
|
bcom_set_task_auto_start(priv->dmatsk->tasknum, priv->dmatsk->tasknum);
|
|
|
|
bcom_enable(priv->dmatsk);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
mpc52xx_bmdma_stop(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
|
|
|
|
bcom_disable(priv->dmatsk);
|
|
|
|
bcom_ata_reset_bd(priv->dmatsk);
|
|
|
|
priv->waiting_for_dma = 0;
|
|
|
|
|
|
|
|
/* Check FIFO is OK... */
|
|
|
|
if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR)
|
|
|
|
dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
|
|
|
|
__func__, in_8(&priv->ata_regs->fifo_status));
|
|
|
|
}
|
|
|
|
|
|
|
|
static u8
|
|
|
|
mpc52xx_bmdma_status(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_priv *priv = ap->host->private_data;
|
|
|
|
|
|
|
|
/* Check FIFO is OK... */
|
|
|
|
if (in_8(&priv->ata_regs->fifo_status) & MPC52xx_ATA_FIFOSTAT_ERROR) {
|
|
|
|
dev_alert(ap->dev, "%s: FIFO error detected: 0x%02x!\n",
|
|
|
|
__func__, in_8(&priv->ata_regs->fifo_status));
|
|
|
|
return priv->waiting_for_dma | ATA_DMA_ERR;
|
|
|
|
}
|
|
|
|
|
|
|
|
return priv->waiting_for_dma;
|
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t
|
|
|
|
mpc52xx_ata_task_irq(int irq, void *vpriv)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_priv *priv = vpriv;
|
|
|
|
while (bcom_buffer_done(priv->dmatsk))
|
|
|
|
bcom_retrieve_buffer(priv->dmatsk, NULL, NULL);
|
|
|
|
|
|
|
|
priv->waiting_for_dma |= ATA_DMA_INTR;
|
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
2006-12-08 07:14:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct scsi_host_template mpc52xx_ata_sht = {
|
2008-03-25 11:22:49 +08:00
|
|
|
ATA_PIO_SHT(DRV_NAME),
|
2006-12-08 07:14:16 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct ata_port_operations mpc52xx_ata_port_ops = {
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 11:22:49 +08:00
|
|
|
.inherits = &ata_sff_port_ops,
|
2008-04-07 21:47:16 +08:00
|
|
|
.sff_dev_select = mpc52xx_ata_dev_select,
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 11:22:49 +08:00
|
|
|
.set_piomode = mpc52xx_ata_set_piomode,
|
2008-12-21 17:54:29 +08:00
|
|
|
.set_dmamode = mpc52xx_ata_set_dmamode,
|
|
|
|
.bmdma_setup = mpc52xx_bmdma_setup,
|
|
|
|
.bmdma_start = mpc52xx_bmdma_start,
|
|
|
|
.bmdma_stop = mpc52xx_bmdma_stop,
|
|
|
|
.bmdma_status = mpc52xx_bmdma_status,
|
|
|
|
.qc_prep = ata_noop_qc_prep,
|
2006-12-08 07:14:16 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __devinit
|
2007-08-18 12:14:55 +08:00
|
|
|
mpc52xx_ata_init_one(struct device *dev, struct mpc52xx_ata_priv *priv,
|
2008-12-21 17:54:29 +08:00
|
|
|
unsigned long raw_ata_regs, int mwdma_mask, int udma_mask)
|
2006-12-08 07:14:16 +08:00
|
|
|
{
|
libata: convert the remaining PATA drivers to new init model
Convert pdc_adma, pata_cs5520, pata_isapnp, pata_ixp4xx_cf,
pata_legacy, pata_mpc52xx, pata_mpiix, pata_pcmcia, pata_pdc2027x,
pata_platform, pata_qdi, pata_scc and pata_winbond to new init model.
* init_one()'s now follow more consistent init order
* cs5520 now registers one host with two ports, not two hosts. If any
of the two ports are disabled, it's made dummy as other drivers do.
Tested pdc_adma and pata_legacy. Both are as broken as before. The
rest are compile tested only.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-04-17 22:44:08 +08:00
|
|
|
struct ata_host *host;
|
|
|
|
struct ata_port *ap;
|
|
|
|
struct ata_ioports *aio;
|
|
|
|
|
|
|
|
host = ata_host_alloc(dev, 1);
|
|
|
|
if (!host)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
ap = host->ports[0];
|
|
|
|
ap->flags |= ATA_FLAG_SLAVE_POSS;
|
2008-12-21 17:54:29 +08:00
|
|
|
ap->pio_mask = ATA_PIO4;
|
|
|
|
ap->mwdma_mask = mwdma_mask;
|
|
|
|
ap->udma_mask = udma_mask;
|
libata: convert the remaining PATA drivers to new init model
Convert pdc_adma, pata_cs5520, pata_isapnp, pata_ixp4xx_cf,
pata_legacy, pata_mpc52xx, pata_mpiix, pata_pcmcia, pata_pdc2027x,
pata_platform, pata_qdi, pata_scc and pata_winbond to new init model.
* init_one()'s now follow more consistent init order
* cs5520 now registers one host with two ports, not two hosts. If any
of the two ports are disabled, it's made dummy as other drivers do.
Tested pdc_adma and pata_legacy. Both are as broken as before. The
rest are compile tested only.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-04-17 22:44:08 +08:00
|
|
|
ap->ops = &mpc52xx_ata_port_ops;
|
|
|
|
host->private_data = priv;
|
|
|
|
|
|
|
|
aio = &ap->ioaddr;
|
2007-03-14 17:17:59 +08:00
|
|
|
aio->cmd_addr = NULL; /* Don't have a classic reg block */
|
2007-02-01 14:06:36 +08:00
|
|
|
aio->altstatus_addr = &priv->ata_regs->tf_control;
|
|
|
|
aio->ctl_addr = &priv->ata_regs->tf_control;
|
|
|
|
aio->data_addr = &priv->ata_regs->tf_data;
|
|
|
|
aio->error_addr = &priv->ata_regs->tf_features;
|
|
|
|
aio->feature_addr = &priv->ata_regs->tf_features;
|
|
|
|
aio->nsect_addr = &priv->ata_regs->tf_sec_count;
|
|
|
|
aio->lbal_addr = &priv->ata_regs->tf_sec_num;
|
|
|
|
aio->lbam_addr = &priv->ata_regs->tf_cyl_low;
|
|
|
|
aio->lbah_addr = &priv->ata_regs->tf_cyl_high;
|
|
|
|
aio->device_addr = &priv->ata_regs->tf_dev_head;
|
|
|
|
aio->status_addr = &priv->ata_regs->tf_command;
|
|
|
|
aio->command_addr = &priv->ata_regs->tf_command;
|
2006-12-08 07:14:16 +08:00
|
|
|
|
2007-08-18 12:14:55 +08:00
|
|
|
ata_port_desc(ap, "ata_regs 0x%lx", raw_ata_regs);
|
|
|
|
|
libata: convert the remaining PATA drivers to new init model
Convert pdc_adma, pata_cs5520, pata_isapnp, pata_ixp4xx_cf,
pata_legacy, pata_mpc52xx, pata_mpiix, pata_pcmcia, pata_pdc2027x,
pata_platform, pata_qdi, pata_scc and pata_winbond to new init model.
* init_one()'s now follow more consistent init order
* cs5520 now registers one host with two ports, not two hosts. If any
of the two ports are disabled, it's made dummy as other drivers do.
Tested pdc_adma and pata_legacy. Both are as broken as before. The
rest are compile tested only.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-04-17 22:44:08 +08:00
|
|
|
/* activate host */
|
2008-04-07 21:47:16 +08:00
|
|
|
return ata_host_activate(host, priv->ata_irq, ata_sff_interrupt, 0,
|
libata: convert the remaining PATA drivers to new init model
Convert pdc_adma, pata_cs5520, pata_isapnp, pata_ixp4xx_cf,
pata_legacy, pata_mpc52xx, pata_mpiix, pata_pcmcia, pata_pdc2027x,
pata_platform, pata_qdi, pata_scc and pata_winbond to new init model.
* init_one()'s now follow more consistent init order
* cs5520 now registers one host with two ports, not two hosts. If any
of the two ports are disabled, it's made dummy as other drivers do.
Tested pdc_adma and pata_legacy. Both are as broken as before. The
rest are compile tested only.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-04-17 22:44:08 +08:00
|
|
|
&mpc52xx_ata_sht);
|
2006-12-08 07:14:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct mpc52xx_ata_priv *
|
|
|
|
mpc52xx_ata_remove_one(struct device *dev)
|
|
|
|
{
|
|
|
|
struct ata_host *host = dev_get_drvdata(dev);
|
|
|
|
struct mpc52xx_ata_priv *priv = host->private_data;
|
|
|
|
|
2007-01-20 15:00:28 +08:00
|
|
|
ata_host_detach(host);
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
return priv;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* ======================================================================== */
|
|
|
|
/* OF Platform driver */
|
|
|
|
/* ======================================================================== */
|
|
|
|
|
|
|
|
static int __devinit
|
|
|
|
mpc52xx_ata_probe(struct of_device *op, const struct of_device_id *match)
|
|
|
|
{
|
|
|
|
unsigned int ipb_freq;
|
|
|
|
struct resource res_mem;
|
2008-12-21 17:54:29 +08:00
|
|
|
int ata_irq = 0;
|
2007-01-20 15:00:28 +08:00
|
|
|
struct mpc52xx_ata __iomem *ata_regs;
|
2008-12-21 17:54:29 +08:00
|
|
|
struct mpc52xx_ata_priv *priv = NULL;
|
|
|
|
int rv, ret, task_irq = 0;
|
|
|
|
int mwdma_mask = 0, udma_mask = 0;
|
|
|
|
const __be32 *prop;
|
|
|
|
int proplen;
|
|
|
|
struct bcom_task *dmatsk = NULL;
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
/* Get ipb frequency */
|
2009-06-17 14:30:22 +08:00
|
|
|
ipb_freq = mpc5xxx_get_bus_frequency(op->node);
|
2006-12-08 07:14:16 +08:00
|
|
|
if (!ipb_freq) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(&op->dev, "could not determine IPB bus frequency\n");
|
2006-12-08 07:14:16 +08:00
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
/* Get device base address from device tree, request the region
|
|
|
|
* and ioremap it. */
|
2006-12-08 07:14:16 +08:00
|
|
|
rv = of_address_to_resource(op->node, 0, &res_mem);
|
|
|
|
if (rv) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(&op->dev, "could not determine device base address\n");
|
2006-12-08 07:14:16 +08:00
|
|
|
return rv;
|
|
|
|
}
|
|
|
|
|
2007-01-20 15:00:28 +08:00
|
|
|
if (!devm_request_mem_region(&op->dev, res_mem.start,
|
2008-12-21 17:54:29 +08:00
|
|
|
sizeof(*ata_regs), DRV_NAME)) {
|
|
|
|
dev_err(&op->dev, "error requesting register region\n");
|
|
|
|
return -EBUSY;
|
2006-12-08 07:14:16 +08:00
|
|
|
}
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
ata_regs = devm_ioremap(&op->dev, res_mem.start, sizeof(*ata_regs));
|
2006-12-08 07:14:16 +08:00
|
|
|
if (!ata_regs) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(&op->dev, "error mapping device registers\n");
|
2006-12-08 07:14:16 +08:00
|
|
|
rv = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
/*
|
|
|
|
* By default, all DMA modes are disabled for the MPC5200. Some
|
|
|
|
* boards don't have the required signals routed to make DMA work.
|
|
|
|
* Also, the MPC5200B has a silicon bug that causes data corruption
|
|
|
|
* with UDMA if it is used at the same time as the LocalPlus bus.
|
|
|
|
*
|
|
|
|
* Instead of trying to guess what modes are usable, check the
|
|
|
|
* ATA device tree node to find out what DMA modes work on the board.
|
|
|
|
* UDMA/MWDMA modes can also be forced by adding "libata.force=<mode>"
|
|
|
|
* to the kernel boot parameters.
|
|
|
|
*
|
|
|
|
* The MPC5200 ATA controller supports MWDMA modes 0, 1 and 2 and
|
|
|
|
* UDMA modes 0, 1 and 2.
|
|
|
|
*/
|
|
|
|
prop = of_get_property(op->node, "mwdma-mode", &proplen);
|
|
|
|
if ((prop) && (proplen >= 4))
|
2009-03-15 04:38:24 +08:00
|
|
|
mwdma_mask = ATA_MWDMA2 & ((1 << (*prop + 1)) - 1);
|
2008-12-21 17:54:29 +08:00
|
|
|
prop = of_get_property(op->node, "udma-mode", &proplen);
|
|
|
|
if ((prop) && (proplen >= 4))
|
2009-03-15 04:38:24 +08:00
|
|
|
udma_mask = ATA_UDMA2 & ((1 << (*prop + 1)) - 1);
|
2008-12-21 17:54:29 +08:00
|
|
|
|
|
|
|
ata_irq = irq_of_parse_and_map(op->node, 0);
|
|
|
|
if (ata_irq == NO_IRQ) {
|
|
|
|
dev_err(&op->dev, "error mapping irq\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2006-12-08 07:14:16 +08:00
|
|
|
/* Prepare our private structure */
|
2008-12-21 17:54:29 +08:00
|
|
|
priv = devm_kzalloc(&op->dev, sizeof(*priv), GFP_ATOMIC);
|
2006-12-08 07:14:16 +08:00
|
|
|
if (!priv) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(&op->dev, "error allocating private structure\n");
|
2006-12-08 07:14:16 +08:00
|
|
|
rv = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->ipb_period = 1000000000 / (ipb_freq / 1000);
|
|
|
|
priv->ata_regs = ata_regs;
|
2008-12-21 17:54:29 +08:00
|
|
|
priv->ata_regs_pa = res_mem.start;
|
2006-12-08 07:14:16 +08:00
|
|
|
priv->ata_irq = ata_irq;
|
|
|
|
priv->csel = -1;
|
2008-12-21 17:54:29 +08:00
|
|
|
priv->mpc52xx_ata_dma_last_write = -1;
|
|
|
|
|
|
|
|
if (ipb_freq/1000000 == 66) {
|
|
|
|
priv->mdmaspec = mdmaspec66;
|
|
|
|
priv->udmaspec = udmaspec66;
|
|
|
|
} else {
|
|
|
|
priv->mdmaspec = mdmaspec132;
|
|
|
|
priv->udmaspec = udmaspec132;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Allocate a BestComm task for DMA */
|
|
|
|
dmatsk = bcom_ata_init(MAX_DMA_BUFFERS, MAX_DMA_BUFFER_SIZE);
|
|
|
|
if (!dmatsk) {
|
|
|
|
dev_err(&op->dev, "bestcomm initialization failed\n");
|
|
|
|
rv = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
task_irq = bcom_get_task_irq(dmatsk);
|
|
|
|
ret = request_irq(task_irq, &mpc52xx_ata_task_irq, IRQF_DISABLED,
|
|
|
|
"ATA task", priv);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&op->dev, "error requesting DMA IRQ\n");
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
priv->dmatsk = dmatsk;
|
2006-12-08 07:14:16 +08:00
|
|
|
|
|
|
|
/* Init the hw */
|
|
|
|
rv = mpc52xx_ata_hw_init(priv);
|
|
|
|
if (rv) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(&op->dev, "error initializing hardware\n");
|
2006-12-08 07:14:16 +08:00
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Register ourselves to libata */
|
2008-12-21 17:54:29 +08:00
|
|
|
rv = mpc52xx_ata_init_one(&op->dev, priv, res_mem.start,
|
|
|
|
mwdma_mask, udma_mask);
|
2006-12-08 07:14:16 +08:00
|
|
|
if (rv) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(&op->dev, "error registering with ATA layer\n");
|
|
|
|
goto err;
|
2006-12-08 07:14:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
err:
|
|
|
|
devm_release_mem_region(&op->dev, res_mem.start, sizeof(*ata_regs));
|
|
|
|
if (ata_irq)
|
|
|
|
irq_dispose_mapping(ata_irq);
|
|
|
|
if (task_irq)
|
|
|
|
irq_dispose_mapping(task_irq);
|
|
|
|
if (dmatsk)
|
|
|
|
bcom_ata_release(dmatsk);
|
|
|
|
if (ata_regs)
|
|
|
|
devm_iounmap(&op->dev, ata_regs);
|
|
|
|
if (priv)
|
|
|
|
devm_kfree(&op->dev, priv);
|
2006-12-08 07:14:16 +08:00
|
|
|
return rv;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_remove(struct of_device *op)
|
|
|
|
{
|
|
|
|
struct mpc52xx_ata_priv *priv;
|
2008-12-21 17:54:29 +08:00
|
|
|
int task_irq;
|
2006-12-08 07:14:16 +08:00
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
/* Deregister the ATA interface */
|
2006-12-08 07:14:16 +08:00
|
|
|
priv = mpc52xx_ata_remove_one(&op->dev);
|
2008-12-21 17:54:29 +08:00
|
|
|
|
|
|
|
/* Clean up DMA */
|
|
|
|
task_irq = bcom_get_task_irq(priv->dmatsk);
|
|
|
|
irq_dispose_mapping(task_irq);
|
|
|
|
bcom_ata_release(priv->dmatsk);
|
2006-12-08 07:14:16 +08:00
|
|
|
irq_dispose_mapping(priv->ata_irq);
|
|
|
|
|
2008-12-21 17:54:29 +08:00
|
|
|
/* Clear up IO allocations */
|
|
|
|
devm_iounmap(&op->dev, priv->ata_regs);
|
|
|
|
devm_release_mem_region(&op->dev, priv->ata_regs_pa,
|
|
|
|
sizeof(*priv->ata_regs));
|
|
|
|
devm_kfree(&op->dev, priv);
|
|
|
|
|
2006-12-08 07:14:16 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_suspend(struct of_device *op, pm_message_t state)
|
|
|
|
{
|
2007-07-03 16:27:38 +08:00
|
|
|
struct ata_host *host = dev_get_drvdata(&op->dev);
|
|
|
|
|
|
|
|
return ata_host_suspend(host, state);
|
2006-12-08 07:14:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
mpc52xx_ata_resume(struct of_device *op)
|
|
|
|
{
|
2007-07-03 16:27:38 +08:00
|
|
|
struct ata_host *host = dev_get_drvdata(&op->dev);
|
|
|
|
struct mpc52xx_ata_priv *priv = host->private_data;
|
|
|
|
int rv;
|
|
|
|
|
|
|
|
rv = mpc52xx_ata_hw_init(priv);
|
|
|
|
if (rv) {
|
2008-12-21 17:54:29 +08:00
|
|
|
dev_err(host->dev, "error initializing hardware\n");
|
2007-07-03 16:27:38 +08:00
|
|
|
return rv;
|
|
|
|
}
|
|
|
|
|
|
|
|
ata_host_resume(host);
|
|
|
|
|
|
|
|
return 0;
|
2006-12-08 07:14:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
static struct of_device_id mpc52xx_ata_of_match[] = {
|
2008-01-25 13:25:31 +08:00
|
|
|
{ .compatible = "fsl,mpc5200-ata", },
|
|
|
|
{ .compatible = "mpc5200-ata", },
|
2006-12-08 07:14:16 +08:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
static struct of_platform_driver mpc52xx_ata_of_platform_driver = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.match_table = mpc52xx_ata_of_match,
|
|
|
|
.probe = mpc52xx_ata_probe,
|
|
|
|
.remove = mpc52xx_ata_remove,
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
.suspend = mpc52xx_ata_suspend,
|
|
|
|
.resume = mpc52xx_ata_resume,
|
|
|
|
#endif
|
|
|
|
.driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/* ======================================================================== */
|
|
|
|
/* Module */
|
|
|
|
/* ======================================================================== */
|
|
|
|
|
|
|
|
static int __init
|
|
|
|
mpc52xx_ata_init(void)
|
|
|
|
{
|
|
|
|
printk(KERN_INFO "ata: MPC52xx IDE/ATA libata driver\n");
|
|
|
|
return of_register_platform_driver(&mpc52xx_ata_of_platform_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit
|
|
|
|
mpc52xx_ata_exit(void)
|
|
|
|
{
|
|
|
|
of_unregister_platform_driver(&mpc52xx_ata_of_platform_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(mpc52xx_ata_init);
|
|
|
|
module_exit(mpc52xx_ata_exit);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
|
|
|
|
MODULE_DESCRIPTION("Freescale MPC52xx IDE/ATA libata driver");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(of, mpc52xx_ata_of_match);
|
|
|
|
|