2018-08-22 06:02:17 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2017-06-21 22:00:29 +08:00
|
|
|
/*
|
|
|
|
* DMA support for Internal DMAC with SDHI SD/SDIO controller
|
|
|
|
*
|
2019-03-15 06:54:41 +08:00
|
|
|
* Copyright (C) 2016-19 Renesas Electronics Corporation
|
2017-06-21 22:00:29 +08:00
|
|
|
* Copyright (C) 2016-17 Horms Solutions, Simon Horman
|
2019-03-15 06:54:41 +08:00
|
|
|
* Copyright (C) 2018-19 Sang Engineering, Wolfram Sang
|
2017-06-21 22:00:29 +08:00
|
|
|
*/
|
|
|
|
|
2018-04-19 02:20:57 +08:00
|
|
|
#include <linux/bitops.h>
|
2017-06-21 22:00:29 +08:00
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/io-64-nonatomic-hi-lo.h>
|
|
|
|
#include <linux/mfd/tmio.h>
|
|
|
|
#include <linux/mmc/host.h>
|
|
|
|
#include <linux/mod_devicetable.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pagemap.h>
|
|
|
|
#include <linux/scatterlist.h>
|
2017-08-02 20:48:42 +08:00
|
|
|
#include <linux/sys_soc.h>
|
2017-06-21 22:00:29 +08:00
|
|
|
|
|
|
|
#include "renesas_sdhi.h"
|
|
|
|
#include "tmio_mmc.h"
|
|
|
|
|
|
|
|
#define DM_CM_DTRAN_MODE 0x820
|
|
|
|
#define DM_CM_DTRAN_CTRL 0x828
|
|
|
|
#define DM_CM_RST 0x830
|
|
|
|
#define DM_CM_INFO1 0x840
|
|
|
|
#define DM_CM_INFO1_MASK 0x848
|
|
|
|
#define DM_CM_INFO2 0x850
|
|
|
|
#define DM_CM_INFO2_MASK 0x858
|
|
|
|
#define DM_DTRAN_ADDR 0x880
|
|
|
|
|
|
|
|
/* DM_CM_DTRAN_MODE */
|
|
|
|
#define DTRAN_MODE_CH_NUM_CH0 0 /* "downstream" = for write commands */
|
2018-08-18 04:19:02 +08:00
|
|
|
#define DTRAN_MODE_CH_NUM_CH1 BIT(16) /* "upstream" = for read commands */
|
|
|
|
#define DTRAN_MODE_BUS_WIDTH (BIT(5) | BIT(4))
|
2018-10-25 06:23:00 +08:00
|
|
|
#define DTRAN_MODE_ADDR_MODE BIT(0) /* 1 = Increment address, 0 = Fixed */
|
2017-06-21 22:00:29 +08:00
|
|
|
|
|
|
|
/* DM_CM_DTRAN_CTRL */
|
|
|
|
#define DTRAN_CTRL_DM_START BIT(0)
|
|
|
|
|
|
|
|
/* DM_CM_RST */
|
|
|
|
#define RST_DTRANRST1 BIT(9)
|
|
|
|
#define RST_DTRANRST0 BIT(8)
|
2018-08-23 02:28:01 +08:00
|
|
|
#define RST_RESERVED_BITS GENMASK_ULL(31, 0)
|
2017-06-21 22:00:29 +08:00
|
|
|
|
|
|
|
/* DM_CM_INFO1 and DM_CM_INFO1_MASK */
|
|
|
|
#define INFO1_CLEAR 0
|
2018-08-23 02:22:26 +08:00
|
|
|
#define INFO1_MASK_CLEAR GENMASK_ULL(31, 0)
|
2017-06-21 22:00:29 +08:00
|
|
|
#define INFO1_DTRANEND1 BIT(17)
|
|
|
|
#define INFO1_DTRANEND0 BIT(16)
|
|
|
|
|
|
|
|
/* DM_CM_INFO2 and DM_CM_INFO2_MASK */
|
2018-08-23 02:22:26 +08:00
|
|
|
#define INFO2_MASK_CLEAR GENMASK_ULL(31, 0)
|
2017-06-21 22:00:29 +08:00
|
|
|
#define INFO2_DTRANERR1 BIT(17)
|
|
|
|
#define INFO2_DTRANERR0 BIT(16)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Specification of this driver:
|
|
|
|
* - host->chan_{rx,tx} will be used as a flag of enabling/disabling the dma
|
|
|
|
* - Since this SDHI DMAC register set has 16 but 32-bit width, we
|
|
|
|
* need a custom accessor.
|
|
|
|
*/
|
|
|
|
|
2018-04-19 02:20:57 +08:00
|
|
|
static unsigned long global_flags;
|
|
|
|
/*
|
|
|
|
* Workaround for avoiding to use RX DMAC by multiple channels.
|
|
|
|
* On R-Car H3 ES1.* and M3-W ES1.0, when multiple SDHI channels use
|
|
|
|
* RX DMAC simultaneously, sometimes hundreds of bytes data are not
|
|
|
|
* stored into the system memory even if the DMAC interrupt happened.
|
|
|
|
* So, this driver then uses one RX DMAC channel only.
|
|
|
|
*/
|
|
|
|
#define SDHI_INTERNAL_DMAC_ONE_RX_ONLY 0
|
|
|
|
#define SDHI_INTERNAL_DMAC_RX_IN_USE 1
|
|
|
|
|
2018-10-25 06:23:00 +08:00
|
|
|
/* RZ/A2 does not have the ADRR_MODE bit */
|
|
|
|
#define SDHI_INTERNAL_DMAC_ADDR_MODE_FIXED_ONLY 2
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
/* Definitions for sampling clocks */
|
|
|
|
static struct renesas_sdhi_scc rcar_gen3_scc_taps[] = {
|
|
|
|
{
|
|
|
|
.clk_rate = 0,
|
|
|
|
.tap = 0x00000300,
|
2019-02-09 03:30:02 +08:00
|
|
|
.tap_hs400 = 0x00000704,
|
2017-06-21 22:00:29 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-10-25 06:23:00 +08:00
|
|
|
static const struct renesas_sdhi_of_data of_rza2_compatible = {
|
|
|
|
.tmio_flags = TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
|
|
|
|
TMIO_MMC_HAVE_CBSY,
|
|
|
|
.tmio_ocr_mask = MMC_VDD_32_33,
|
|
|
|
.capabilities = MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
|
|
|
|
MMC_CAP_CMD23,
|
|
|
|
.bus_shift = 2,
|
|
|
|
.scc_offset = 0 - 0x1000,
|
|
|
|
.taps = rcar_gen3_scc_taps,
|
|
|
|
.taps_num = ARRAY_SIZE(rcar_gen3_scc_taps),
|
2019-03-15 06:31:30 +08:00
|
|
|
/* DMAC can handle 32bit blk count but only 1 segment */
|
|
|
|
.max_blk_count = UINT_MAX / TMIO_MAX_BLK_SIZE,
|
2018-10-25 06:23:00 +08:00
|
|
|
.max_segs = 1,
|
|
|
|
};
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
static const struct renesas_sdhi_of_data of_rcar_gen3_compatible = {
|
2018-01-18 00:28:07 +08:00
|
|
|
.tmio_flags = TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
|
|
|
|
TMIO_MMC_HAVE_CBSY | TMIO_MMC_MIN_RCAR2,
|
2017-06-21 22:00:29 +08:00
|
|
|
.capabilities = MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
|
|
|
|
MMC_CAP_CMD23,
|
2018-06-01 19:00:37 +08:00
|
|
|
.capabilities2 = MMC_CAP2_NO_WRITE_PROTECT,
|
2017-06-21 22:00:29 +08:00
|
|
|
.bus_shift = 2,
|
|
|
|
.scc_offset = 0x1000,
|
|
|
|
.taps = rcar_gen3_scc_taps,
|
|
|
|
.taps_num = ARRAY_SIZE(rcar_gen3_scc_taps),
|
2019-03-15 06:31:30 +08:00
|
|
|
/* DMAC can handle 32bit blk count but only 1 segment */
|
|
|
|
.max_blk_count = UINT_MAX / TMIO_MAX_BLK_SIZE,
|
2017-06-21 22:00:29 +08:00
|
|
|
.max_segs = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id renesas_sdhi_internal_dmac_of_match[] = {
|
2018-10-25 06:23:00 +08:00
|
|
|
{ .compatible = "renesas,sdhi-r7s9210", .data = &of_rza2_compatible, },
|
2018-10-08 16:51:49 +08:00
|
|
|
{ .compatible = "renesas,sdhi-mmc-r8a77470", .data = &of_rcar_gen3_compatible, },
|
2018-11-29 00:18:28 +08:00
|
|
|
{ .compatible = "renesas,sdhi-r8a7795", .data = &of_rcar_gen3_compatible, },
|
|
|
|
{ .compatible = "renesas,sdhi-r8a7796", .data = &of_rcar_gen3_compatible, },
|
2017-10-18 15:00:23 +08:00
|
|
|
{ .compatible = "renesas,rcar-gen3-sdhi", .data = &of_rcar_gen3_compatible, },
|
2017-06-21 22:00:29 +08:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, renesas_sdhi_internal_dmac_of_match);
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(struct tmio_mmc_host *host,
|
|
|
|
int addr, u64 val)
|
|
|
|
{
|
|
|
|
writeq(val, host->ctl + addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_enable_dma(struct tmio_mmc_host *host, bool enable)
|
|
|
|
{
|
2017-11-25 00:24:47 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
if (!host->chan_tx || !host->chan_rx)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!enable)
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_INFO1,
|
|
|
|
INFO1_CLEAR);
|
|
|
|
|
2017-11-25 00:24:47 +08:00
|
|
|
if (priv->dma_priv.enable)
|
|
|
|
priv->dma_priv.enable(host, enable);
|
2017-06-21 22:00:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_abort_dma(struct tmio_mmc_host *host) {
|
|
|
|
u64 val = RST_DTRANRST1 | RST_DTRANRST0;
|
|
|
|
|
|
|
|
renesas_sdhi_internal_dmac_enable_dma(host, false);
|
|
|
|
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_RST,
|
|
|
|
RST_RESERVED_BITS & ~val);
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_RST,
|
|
|
|
RST_RESERVED_BITS | val);
|
|
|
|
|
2018-06-29 18:01:45 +08:00
|
|
|
clear_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags);
|
2018-04-19 02:20:57 +08:00
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
renesas_sdhi_internal_dmac_enable_dma(host, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_dataend_dma(struct tmio_mmc_host *host) {
|
2017-11-25 00:24:48 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
|
|
|
|
|
|
|
tasklet_schedule(&priv->dma_priv.dma_complete);
|
2017-06-21 22:00:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_start_dma(struct tmio_mmc_host *host,
|
|
|
|
struct mmc_data *data)
|
|
|
|
{
|
|
|
|
struct scatterlist *sg = host->sg_ptr;
|
2018-10-25 06:23:00 +08:00
|
|
|
u32 dtran_mode = DTRAN_MODE_BUS_WIDTH;
|
|
|
|
|
|
|
|
if (!test_bit(SDHI_INTERNAL_DMAC_ADDR_MODE_FIXED_ONLY, &global_flags))
|
|
|
|
dtran_mode |= DTRAN_MODE_ADDR_MODE;
|
2017-06-21 22:00:29 +08:00
|
|
|
|
2018-04-19 02:20:59 +08:00
|
|
|
if (!dma_map_sg(&host->pdev->dev, sg, host->sg_len,
|
|
|
|
mmc_get_dma_dir(data)))
|
|
|
|
goto force_pio;
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
/* This DMAC cannot handle if buffer is not 8-bytes alignment */
|
2018-06-29 18:01:44 +08:00
|
|
|
if (!IS_ALIGNED(sg_dma_address(sg), 8))
|
|
|
|
goto force_pio_with_unmap;
|
2017-06-21 22:00:29 +08:00
|
|
|
|
|
|
|
if (data->flags & MMC_DATA_READ) {
|
|
|
|
dtran_mode |= DTRAN_MODE_CH_NUM_CH1;
|
2018-04-19 02:20:57 +08:00
|
|
|
if (test_bit(SDHI_INTERNAL_DMAC_ONE_RX_ONLY, &global_flags) &&
|
|
|
|
test_and_set_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags))
|
2018-06-29 18:01:44 +08:00
|
|
|
goto force_pio_with_unmap;
|
2017-06-21 22:00:29 +08:00
|
|
|
} else {
|
|
|
|
dtran_mode |= DTRAN_MODE_CH_NUM_CH0;
|
|
|
|
}
|
|
|
|
|
|
|
|
renesas_sdhi_internal_dmac_enable_dma(host, true);
|
|
|
|
|
|
|
|
/* set dma parameters */
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_DTRAN_MODE,
|
|
|
|
dtran_mode);
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_DTRAN_ADDR,
|
2018-04-19 02:20:58 +08:00
|
|
|
sg_dma_address(sg));
|
2017-10-20 11:12:42 +08:00
|
|
|
|
2018-10-12 23:03:08 +08:00
|
|
|
host->dma_on = true;
|
|
|
|
|
2017-10-20 11:12:42 +08:00
|
|
|
return;
|
|
|
|
|
2018-06-29 18:01:44 +08:00
|
|
|
force_pio_with_unmap:
|
|
|
|
dma_unmap_sg(&host->pdev->dev, sg, host->sg_len, mmc_get_dma_dir(data));
|
|
|
|
|
2017-10-20 11:12:42 +08:00
|
|
|
force_pio:
|
|
|
|
renesas_sdhi_internal_dmac_enable_dma(host, false);
|
2017-06-21 22:00:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void renesas_sdhi_internal_dmac_issue_tasklet_fn(unsigned long arg)
|
|
|
|
{
|
|
|
|
struct tmio_mmc_host *host = (struct tmio_mmc_host *)arg;
|
|
|
|
|
|
|
|
tmio_mmc_enable_mmc_irqs(host, TMIO_STAT_DATAEND);
|
|
|
|
|
|
|
|
/* start the DMAC */
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_DTRAN_CTRL,
|
|
|
|
DTRAN_CTRL_DM_START);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void renesas_sdhi_internal_dmac_complete_tasklet_fn(unsigned long arg)
|
|
|
|
{
|
|
|
|
struct tmio_mmc_host *host = (struct tmio_mmc_host *)arg;
|
|
|
|
enum dma_data_direction dir;
|
|
|
|
|
|
|
|
spin_lock_irq(&host->lock);
|
|
|
|
|
|
|
|
if (!host->data)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
if (host->data->flags & MMC_DATA_READ)
|
|
|
|
dir = DMA_FROM_DEVICE;
|
|
|
|
else
|
|
|
|
dir = DMA_TO_DEVICE;
|
|
|
|
|
|
|
|
renesas_sdhi_internal_dmac_enable_dma(host, false);
|
|
|
|
dma_unmap_sg(&host->pdev->dev, host->sg_ptr, host->sg_len, dir);
|
|
|
|
|
2018-04-19 02:20:57 +08:00
|
|
|
if (dir == DMA_FROM_DEVICE)
|
|
|
|
clear_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags);
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
tmio_mmc_do_data_irq(host);
|
|
|
|
out:
|
|
|
|
spin_unlock_irq(&host->lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_request_dma(struct tmio_mmc_host *host,
|
|
|
|
struct tmio_mmc_data *pdata)
|
|
|
|
{
|
2017-11-25 00:24:48 +08:00
|
|
|
struct renesas_sdhi *priv = host_to_priv(host);
|
|
|
|
|
2018-08-23 02:22:26 +08:00
|
|
|
/* Disable DMAC interrupts, we don't use them */
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_INFO1_MASK,
|
|
|
|
INFO1_MASK_CLEAR);
|
|
|
|
renesas_sdhi_internal_dmac_dm_write(host, DM_CM_INFO2_MASK,
|
|
|
|
INFO2_MASK_CLEAR);
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
/* Each value is set to non-zero to assume "enabling" each DMA */
|
|
|
|
host->chan_rx = host->chan_tx = (void *)0xdeadbeaf;
|
|
|
|
|
2017-11-25 00:24:48 +08:00
|
|
|
tasklet_init(&priv->dma_priv.dma_complete,
|
2017-06-21 22:00:29 +08:00
|
|
|
renesas_sdhi_internal_dmac_complete_tasklet_fn,
|
|
|
|
(unsigned long)host);
|
|
|
|
tasklet_init(&host->dma_issue,
|
|
|
|
renesas_sdhi_internal_dmac_issue_tasklet_fn,
|
|
|
|
(unsigned long)host);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
renesas_sdhi_internal_dmac_release_dma(struct tmio_mmc_host *host)
|
|
|
|
{
|
|
|
|
/* Each value is set to zero to assume "disabling" each DMA */
|
|
|
|
host->chan_rx = host->chan_tx = NULL;
|
|
|
|
}
|
|
|
|
|
2017-08-08 04:15:03 +08:00
|
|
|
static const struct tmio_mmc_dma_ops renesas_sdhi_internal_dmac_dma_ops = {
|
2017-06-21 22:00:29 +08:00
|
|
|
.start = renesas_sdhi_internal_dmac_start_dma,
|
|
|
|
.enable = renesas_sdhi_internal_dmac_enable_dma,
|
|
|
|
.request = renesas_sdhi_internal_dmac_request_dma,
|
|
|
|
.release = renesas_sdhi_internal_dmac_release_dma,
|
|
|
|
.abort = renesas_sdhi_internal_dmac_abort_dma,
|
|
|
|
.dataend = renesas_sdhi_internal_dmac_dataend_dma,
|
|
|
|
};
|
|
|
|
|
2017-08-02 20:48:42 +08:00
|
|
|
/*
|
|
|
|
* Whitelist of specific R-Car Gen3 SoC ES versions to use this DMAC
|
|
|
|
* implementation as others may use a different implementation.
|
|
|
|
*/
|
2018-10-08 16:51:49 +08:00
|
|
|
static const struct soc_device_attribute soc_whitelist[] = {
|
2018-04-19 02:21:00 +08:00
|
|
|
/* specific ones */
|
2018-10-25 06:23:00 +08:00
|
|
|
{ .soc_id = "r7s9210",
|
|
|
|
.data = (void *)BIT(SDHI_INTERNAL_DMAC_ADDR_MODE_FIXED_ONLY) },
|
2018-04-19 02:20:57 +08:00
|
|
|
{ .soc_id = "r8a7795", .revision = "ES1.*",
|
|
|
|
.data = (void *)BIT(SDHI_INTERNAL_DMAC_ONE_RX_ONLY) },
|
|
|
|
{ .soc_id = "r8a7796", .revision = "ES1.0",
|
|
|
|
.data = (void *)BIT(SDHI_INTERNAL_DMAC_ONE_RX_ONLY) },
|
2018-04-19 02:21:00 +08:00
|
|
|
/* generic ones */
|
2018-08-14 20:34:33 +08:00
|
|
|
{ .soc_id = "r8a774a1" },
|
2018-12-14 04:22:27 +08:00
|
|
|
{ .soc_id = "r8a774c0" },
|
2018-10-08 16:51:49 +08:00
|
|
|
{ .soc_id = "r8a77470" },
|
2018-04-19 02:21:00 +08:00
|
|
|
{ .soc_id = "r8a7795" },
|
|
|
|
{ .soc_id = "r8a7796" },
|
2018-05-09 20:38:48 +08:00
|
|
|
{ .soc_id = "r8a77965" },
|
2018-08-19 02:08:26 +08:00
|
|
|
{ .soc_id = "r8a77970" },
|
2018-04-20 04:07:44 +08:00
|
|
|
{ .soc_id = "r8a77980" },
|
2018-11-06 05:39:35 +08:00
|
|
|
{ .soc_id = "r8a77990" },
|
2018-04-19 02:21:00 +08:00
|
|
|
{ .soc_id = "r8a77995" },
|
2018-04-19 02:20:57 +08:00
|
|
|
{ /* sentinel */ }
|
2017-08-02 20:48:42 +08:00
|
|
|
};
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
static int renesas_sdhi_internal_dmac_probe(struct platform_device *pdev)
|
|
|
|
{
|
2018-10-08 16:51:49 +08:00
|
|
|
const struct soc_device_attribute *soc = soc_device_match(soc_whitelist);
|
2018-09-13 22:47:08 +08:00
|
|
|
struct device *dev = &pdev->dev;
|
2018-04-19 02:20:57 +08:00
|
|
|
|
|
|
|
if (!soc)
|
2017-08-02 20:48:42 +08:00
|
|
|
return -ENODEV;
|
|
|
|
|
2018-04-19 02:20:57 +08:00
|
|
|
global_flags |= (unsigned long)soc->data;
|
|
|
|
|
2018-09-13 22:47:08 +08:00
|
|
|
dev->dma_parms = devm_kzalloc(dev, sizeof(*dev->dma_parms), GFP_KERNEL);
|
|
|
|
if (!dev->dma_parms)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
/* value is max of SD_SECCNT. Confirmed by HW engineers */
|
|
|
|
dma_set_max_seg_size(dev, 0xffffffff);
|
|
|
|
|
2017-06-21 22:00:29 +08:00
|
|
|
return renesas_sdhi_probe(pdev, &renesas_sdhi_internal_dmac_dma_ops);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dev_pm_ops renesas_sdhi_internal_dmac_dev_pm_ops = {
|
|
|
|
SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
|
|
|
|
pm_runtime_force_resume)
|
|
|
|
SET_RUNTIME_PM_OPS(tmio_mmc_host_runtime_suspend,
|
|
|
|
tmio_mmc_host_runtime_resume,
|
|
|
|
NULL)
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_driver renesas_internal_dmac_sdhi_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "renesas_sdhi_internal_dmac",
|
|
|
|
.pm = &renesas_sdhi_internal_dmac_dev_pm_ops,
|
|
|
|
.of_match_table = renesas_sdhi_internal_dmac_of_match,
|
|
|
|
},
|
|
|
|
.probe = renesas_sdhi_internal_dmac_probe,
|
|
|
|
.remove = renesas_sdhi_remove,
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(renesas_internal_dmac_sdhi_driver);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION("Renesas SDHI driver for internal DMAC");
|
|
|
|
MODULE_AUTHOR("Yoshihiro Shimoda");
|
|
|
|
MODULE_LICENSE("GPL v2");
|