2016-12-29 00:57:38 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/firmware.h>
|
2019-06-10 06:07:57 +08:00
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
#include "amdgpu.h"
|
|
|
|
#include "amdgpu_vcn.h"
|
2019-12-12 23:28:02 +08:00
|
|
|
#include "amdgpu_pm.h"
|
2018-01-13 04:57:53 +08:00
|
|
|
#include "soc15.h"
|
2016-12-29 00:57:38 +08:00
|
|
|
#include "soc15d.h"
|
|
|
|
#include "soc15_common.h"
|
|
|
|
|
2017-11-27 17:57:30 +08:00
|
|
|
#include "vcn/vcn_1_0_offset.h"
|
|
|
|
#include "vcn/vcn_1_0_sh_mask.h"
|
2017-11-15 18:09:33 +08:00
|
|
|
#include "hdp/hdp_4_0_offset.h"
|
2017-11-27 17:16:06 +08:00
|
|
|
#include "mmhub/mmhub_9_1_offset.h"
|
|
|
|
#include "mmhub/mmhub_9_1_sh_mask.h"
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-05-25 22:45:34 +08:00
|
|
|
#include "ivsrcid/vcn/irqsrcs_vcn_1_0.h"
|
2019-11-08 23:17:06 +08:00
|
|
|
#include "jpeg_v1_0.h"
|
2018-05-25 22:45:34 +08:00
|
|
|
|
2020-01-16 00:38:57 +08:00
|
|
|
#define mmUVD_RBC_XX_IB_REG_CHECK_1_0 0x05ab
|
|
|
|
#define mmUVD_RBC_XX_IB_REG_CHECK_1_0_BASE_IDX 1
|
|
|
|
#define mmUVD_REG_XX_MASK_1_0 0x05ac
|
|
|
|
#define mmUVD_REG_XX_MASK_1_0_BASE_IDX 1
|
2018-10-05 04:02:51 +08:00
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
static int vcn_v1_0_stop(struct amdgpu_device *adev);
|
2017-05-05 23:40:59 +08:00
|
|
|
static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
|
2017-02-21 23:36:15 +08:00
|
|
|
static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
|
2016-12-29 02:22:18 +08:00
|
|
|
static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
|
2018-12-04 11:04:28 +08:00
|
|
|
static int vcn_v1_0_set_powergating_state(void *handle, enum amd_powergating_state state);
|
2019-05-14 00:41:54 +08:00
|
|
|
static int vcn_v1_0_pause_dpg_mode(struct amdgpu_device *adev,
|
2020-01-14 05:40:00 +08:00
|
|
|
int inst_idx, struct dpg_pause_state *new_state);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2019-12-12 23:28:02 +08:00
|
|
|
static void vcn_v1_0_idle_work_handler(struct work_struct *work);
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_early_init - set function pointers
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Set ring and irq function pointers
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_early_init(void *handle)
|
|
|
|
{
|
2017-05-05 23:40:59 +08:00
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.num_vcn_inst = 1;
|
2017-02-22 04:21:18 +08:00
|
|
|
adev->vcn.num_enc_rings = 2;
|
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
vcn_v1_0_set_dec_ring_funcs(adev);
|
2017-02-21 23:36:15 +08:00
|
|
|
vcn_v1_0_set_enc_ring_funcs(adev);
|
2016-12-29 02:22:18 +08:00
|
|
|
vcn_v1_0_set_irq_funcs(adev);
|
2017-05-05 23:40:59 +08:00
|
|
|
|
2019-11-08 23:17:06 +08:00
|
|
|
jpeg_v1_0_early_init(handle);
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_sw_init - sw init for VCN block
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Load firmware and sw initialization
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_sw_init(void *handle)
|
|
|
|
{
|
2016-12-29 01:16:48 +08:00
|
|
|
struct amdgpu_ring *ring;
|
2017-02-22 04:21:18 +08:00
|
|
|
int i, r;
|
2016-12-29 00:57:38 +08:00
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
2017-02-22 04:19:18 +08:00
|
|
|
/* VCN DEC TRAP */
|
2019-07-10 23:53:34 +08:00
|
|
|
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
|
|
|
|
VCN_1_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->vcn.inst->irq);
|
2016-12-29 00:57:38 +08:00
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2017-02-22 04:19:18 +08:00
|
|
|
/* VCN ENC TRAP */
|
|
|
|
for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
|
2018-05-25 22:45:34 +08:00
|
|
|
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + VCN_1_0__SRCID__UVD_ENC_GENERAL_PURPOSE,
|
2019-07-10 23:53:34 +08:00
|
|
|
&adev->vcn.inst->irq);
|
2017-02-22 04:19:18 +08:00
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
r = amdgpu_vcn_sw_init(adev);
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2019-12-12 23:28:02 +08:00
|
|
|
/* Override the work func */
|
|
|
|
adev->vcn.idle_work.work.func = vcn_v1_0_idle_work_handler;
|
|
|
|
|
2018-08-10 00:31:42 +08:00
|
|
|
if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
|
|
|
|
const struct common_firmware_header *hdr;
|
|
|
|
hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
|
|
|
|
adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].ucode_id = AMDGPU_UCODE_ID_VCN;
|
|
|
|
adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].fw = adev->vcn.fw;
|
|
|
|
adev->firmware.fw_size +=
|
|
|
|
ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
|
|
|
|
DRM_INFO("PSP loading VCN firmware\n");
|
|
|
|
}
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
r = amdgpu_vcn_resume(adev);
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_dec;
|
2016-12-29 01:16:48 +08:00
|
|
|
sprintf(ring->name, "vcn_dec");
|
2020-04-01 17:46:57 +08:00
|
|
|
r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.inst->irq, 0,
|
|
|
|
AMDGPU_RING_PRIO_DEFAULT);
|
2017-02-22 04:21:18 +08:00
|
|
|
if (r)
|
|
|
|
return r;
|
2018-10-18 02:33:48 +08:00
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.internal.scratch9 = adev->vcn.inst->external.scratch9 =
|
2018-10-18 02:33:48 +08:00
|
|
|
SOC15_REG_OFFSET(UVD, 0, mmUVD_SCRATCH9);
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.internal.data0 = adev->vcn.inst->external.data0 =
|
2018-10-16 03:41:36 +08:00
|
|
|
SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0);
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.internal.data1 = adev->vcn.inst->external.data1 =
|
2018-10-16 03:41:36 +08:00
|
|
|
SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1);
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.internal.cmd = adev->vcn.inst->external.cmd =
|
2018-10-16 03:41:36 +08:00
|
|
|
SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD);
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.internal.nop = adev->vcn.inst->external.nop =
|
2018-10-16 03:41:36 +08:00
|
|
|
SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP);
|
2017-02-22 04:21:18 +08:00
|
|
|
|
|
|
|
for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_enc[i];
|
2017-02-22 04:21:18 +08:00
|
|
|
sprintf(ring->name, "vcn_enc%d", i);
|
2020-04-01 17:46:57 +08:00
|
|
|
r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.inst->irq, 0,
|
|
|
|
AMDGPU_RING_PRIO_DEFAULT);
|
2017-02-22 04:21:18 +08:00
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
}
|
2016-12-29 01:16:48 +08:00
|
|
|
|
2019-05-14 00:41:54 +08:00
|
|
|
adev->vcn.pause_dpg_mode = vcn_v1_0_pause_dpg_mode;
|
|
|
|
|
2019-11-08 23:17:06 +08:00
|
|
|
r = jpeg_v1_0_sw_init(handle);
|
|
|
|
|
|
|
|
return r;
|
2016-12-29 00:57:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_sw_fini - sw fini for VCN block
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* VCN suspend and free up sw allocation
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_sw_fini(void *handle)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
|
|
|
r = amdgpu_vcn_suspend(adev);
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
2019-11-08 23:17:06 +08:00
|
|
|
jpeg_v1_0_sw_fini(handle);
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
r = amdgpu_vcn_sw_fini(adev);
|
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_hw_init - start and test VCN block
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Initialize the hardware, boot up the VCPU and do some testing
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_hw_init(void *handle)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
2019-07-10 23:53:34 +08:00
|
|
|
struct amdgpu_ring *ring = &adev->vcn.inst->ring_dec;
|
2017-02-21 23:38:42 +08:00
|
|
|
int i, r;
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-20 04:22:48 +08:00
|
|
|
r = amdgpu_ring_test_helper(ring);
|
|
|
|
if (r)
|
2016-12-29 00:57:38 +08:00
|
|
|
goto done;
|
|
|
|
|
2017-02-21 23:38:42 +08:00
|
|
|
for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_enc[i];
|
2018-10-20 04:22:48 +08:00
|
|
|
r = amdgpu_ring_test_helper(ring);
|
|
|
|
if (r)
|
2017-02-21 23:38:42 +08:00
|
|
|
goto done;
|
|
|
|
}
|
|
|
|
|
2019-11-08 23:17:06 +08:00
|
|
|
ring = &adev->jpeg.inst->ring_dec;
|
2018-10-20 04:22:48 +08:00
|
|
|
r = amdgpu_ring_test_helper(ring);
|
|
|
|
if (r)
|
2018-05-31 02:47:39 +08:00
|
|
|
goto done;
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
done:
|
|
|
|
if (!r)
|
2018-09-22 02:35:32 +08:00
|
|
|
DRM_INFO("VCN decode and encode initialized successfully(under %s).\n",
|
|
|
|
(adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)?"DPG Mode":"SPG Mode");
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_hw_fini - stop the hardware block
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Stop the VCN block, mark ring as not ready any more
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_hw_fini(void *handle)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
2018-12-13 03:46:10 +08:00
|
|
|
if ((adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) ||
|
|
|
|
RREG32_SOC15(VCN, 0, mmUVD_STATUS))
|
2018-12-04 11:04:28 +08:00
|
|
|
vcn_v1_0_set_powergating_state(adev, AMD_PG_STATE_GATE);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_suspend - suspend VCN block
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* HW fini and suspend VCN block
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_suspend(void *handle)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
|
|
|
r = vcn_v1_0_hw_fini(adev);
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
|
|
|
r = amdgpu_vcn_suspend(adev);
|
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_resume - resume VCN block
|
|
|
|
*
|
|
|
|
* @handle: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Resume firmware and hw init VCN block
|
|
|
|
*/
|
|
|
|
static int vcn_v1_0_resume(void *handle)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
|
|
|
r = amdgpu_vcn_resume(adev);
|
|
|
|
if (r)
|
|
|
|
return r;
|
|
|
|
|
|
|
|
r = vcn_v1_0_hw_init(adev);
|
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2018-09-22 02:35:32 +08:00
|
|
|
* vcn_v1_0_mc_resume_spg_mode - memory controller programming
|
2016-12-29 00:57:38 +08:00
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Let the VCN memory controller know it's offsets
|
|
|
|
*/
|
2018-09-22 02:35:32 +08:00
|
|
|
static void vcn_v1_0_mc_resume_spg_mode(struct amdgpu_device *adev)
|
2016-12-29 00:57:38 +08:00
|
|
|
{
|
2017-02-08 05:11:20 +08:00
|
|
|
uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
|
2018-08-10 00:31:42 +08:00
|
|
|
uint32_t offset;
|
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
/* cache window 0: fw */
|
2018-08-10 00:31:42 +08:00
|
|
|
if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
|
|
|
|
(adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_lo));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
|
|
|
|
(adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_hi));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0, 0);
|
|
|
|
offset = 0;
|
|
|
|
} else {
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
|
2019-07-10 23:53:34 +08:00
|
|
|
lower_32_bits(adev->vcn.inst->gpu_addr));
|
2018-08-10 00:31:42 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
|
2019-07-10 23:53:34 +08:00
|
|
|
upper_32_bits(adev->vcn.inst->gpu_addr));
|
2018-08-10 00:31:42 +08:00
|
|
|
offset = size;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
|
|
|
|
AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
|
|
|
|
}
|
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
/* cache window 1: stack */
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
|
2019-07-10 23:53:34 +08:00
|
|
|
lower_32_bits(adev->vcn.inst->gpu_addr + offset));
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
|
2019-07-10 23:53:34 +08:00
|
|
|
upper_32_bits(adev->vcn.inst->gpu_addr + offset));
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
|
2018-10-03 01:31:31 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE);
|
2017-02-08 05:11:20 +08:00
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
/* cache window 2: context */
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
|
2019-07-10 23:53:34 +08:00
|
|
|
lower_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE));
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
|
2019-07-10 23:53:34 +08:00
|
|
|
upper_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE));
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
|
2018-10-03 01:31:31 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
|
2016-12-29 00:57:38 +08:00
|
|
|
adev->gfx.config.gb_addr_config);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
|
2016-12-29 00:57:38 +08:00
|
|
|
adev->gfx.config.gb_addr_config);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
|
2016-12-29 00:57:38 +08:00
|
|
|
adev->gfx.config.gb_addr_config);
|
2018-10-10 04:43:32 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MIF_CURR_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MIF_CURR_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MIF_RECON1_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MIF_RECON1_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MIF_REF_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MIF_REF_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_JPEG_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_JPEG_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config);
|
2016-12-29 00:57:38 +08:00
|
|
|
}
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
static void vcn_v1_0_mc_resume_dpg_mode(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
|
|
|
|
uint32_t offset;
|
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
/* cache window 0: fw */
|
2018-09-22 02:35:32 +08:00
|
|
|
if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
|
|
|
|
(adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_lo),
|
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
|
|
|
|
(adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_hi),
|
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0, 0,
|
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
offset = 0;
|
|
|
|
} else {
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
|
2019-07-10 23:53:34 +08:00
|
|
|
lower_32_bits(adev->vcn.inst->gpu_addr), 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
|
2019-07-10 23:53:34 +08:00
|
|
|
upper_32_bits(adev->vcn.inst->gpu_addr), 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
offset = size;
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
|
|
|
|
AMDGPU_UVD_FIRMWARE_OFFSET >> 3, 0xFFFFFFFF, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size, 0xFFFFFFFF, 0);
|
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
/* cache window 1: stack */
|
2018-09-22 02:35:32 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
|
2019-07-10 23:53:34 +08:00
|
|
|
lower_32_bits(adev->vcn.inst->gpu_addr + offset), 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
|
2019-07-10 23:53:34 +08:00
|
|
|
upper_32_bits(adev->vcn.inst->gpu_addr + offset), 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0,
|
|
|
|
0xFFFFFFFF, 0);
|
2018-10-03 01:31:31 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE,
|
2018-09-22 02:35:32 +08:00
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
/* cache window 2: context */
|
2018-09-22 02:35:32 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
|
2019-07-10 23:53:34 +08:00
|
|
|
lower_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE),
|
2018-09-22 02:35:32 +08:00
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
|
2019-07-10 23:53:34 +08:00
|
|
|
upper_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE),
|
2018-09-22 02:35:32 +08:00
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0, 0xFFFFFFFF, 0);
|
2018-10-03 01:31:31 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE,
|
2018-09-22 02:35:32 +08:00
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
|
2018-10-05 03:42:51 +08:00
|
|
|
/* VCN global tiling registers */
|
2018-09-22 02:35:32 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
2018-10-05 03:42:51 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_DBW_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MIF_CURR_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MIF_CURR_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MIF_RECON1_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MIF_RECON1_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MIF_REF_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MIF_REF_UV_ADDR_CONFIG,
|
|
|
|
adev->gfx.config.gb_addr_config, 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
}
|
|
|
|
|
2017-04-20 09:42:41 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_disable_clock_gating - disable VCN clock gating
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
* @sw: enable SW clock gating
|
|
|
|
*
|
|
|
|
* Disable clock gating for VCN block
|
|
|
|
*/
|
2018-05-17 11:11:22 +08:00
|
|
|
static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev)
|
2017-04-20 09:42:41 +08:00
|
|
|
{
|
|
|
|
uint32_t data;
|
|
|
|
|
|
|
|
/* JPEG disable CGC */
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2018-05-17 11:11:22 +08:00
|
|
|
if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
else
|
|
|
|
data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
|
|
|
|
|
|
|
|
data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
|
|
|
|
data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
|
2017-04-20 09:42:41 +08:00
|
|
|
data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
|
|
|
/* UVD disable CGC */
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
|
2018-05-17 11:11:22 +08:00
|
|
|
if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
else
|
|
|
|
data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
|
|
|
|
|
|
|
|
data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
|
|
|
|
data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
|
2017-04-20 09:42:41 +08:00
|
|
|
data &= ~(UVD_CGC_GATE__SYS_MASK
|
|
|
|
| UVD_CGC_GATE__UDEC_MASK
|
|
|
|
| UVD_CGC_GATE__MPEG2_MASK
|
|
|
|
| UVD_CGC_GATE__REGS_MASK
|
|
|
|
| UVD_CGC_GATE__RBC_MASK
|
|
|
|
| UVD_CGC_GATE__LMI_MC_MASK
|
|
|
|
| UVD_CGC_GATE__LMI_UMC_MASK
|
|
|
|
| UVD_CGC_GATE__IDCT_MASK
|
|
|
|
| UVD_CGC_GATE__MPRD_MASK
|
|
|
|
| UVD_CGC_GATE__MPC_MASK
|
|
|
|
| UVD_CGC_GATE__LBSI_MASK
|
|
|
|
| UVD_CGC_GATE__LRBBM_MASK
|
|
|
|
| UVD_CGC_GATE__UDEC_RE_MASK
|
|
|
|
| UVD_CGC_GATE__UDEC_CM_MASK
|
|
|
|
| UVD_CGC_GATE__UDEC_IT_MASK
|
|
|
|
| UVD_CGC_GATE__UDEC_DB_MASK
|
|
|
|
| UVD_CGC_GATE__UDEC_MP_MASK
|
|
|
|
| UVD_CGC_GATE__WCB_MASK
|
|
|
|
| UVD_CGC_GATE__VCPU_MASK
|
|
|
|
| UVD_CGC_GATE__SCPU_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
|
2017-04-20 09:42:41 +08:00
|
|
|
data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_CM_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_IT_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_DB_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_MP_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__SYS_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__MPEG2_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__REGS_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__RBC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LMI_MC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LMI_UMC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__IDCT_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__MPRD_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__MPC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LBSI_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LRBBM_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__WCB_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__VCPU_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__SCPU_MODE_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
|
|
|
/* turn on */
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= (UVD_SUVD_CGC_GATE__SRE_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SIT_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SMP_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SCM_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SDB_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SRE_H264_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SIT_H264_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SCM_H264_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SDB_H264_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SCLR_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__UVD_SC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__ENT_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SITE_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SRE_VP9_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SCM_VP9_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__SDB_VP9_MASK
|
|
|
|
| UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
|
2017-04-20 09:42:41 +08:00
|
|
|
data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__IME_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_enable_clock_gating - enable VCN clock gating
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
* @sw: enable SW clock gating
|
|
|
|
*
|
|
|
|
* Enable clock gating for VCN block
|
|
|
|
*/
|
2018-05-17 11:11:22 +08:00
|
|
|
static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev)
|
2017-04-20 09:42:41 +08:00
|
|
|
{
|
|
|
|
uint32_t data = 0;
|
|
|
|
|
|
|
|
/* enable JPEG CGC */
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
|
2018-05-17 11:11:22 +08:00
|
|
|
if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
else
|
|
|
|
data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
|
|
|
|
data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
|
|
|
/* enable UVD CGC */
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
|
2018-05-17 11:11:22 +08:00
|
|
|
if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
else
|
|
|
|
data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
|
|
|
|
data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_CM_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_IT_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_DB_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_MP_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__SYS_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__UDEC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__MPEG2_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__REGS_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__RBC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LMI_MC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LMI_UMC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__IDCT_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__MPRD_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__MPC_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LBSI_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__LRBBM_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__WCB_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__VCPU_MODE_MASK
|
|
|
|
| UVD_CGC_CTRL__SCPU_MODE_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
|
2017-04-20 09:42:41 +08:00
|
|
|
data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__IME_MODE_MASK
|
|
|
|
| UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
|
2017-04-20 09:42:41 +08:00
|
|
|
}
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
static void vcn_v1_0_clock_gating_dpg_mode(struct amdgpu_device *adev, uint8_t sram_sel)
|
|
|
|
{
|
|
|
|
uint32_t reg_data = 0;
|
|
|
|
|
|
|
|
/* disable JPEG CGC */
|
|
|
|
if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
|
|
|
|
reg_data = 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
else
|
|
|
|
reg_data = 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
reg_data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
|
|
|
|
reg_data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmJPEG_CGC_CTRL, reg_data, 0xFFFFFFFF, sram_sel);
|
|
|
|
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmJPEG_CGC_GATE, 0, 0xFFFFFFFF, sram_sel);
|
|
|
|
|
|
|
|
/* enable sw clock gating control */
|
|
|
|
if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
|
|
|
|
reg_data = 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
else
|
|
|
|
reg_data = 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
|
|
|
|
reg_data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
|
|
|
|
reg_data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
|
|
|
|
reg_data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__SYS_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__UDEC_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__MPEG2_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__REGS_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__RBC_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__LMI_MC_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__IDCT_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__MPRD_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__MPC_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__LBSI_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__LRBBM_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__WCB_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__VCPU_MODE_MASK |
|
|
|
|
UVD_CGC_CTRL__SCPU_MODE_MASK);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_CGC_CTRL, reg_data, 0xFFFFFFFF, sram_sel);
|
|
|
|
|
|
|
|
/* turn off clock gating */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_CGC_GATE, 0, 0xFFFFFFFF, sram_sel);
|
|
|
|
|
|
|
|
/* turn on SUVD clock gating */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SUVD_CGC_GATE, 1, 0xFFFFFFFF, sram_sel);
|
|
|
|
|
|
|
|
/* turn on sw mode in UVD_SUVD_CGC_CTRL */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SUVD_CGC_CTRL, 0, 0xFFFFFFFF, sram_sel);
|
|
|
|
}
|
|
|
|
|
2018-05-17 16:07:02 +08:00
|
|
|
static void vcn_1_0_disable_static_power_gating(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
uint32_t data = 0;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
|
|
|
|
data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
|
|
|
|
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
|
|
|
|
SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON, 0xFFFFFF, ret);
|
|
|
|
} else {
|
|
|
|
data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
|
|
|
|
| 1 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
|
|
|
|
SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, 0, 0xFFFFFFFF, ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* polling UVD_PGFSM_STATUS to confirm UVDM_PWR_STATUS , UVDU_PWR_STATUS are 0 (power on) */
|
|
|
|
|
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
|
|
|
|
data &= ~0x103;
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN)
|
|
|
|
data |= UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON | UVD_POWER_STATUS__UVD_PG_EN_MASK;
|
|
|
|
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vcn_1_0_enable_static_power_gating(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
uint32_t data = 0;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
|
|
|
|
/* Before power off, this indicator has to be turned on */
|
|
|
|
data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
|
|
|
|
data &= ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK;
|
|
|
|
data |= UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF;
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
|
|
|
|
|
|
|
|
|
|
|
|
data = (2 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
|
|
|
|
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
|
|
|
|
|
|
|
|
data = (2 << UVD_PGFSM_STATUS__UVDM_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDU_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDF_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDC_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDB_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDIL_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDIR_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDTD_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDTE_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDE_PWR_STATUS__SHIFT
|
|
|
|
| 2 << UVD_PGFSM_STATUS__UVDW_PWR_STATUS__SHIFT);
|
|
|
|
SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, data, 0xFFFFFFFF, ret);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_start - start VCN block
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* Setup and start the VCN block
|
|
|
|
*/
|
2018-09-22 02:35:32 +08:00
|
|
|
static int vcn_v1_0_start_spg_mode(struct amdgpu_device *adev)
|
2016-12-29 00:57:38 +08:00
|
|
|
{
|
2019-07-10 23:53:34 +08:00
|
|
|
struct amdgpu_ring *ring = &adev->vcn.inst->ring_dec;
|
2016-12-29 01:16:48 +08:00
|
|
|
uint32_t rb_bufsz, tmp;
|
2016-12-29 00:57:38 +08:00
|
|
|
uint32_t lmi_swap_cntl;
|
|
|
|
int i, j, r;
|
|
|
|
|
|
|
|
/* disable byte swapping */
|
|
|
|
lmi_swap_cntl = 0;
|
|
|
|
|
2018-05-17 16:07:02 +08:00
|
|
|
vcn_1_0_disable_static_power_gating(adev);
|
2018-10-10 04:59:57 +08:00
|
|
|
|
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_STATUS) | UVD_STATUS__UVD_BUSY;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_STATUS, tmp);
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
/* disable clock gating */
|
2018-05-17 11:11:22 +08:00
|
|
|
vcn_v1_0_disable_clock_gating(adev);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
/* disable interupt */
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
|
|
|
|
~UVD_MASTINT_EN__VCPU_EN_MASK);
|
|
|
|
|
|
|
|
/* initialize VCN memory controller */
|
2018-10-10 04:40:56 +08:00
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL, tmp |
|
|
|
|
UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
|
|
|
|
UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
#ifdef __BIG_ENDIAN
|
|
|
|
/* swap (8 in 32) RB and IB */
|
|
|
|
lmi_swap_cntl = 0xa;
|
|
|
|
#endif
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-03 02:55:46 +08:00
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL);
|
|
|
|
tmp &= ~UVD_MPC_CNTL__REPLACEMENT_MODE_MASK;
|
|
|
|
tmp |= 0x2 << UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL, tmp);
|
|
|
|
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0,
|
|
|
|
((0x1 << UVD_MPC_SET_MUXA0__VARA_1__SHIFT) |
|
|
|
|
(0x2 << UVD_MPC_SET_MUXA0__VARA_2__SHIFT) |
|
|
|
|
(0x3 << UVD_MPC_SET_MUXA0__VARA_3__SHIFT) |
|
|
|
|
(0x4 << UVD_MPC_SET_MUXA0__VARA_4__SHIFT)));
|
|
|
|
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0,
|
|
|
|
((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) |
|
|
|
|
(0x2 << UVD_MPC_SET_MUXB0__VARB_2__SHIFT) |
|
|
|
|
(0x3 << UVD_MPC_SET_MUXB0__VARB_3__SHIFT) |
|
|
|
|
(0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)));
|
|
|
|
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX,
|
|
|
|
((0x0 << UVD_MPC_SET_MUX__SET_0__SHIFT) |
|
|
|
|
(0x1 << UVD_MPC_SET_MUX__SET_1__SHIFT) |
|
|
|
|
(0x2 << UVD_MPC_SET_MUX__SET_2__SHIFT)));
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-10 04:46:53 +08:00
|
|
|
vcn_v1_0_mc_resume_spg_mode(adev);
|
|
|
|
|
2020-01-16 00:38:57 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_REG_XX_MASK_1_0, 0x10);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_XX_IB_REG_CHECK_1_0,
|
|
|
|
RREG32_SOC15(UVD, 0, mmUVD_RBC_XX_IB_REG_CHECK_1_0) | 0x3);
|
2018-10-10 04:48:29 +08:00
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
/* enable VCPU clock */
|
2018-10-10 04:53:42 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-10 04:57:26 +08:00
|
|
|
/* boot up the VCPU */
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
|
|
|
|
~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
/* enable UMC */
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
|
|
|
|
~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
|
|
|
|
|
2018-10-10 04:57:26 +08:00
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET);
|
|
|
|
tmp &= ~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK;
|
|
|
|
tmp &= ~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, tmp);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
for (i = 0; i < 10; ++i) {
|
|
|
|
uint32_t status;
|
|
|
|
|
|
|
|
for (j = 0; j < 100; ++j) {
|
2017-06-13 01:50:53 +08:00
|
|
|
status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
|
2018-10-03 00:56:32 +08:00
|
|
|
if (status & UVD_STATUS__IDLE)
|
2016-12-29 00:57:38 +08:00
|
|
|
break;
|
|
|
|
mdelay(10);
|
|
|
|
}
|
|
|
|
r = 0;
|
2018-10-03 00:56:32 +08:00
|
|
|
if (status & UVD_STATUS__IDLE)
|
2016-12-29 00:57:38 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
|
|
|
|
UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
|
|
|
|
~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
|
|
|
|
mdelay(10);
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
|
|
|
|
~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
|
|
|
|
mdelay(10);
|
|
|
|
r = -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("VCN decode not responding, giving up!!!\n");
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
/* enable master interrupt */
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
|
2018-10-10 04:53:42 +08:00
|
|
|
UVD_MASTINT_EN__VCPU_EN_MASK, ~UVD_MASTINT_EN__VCPU_EN_MASK);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-07-19 04:25:42 +08:00
|
|
|
/* enable system interrupt for JRBC, TODO: move to set interrupt*/
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SYS_INT_EN),
|
|
|
|
UVD_SYS_INT_EN__UVD_JRBC_EN_MASK,
|
|
|
|
~UVD_SYS_INT_EN__UVD_JRBC_EN_MASK);
|
|
|
|
|
2018-10-10 05:06:56 +08:00
|
|
|
/* clear the busy bit of UVD_STATUS */
|
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_STATUS) & ~UVD_STATUS__UVD_BUSY;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_STATUS, tmp);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2016-12-29 01:16:48 +08:00
|
|
|
/* force RBC into idle state */
|
|
|
|
rb_bufsz = order_base_2(ring->ring_size);
|
|
|
|
tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
|
2016-12-29 01:16:48 +08:00
|
|
|
|
|
|
|
/* set the write pointer delay */
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
|
2016-12-29 01:16:48 +08:00
|
|
|
|
|
|
|
/* set the wb address */
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
|
2016-12-29 01:16:48 +08:00
|
|
|
(upper_32_bits(ring->gpu_addr) >> 2));
|
|
|
|
|
|
|
|
/* programm the RB_BASE for ring buffer */
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
|
2016-12-29 01:16:48 +08:00
|
|
|
lower_32_bits(ring->gpu_addr));
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
|
2016-12-29 01:16:48 +08:00
|
|
|
upper_32_bits(ring->gpu_addr));
|
|
|
|
|
|
|
|
/* Initialize the ring buffer's read and write pointers */
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
|
2016-12-29 01:16:48 +08:00
|
|
|
|
2018-10-02 23:44:50 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_SCRATCH2, 0);
|
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
|
2016-12-29 01:16:48 +08:00
|
|
|
lower_32_bits(ring->wptr));
|
|
|
|
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
|
|
|
|
~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_enc[0];
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
|
2017-02-22 04:21:18 +08:00
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_enc[1];
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
|
2017-02-22 04:21:18 +08:00
|
|
|
|
2019-11-08 23:17:06 +08:00
|
|
|
jpeg_v1_0_start(adev, 0);
|
2018-05-31 03:19:52 +08:00
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
static int vcn_v1_0_start_dpg_mode(struct amdgpu_device *adev)
|
|
|
|
{
|
2019-07-10 23:53:34 +08:00
|
|
|
struct amdgpu_ring *ring = &adev->vcn.inst->ring_dec;
|
2018-10-04 21:29:22 +08:00
|
|
|
uint32_t rb_bufsz, tmp;
|
2018-09-22 02:35:32 +08:00
|
|
|
uint32_t lmi_swap_cntl;
|
|
|
|
|
|
|
|
/* disable byte swapping */
|
|
|
|
lmi_swap_cntl = 0;
|
|
|
|
|
|
|
|
vcn_1_0_enable_static_power_gating(adev);
|
|
|
|
|
|
|
|
/* enable dynamic power gating mode */
|
2018-10-04 21:29:22 +08:00
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS);
|
|
|
|
tmp |= UVD_POWER_STATUS__UVD_PG_MODE_MASK;
|
|
|
|
tmp |= UVD_POWER_STATUS__UVD_PG_EN_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, tmp);
|
2018-09-22 02:35:32 +08:00
|
|
|
|
|
|
|
/* enable clock gating */
|
|
|
|
vcn_v1_0_clock_gating_dpg_mode(adev, 0);
|
|
|
|
|
|
|
|
/* enable VCPU clock */
|
2018-10-04 21:29:22 +08:00
|
|
|
tmp = (0xFF << UVD_VCPU_CNTL__PRB_TIMEOUT_VAL__SHIFT);
|
|
|
|
tmp |= UVD_VCPU_CNTL__CLK_EN_MASK;
|
|
|
|
tmp |= UVD_VCPU_CNTL__MIF_WR_LOW_THRESHOLD_BP_MASK;
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_VCPU_CNTL, tmp, 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
|
|
|
|
/* disable interupt */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MASTINT_EN,
|
|
|
|
0, UVD_MASTINT_EN__VCPU_EN_MASK, 0);
|
|
|
|
|
|
|
|
/* initialize VCN memory controller */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL,
|
2018-10-05 03:10:52 +08:00
|
|
|
(8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
|
2018-09-22 02:35:32 +08:00
|
|
|
UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__REQ_MODE_MASK |
|
2018-10-05 03:10:52 +08:00
|
|
|
UVD_LMI_CTRL__CRC_RESET_MASK |
|
|
|
|
UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
|
2018-09-22 02:35:32 +08:00
|
|
|
0x00100000L, 0xFFFFFFFF, 0);
|
|
|
|
|
|
|
|
#ifdef __BIG_ENDIAN
|
|
|
|
/* swap (8 in 32) RB and IB */
|
|
|
|
lmi_swap_cntl = 0xa;
|
|
|
|
#endif
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl, 0xFFFFFFFF, 0);
|
|
|
|
|
2018-10-03 02:55:46 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_CNTL,
|
|
|
|
0x2 << UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT, 0xFFFFFFFF, 0);
|
|
|
|
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_SET_MUXA0,
|
|
|
|
((0x1 << UVD_MPC_SET_MUXA0__VARA_1__SHIFT) |
|
|
|
|
(0x2 << UVD_MPC_SET_MUXA0__VARA_2__SHIFT) |
|
|
|
|
(0x3 << UVD_MPC_SET_MUXA0__VARA_3__SHIFT) |
|
|
|
|
(0x4 << UVD_MPC_SET_MUXA0__VARA_4__SHIFT)), 0xFFFFFFFF, 0);
|
|
|
|
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_SET_MUXB0,
|
|
|
|
((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) |
|
|
|
|
(0x2 << UVD_MPC_SET_MUXB0__VARB_2__SHIFT) |
|
|
|
|
(0x3 << UVD_MPC_SET_MUXB0__VARB_3__SHIFT) |
|
|
|
|
(0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0xFFFFFFFF, 0);
|
|
|
|
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_SET_MUX,
|
|
|
|
((0x0 << UVD_MPC_SET_MUX__SET_0__SHIFT) |
|
|
|
|
(0x1 << UVD_MPC_SET_MUX__SET_1__SHIFT) |
|
|
|
|
(0x2 << UVD_MPC_SET_MUX__SET_2__SHIFT)), 0xFFFFFFFF, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
|
|
|
|
vcn_v1_0_mc_resume_dpg_mode(adev);
|
|
|
|
|
2018-10-05 04:02:51 +08:00
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_REG_XX_MASK, 0x10, 0xFFFFFFFF, 0);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_RBC_XX_IB_REG_CHECK, 0x3, 0xFFFFFFFF, 0);
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
/* boot up the VCPU */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SOFT_RESET, 0, 0xFFFFFFFF, 0);
|
|
|
|
|
2018-10-10 01:05:15 +08:00
|
|
|
/* enable UMC */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL2,
|
|
|
|
0x1F << UVD_LMI_CTRL2__RE_OFLD_MIF_WR_REQ_NUM__SHIFT,
|
|
|
|
0xFFFFFFFF, 0);
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
/* enable master interrupt */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MASTINT_EN,
|
2018-10-05 04:09:33 +08:00
|
|
|
UVD_MASTINT_EN__VCPU_EN_MASK, UVD_MASTINT_EN__VCPU_EN_MASK, 0);
|
2018-09-22 02:35:32 +08:00
|
|
|
|
|
|
|
vcn_v1_0_clock_gating_dpg_mode(adev, 1);
|
|
|
|
/* setup mmUVD_LMI_CTRL */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_LMI_CTRL,
|
2018-10-05 03:10:52 +08:00
|
|
|
(8 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
|
|
|
|
UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
|
|
|
|
UVD_LMI_CTRL__REQ_MODE_MASK |
|
|
|
|
UVD_LMI_CTRL__CRC_RESET_MASK |
|
|
|
|
UVD_LMI_CTRL__MASK_MC_URGENT_MASK |
|
|
|
|
0x00100000L, 0xFFFFFFFF, 1);
|
2018-09-22 02:35:32 +08:00
|
|
|
|
|
|
|
tmp = adev->gfx.config.gb_addr_config;
|
|
|
|
/* setup VCN global tiling registers */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_JPEG_ADDR_CONFIG, tmp, 0xFFFFFFFF, 1);
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_JPEG_UV_ADDR_CONFIG, tmp, 0xFFFFFFFF, 1);
|
|
|
|
|
|
|
|
/* enable System Interrupt for JRBC */
|
|
|
|
WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SYS_INT_EN,
|
|
|
|
UVD_SYS_INT_EN__UVD_JRBC_EN_MASK, 0xFFFFFFFF, 1);
|
|
|
|
|
|
|
|
/* force RBC into idle state */
|
|
|
|
rb_bufsz = order_base_2(ring->ring_size);
|
|
|
|
tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
|
|
|
|
tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
|
|
|
|
|
|
|
|
/* set the write pointer delay */
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
|
|
|
|
|
|
|
|
/* set the wb address */
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
|
|
|
|
(upper_32_bits(ring->gpu_addr) >> 2));
|
|
|
|
|
|
|
|
/* programm the RB_BASE for ring buffer */
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
|
|
|
|
lower_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
|
|
|
|
upper_32_bits(ring->gpu_addr));
|
|
|
|
|
|
|
|
/* Initialize the ring buffer's read and write pointers */
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
|
|
|
|
|
2018-10-02 23:44:50 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_SCRATCH2, 0);
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
|
|
|
|
lower_32_bits(ring->wptr));
|
|
|
|
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
|
|
|
|
~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
|
|
|
|
|
2019-11-08 23:17:06 +08:00
|
|
|
jpeg_v1_0_start(adev, 1);
|
2018-09-22 02:35:32 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int vcn_v1_0_start(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
|
|
|
|
r = vcn_v1_0_start_dpg_mode(adev);
|
|
|
|
else
|
|
|
|
r = vcn_v1_0_start_spg_mode(adev);
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_stop - stop VCN block
|
|
|
|
*
|
|
|
|
* @adev: amdgpu_device pointer
|
|
|
|
*
|
|
|
|
* stop the VCN block
|
|
|
|
*/
|
2018-09-22 02:35:32 +08:00
|
|
|
static int vcn_v1_0_stop_spg_mode(struct amdgpu_device *adev)
|
2016-12-29 00:57:38 +08:00
|
|
|
{
|
2018-10-03 22:24:43 +08:00
|
|
|
int ret_code, tmp;
|
2016-12-29 01:16:48 +08:00
|
|
|
|
2018-10-03 22:24:43 +08:00
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_STATUS, UVD_STATUS__IDLE, 0x7, ret_code);
|
|
|
|
|
|
|
|
tmp = UVD_LMI_STATUS__VCPU_LMI_WRITE_CLEAN_MASK |
|
|
|
|
UVD_LMI_STATUS__READ_CLEAN_MASK |
|
|
|
|
UVD_LMI_STATUS__WRITE_CLEAN_MASK |
|
|
|
|
UVD_LMI_STATUS__WRITE_CLEAN_RAW_MASK;
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_LMI_STATUS, tmp, tmp, ret_code);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
/* put VCPU into reset */
|
2018-10-03 22:24:43 +08:00
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
|
|
|
|
UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
|
|
|
|
~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
|
|
|
|
|
|
|
|
tmp = UVD_LMI_STATUS__UMC_READ_CLEAN_RAW_MASK |
|
|
|
|
UVD_LMI_STATUS__UMC_WRITE_CLEAN_RAW_MASK;
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_LMI_STATUS, tmp, tmp, ret_code);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
|
|
|
/* disable VCPU clock */
|
2018-10-03 22:24:43 +08:00
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0,
|
|
|
|
~UVD_VCPU_CNTL__CLK_EN_MASK);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-03 22:24:43 +08:00
|
|
|
/* reset LMI UMC/LMI */
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
|
|
|
|
UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK,
|
|
|
|
~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
|
|
|
|
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
|
|
|
|
UVD_SOFT_RESET__LMI_SOFT_RESET_MASK,
|
|
|
|
~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK);
|
2016-12-29 00:57:38 +08:00
|
|
|
|
2018-10-03 22:24:43 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_STATUS, 0);
|
2017-04-20 09:42:41 +08:00
|
|
|
|
2018-05-17 16:07:02 +08:00
|
|
|
vcn_v1_0_enable_clock_gating(adev);
|
|
|
|
vcn_1_0_enable_static_power_gating(adev);
|
2016-12-29 00:57:38 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
static int vcn_v1_0_stop_dpg_mode(struct amdgpu_device *adev)
|
|
|
|
{
|
2018-10-16 22:06:00 +08:00
|
|
|
int ret_code = 0;
|
2018-12-13 03:50:03 +08:00
|
|
|
uint32_t tmp;
|
2018-09-22 02:35:32 +08:00
|
|
|
|
2018-10-03 00:56:32 +08:00
|
|
|
/* Wait for power status to be UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF */
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
|
2018-09-22 02:35:32 +08:00
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
|
|
|
|
|
2018-12-13 03:50:03 +08:00
|
|
|
/* wait for read ptr to be equal to write ptr */
|
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_RB_RPTR, tmp, 0xFFFFFFFF, ret_code);
|
2018-10-04 05:36:58 +08:00
|
|
|
|
2018-12-13 03:50:03 +08:00
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_RB_RPTR2, tmp, 0xFFFFFFFF, ret_code);
|
|
|
|
|
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_JRBC_RB_RPTR, tmp, 0xFFFFFFFF, ret_code);
|
|
|
|
|
|
|
|
tmp = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR) & 0x7FFFFFFF;
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_RBC_RB_RPTR, tmp, 0xFFFFFFFF, ret_code);
|
|
|
|
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
|
2018-10-04 05:36:58 +08:00
|
|
|
|
2018-09-22 02:35:32 +08:00
|
|
|
/* disable dynamic power gating mode */
|
|
|
|
WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), 0,
|
|
|
|
~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int vcn_v1_0_stop(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
|
|
|
|
r = vcn_v1_0_stop_dpg_mode(adev);
|
|
|
|
else
|
|
|
|
r = vcn_v1_0_stop_spg_mode(adev);
|
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2019-05-14 00:41:54 +08:00
|
|
|
static int vcn_v1_0_pause_dpg_mode(struct amdgpu_device *adev,
|
2020-01-14 05:40:00 +08:00
|
|
|
int inst_idx, struct dpg_pause_state *new_state)
|
2019-05-14 00:41:54 +08:00
|
|
|
{
|
|
|
|
int ret_code;
|
|
|
|
uint32_t reg_data = 0;
|
|
|
|
uint32_t reg_data2 = 0;
|
|
|
|
struct amdgpu_ring *ring;
|
|
|
|
|
|
|
|
/* pause/unpause if state is changed */
|
2020-02-05 22:20:22 +08:00
|
|
|
if (adev->vcn.inst[inst_idx].pause_state.fw_based != new_state->fw_based) {
|
2019-05-14 00:41:54 +08:00
|
|
|
DRM_DEBUG("dpg pause state changed %d:%d -> %d:%d",
|
2020-02-05 22:20:22 +08:00
|
|
|
adev->vcn.inst[inst_idx].pause_state.fw_based,
|
|
|
|
adev->vcn.inst[inst_idx].pause_state.jpeg,
|
2019-05-14 00:41:54 +08:00
|
|
|
new_state->fw_based, new_state->jpeg);
|
|
|
|
|
|
|
|
reg_data = RREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE) &
|
|
|
|
(~UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK);
|
|
|
|
|
|
|
|
if (new_state->fw_based == VCN_DPG_STATE__PAUSE) {
|
|
|
|
ret_code = 0;
|
|
|
|
|
|
|
|
if (!(reg_data & UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK))
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
|
|
|
|
|
|
|
|
if (!ret_code) {
|
|
|
|
/* pause DPG non-jpeg */
|
|
|
|
reg_data |= UVD_DPG_PAUSE__NJ_PAUSE_DPG_REQ_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_DPG_PAUSE,
|
|
|
|
UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK,
|
|
|
|
UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK, ret_code);
|
|
|
|
|
|
|
|
/* Restore */
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_enc[0];
|
2019-05-14 00:41:54 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_enc[1];
|
2019-05-14 00:41:54 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_dec;
|
2019-05-14 00:41:54 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
|
|
|
|
RREG32_SOC15(UVD, 0, mmUVD_SCRATCH2) & 0x7FFFFFFF);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
|
|
|
|
UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* unpause dpg non-jpeg, no need to wait */
|
|
|
|
reg_data &= ~UVD_DPG_PAUSE__NJ_PAUSE_DPG_REQ_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
|
|
|
|
}
|
2020-02-05 22:20:22 +08:00
|
|
|
adev->vcn.inst[inst_idx].pause_state.fw_based = new_state->fw_based;
|
2019-05-14 00:41:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* pause/unpause if state is changed */
|
2020-02-05 22:20:22 +08:00
|
|
|
if (adev->vcn.inst[inst_idx].pause_state.jpeg != new_state->jpeg) {
|
2019-05-14 00:41:54 +08:00
|
|
|
DRM_DEBUG("dpg pause state changed %d:%d -> %d:%d",
|
2020-02-05 22:20:22 +08:00
|
|
|
adev->vcn.inst[inst_idx].pause_state.fw_based,
|
|
|
|
adev->vcn.inst[inst_idx].pause_state.jpeg,
|
2019-05-14 00:41:54 +08:00
|
|
|
new_state->fw_based, new_state->jpeg);
|
|
|
|
|
|
|
|
reg_data = RREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE) &
|
|
|
|
(~UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK);
|
|
|
|
|
|
|
|
if (new_state->jpeg == VCN_DPG_STATE__PAUSE) {
|
|
|
|
ret_code = 0;
|
|
|
|
|
|
|
|
if (!(reg_data & UVD_DPG_PAUSE__NJ_PAUSE_DPG_ACK_MASK))
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
|
|
|
|
|
|
|
|
if (!ret_code) {
|
|
|
|
/* Make sure JPRG Snoop is disabled before sending the pause */
|
|
|
|
reg_data2 = RREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS);
|
|
|
|
reg_data2 |= UVD_POWER_STATUS__JRBC_SNOOP_DIS_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, reg_data2);
|
|
|
|
|
|
|
|
/* pause DPG jpeg */
|
|
|
|
reg_data |= UVD_DPG_PAUSE__JPEG_PAUSE_DPG_REQ_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_DPG_PAUSE,
|
|
|
|
UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK,
|
|
|
|
UVD_DPG_PAUSE__JPEG_PAUSE_DPG_ACK_MASK, ret_code);
|
|
|
|
|
|
|
|
/* Restore */
|
2019-11-08 23:17:06 +08:00
|
|
|
ring = &adev->jpeg.inst->ring_dec;
|
2019-05-14 00:41:54 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL,
|
|
|
|
UVD_JRBC_RB_CNTL__RB_NO_FETCH_MASK |
|
|
|
|
UVD_JRBC_RB_CNTL__RB_RPTR_WR_EN_MASK);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW,
|
|
|
|
lower_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH,
|
|
|
|
upper_32_bits(ring->gpu_addr));
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, ring->wptr);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, ring->wptr);
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL,
|
|
|
|
UVD_JRBC_RB_CNTL__RB_RPTR_WR_EN_MASK);
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
ring = &adev->vcn.inst->ring_dec;
|
2019-05-14 00:41:54 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
|
|
|
|
RREG32_SOC15(UVD, 0, mmUVD_SCRATCH2) & 0x7FFFFFFF);
|
|
|
|
SOC15_WAIT_ON_RREG(UVD, 0, mmUVD_POWER_STATUS,
|
|
|
|
UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_MASK, ret_code);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* unpause dpg jpeg, no need to wait */
|
|
|
|
reg_data &= ~UVD_DPG_PAUSE__JPEG_PAUSE_DPG_REQ_MASK;
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_DPG_PAUSE, reg_data);
|
|
|
|
}
|
2020-02-05 22:20:22 +08:00
|
|
|
adev->vcn.inst[inst_idx].pause_state.jpeg = new_state->jpeg;
|
2019-05-14 00:41:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-05-25 02:54:45 +08:00
|
|
|
static bool vcn_v1_0_is_idle(void *handle)
|
2018-05-17 11:11:22 +08:00
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
2018-10-03 00:56:32 +08:00
|
|
|
return (RREG32_SOC15(VCN, 0, mmUVD_STATUS) == UVD_STATUS__IDLE);
|
2018-05-17 11:11:22 +08:00
|
|
|
}
|
|
|
|
|
2018-05-25 02:54:45 +08:00
|
|
|
static int vcn_v1_0_wait_for_idle(void *handle)
|
2018-05-17 11:11:22 +08:00
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
int ret = 0;
|
|
|
|
|
2018-10-03 00:56:32 +08:00
|
|
|
SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_STATUS, UVD_STATUS__IDLE,
|
|
|
|
UVD_STATUS__IDLE, ret);
|
2018-05-17 11:11:22 +08:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
static int vcn_v1_0_set_clockgating_state(void *handle,
|
|
|
|
enum amd_clockgating_state state)
|
|
|
|
{
|
2018-05-17 11:11:22 +08:00
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
2020-01-20 20:54:30 +08:00
|
|
|
bool enable = (state == AMD_CG_STATE_GATE);
|
2018-05-17 11:11:22 +08:00
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
/* wait for STATUS to clear */
|
2020-03-19 05:09:05 +08:00
|
|
|
if (!vcn_v1_0_is_idle(handle))
|
2018-05-17 11:11:22 +08:00
|
|
|
return -EBUSY;
|
|
|
|
vcn_v1_0_enable_clock_gating(adev);
|
|
|
|
} else {
|
|
|
|
/* disable HW gating and enable Sw gating */
|
|
|
|
vcn_v1_0_disable_clock_gating(adev);
|
|
|
|
}
|
2016-12-29 00:57:38 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_get_rptr - get read pointer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Returns the current hardware read pointer
|
|
|
|
*/
|
|
|
|
static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
|
2017-05-05 23:40:59 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_get_wptr - get write pointer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Returns the current hardware write pointer
|
|
|
|
*/
|
|
|
|
static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
|
2017-05-05 23:40:59 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_set_wptr - set write pointer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Commits the write pointer to the hardware
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2018-10-02 23:44:50 +08:00
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)
|
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_SCRATCH2,
|
|
|
|
lower_32_bits(ring->wptr) | 0x80000000);
|
|
|
|
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
|
2017-05-05 23:40:59 +08:00
|
|
|
}
|
|
|
|
|
2017-02-08 00:52:00 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_insert_start - insert a start command
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Write a start command to the ring.
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
|
|
|
|
{
|
2017-11-30 02:51:32 +08:00
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2017-02-08 00:52:00 +08:00
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
|
|
|
|
amdgpu_ring_write(ring, 0);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
|
2017-02-15 23:16:25 +08:00
|
|
|
amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
|
2017-02-08 00:52:00 +08:00
|
|
|
}
|
|
|
|
|
2017-01-26 03:37:41 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_insert_end - insert a end command
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Write a end command to the ring.
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
|
|
|
|
{
|
2017-11-30 02:51:32 +08:00
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2017-01-26 03:37:41 +08:00
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
|
2017-02-15 23:16:25 +08:00
|
|
|
amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
|
2017-01-26 03:37:41 +08:00
|
|
|
}
|
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
* @fence: fence to emit
|
|
|
|
*
|
|
|
|
* Write a fence and a trap command to the ring.
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
|
|
|
|
unsigned flags)
|
|
|
|
{
|
2017-11-30 02:51:32 +08:00
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
|
|
|
|
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
|
|
|
|
amdgpu_ring_write(ring, seq);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
|
|
|
|
amdgpu_ring_write(ring, addr & 0xffffffff);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
|
|
|
|
amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
|
2017-02-15 23:16:25 +08:00
|
|
|
amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
|
2017-05-05 23:40:59 +08:00
|
|
|
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
|
|
|
|
amdgpu_ring_write(ring, 0);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
|
|
|
|
amdgpu_ring_write(ring, 0);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
|
2017-02-15 23:16:25 +08:00
|
|
|
amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
|
2017-05-05 23:40:59 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
* @ib: indirect buffer to execute
|
|
|
|
*
|
|
|
|
* Write ring commands to execute the indirect buffer
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
|
2018-10-24 13:37:37 +08:00
|
|
|
struct amdgpu_job *job,
|
|
|
|
struct amdgpu_ib *ib,
|
2019-01-18 18:13:36 +08:00
|
|
|
uint32_t flags)
|
2017-05-05 23:40:59 +08:00
|
|
|
{
|
2017-11-30 02:51:32 +08:00
|
|
|
struct amdgpu_device *adev = ring->adev;
|
2018-10-24 13:37:37 +08:00
|
|
|
unsigned vmid = AMDGPU_JOB_GET_VMID(job);
|
2017-11-30 02:51:32 +08:00
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
|
2017-12-19 00:08:25 +08:00
|
|
|
amdgpu_ring_write(ring, vmid);
|
2017-05-05 23:40:59 +08:00
|
|
|
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
|
|
|
|
amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
|
|
|
|
amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
|
|
|
|
amdgpu_ring_write(ring, ib->length_dw);
|
|
|
|
}
|
|
|
|
|
2018-01-26 21:31:07 +08:00
|
|
|
static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
|
|
|
|
uint32_t reg, uint32_t val,
|
|
|
|
uint32_t mask)
|
2017-05-05 23:40:59 +08:00
|
|
|
{
|
2017-11-30 02:51:32 +08:00
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
|
2018-01-26 21:31:07 +08:00
|
|
|
amdgpu_ring_write(ring, reg << 2);
|
2017-05-05 23:40:59 +08:00
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
|
2018-01-26 21:31:07 +08:00
|
|
|
amdgpu_ring_write(ring, val);
|
2017-05-05 23:40:59 +08:00
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
|
|
|
|
amdgpu_ring_write(ring, mask);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
|
2017-02-15 23:16:25 +08:00
|
|
|
amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
|
2017-05-05 23:40:59 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
|
2018-02-04 17:32:35 +08:00
|
|
|
unsigned vmid, uint64_t pd_addr)
|
2017-05-05 23:40:59 +08:00
|
|
|
{
|
|
|
|
struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
|
2017-11-29 20:27:26 +08:00
|
|
|
uint32_t data0, data1, mask;
|
2017-05-05 23:40:59 +08:00
|
|
|
|
2018-02-04 17:32:35 +08:00
|
|
|
pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
|
2017-05-05 23:40:59 +08:00
|
|
|
|
2018-01-13 04:57:53 +08:00
|
|
|
/* wait for register write */
|
2018-01-26 21:31:07 +08:00
|
|
|
data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
|
2017-05-05 23:40:59 +08:00
|
|
|
data1 = lower_32_bits(pd_addr);
|
|
|
|
mask = 0xffffffff;
|
2018-01-26 21:31:07 +08:00
|
|
|
vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
|
2017-05-05 23:40:59 +08:00
|
|
|
}
|
|
|
|
|
2018-01-26 21:20:55 +08:00
|
|
|
static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
|
|
|
|
uint32_t reg, uint32_t val)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
|
|
|
|
amdgpu_ring_write(ring, reg << 2);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
|
|
|
|
amdgpu_ring_write(ring, val);
|
|
|
|
amdgpu_ring_write(ring,
|
|
|
|
PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
|
|
|
|
amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
|
|
|
|
}
|
|
|
|
|
2017-02-21 23:36:15 +08:00
|
|
|
/**
|
|
|
|
* vcn_v1_0_enc_ring_get_rptr - get enc read pointer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Returns the current hardware enc read pointer
|
|
|
|
*/
|
|
|
|
static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
if (ring == &adev->vcn.inst->ring_enc[0])
|
2017-06-13 01:50:53 +08:00
|
|
|
return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
|
2017-02-21 23:36:15 +08:00
|
|
|
else
|
2017-06-13 01:50:53 +08:00
|
|
|
return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
|
2017-02-21 23:36:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_enc_ring_get_wptr - get enc write pointer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Returns the current hardware enc write pointer
|
|
|
|
*/
|
|
|
|
static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
if (ring == &adev->vcn.inst->ring_enc[0])
|
2017-06-13 01:50:53 +08:00
|
|
|
return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
|
2017-02-21 23:36:15 +08:00
|
|
|
else
|
2017-06-13 01:50:53 +08:00
|
|
|
return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
|
2017-02-21 23:36:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_enc_ring_set_wptr - set enc write pointer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
*
|
|
|
|
* Commits the enc write pointer to the hardware
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
if (ring == &adev->vcn.inst->ring_enc[0])
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
|
2017-02-21 23:36:15 +08:00
|
|
|
lower_32_bits(ring->wptr));
|
|
|
|
else
|
2017-06-13 01:50:53 +08:00
|
|
|
WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
|
2017-02-21 23:36:15 +08:00
|
|
|
lower_32_bits(ring->wptr));
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
* @fence: fence to emit
|
|
|
|
*
|
|
|
|
* Write enc a fence and a trap command to the ring.
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
|
|
|
|
u64 seq, unsigned flags)
|
|
|
|
{
|
|
|
|
WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
|
|
|
|
|
|
|
|
amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
|
|
|
|
amdgpu_ring_write(ring, addr);
|
|
|
|
amdgpu_ring_write(ring, upper_32_bits(addr));
|
|
|
|
amdgpu_ring_write(ring, seq);
|
|
|
|
amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
amdgpu_ring_write(ring, VCN_ENC_CMD_END);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
|
|
|
|
*
|
|
|
|
* @ring: amdgpu_ring pointer
|
|
|
|
* @ib: indirect buffer to execute
|
|
|
|
*
|
|
|
|
* Write enc ring commands to execute the indirect buffer
|
|
|
|
*/
|
|
|
|
static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
|
2018-10-24 13:37:37 +08:00
|
|
|
struct amdgpu_job *job,
|
|
|
|
struct amdgpu_ib *ib,
|
2019-01-18 18:13:36 +08:00
|
|
|
uint32_t flags)
|
2017-02-21 23:36:15 +08:00
|
|
|
{
|
2018-10-24 13:37:37 +08:00
|
|
|
unsigned vmid = AMDGPU_JOB_GET_VMID(job);
|
|
|
|
|
2017-02-21 23:36:15 +08:00
|
|
|
amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
|
2017-12-19 00:08:25 +08:00
|
|
|
amdgpu_ring_write(ring, vmid);
|
2017-02-21 23:36:15 +08:00
|
|
|
amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
|
|
|
|
amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
|
|
|
|
amdgpu_ring_write(ring, ib->length_dw);
|
|
|
|
}
|
|
|
|
|
2018-01-26 21:31:07 +08:00
|
|
|
static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
|
|
|
|
uint32_t reg, uint32_t val,
|
|
|
|
uint32_t mask)
|
|
|
|
{
|
|
|
|
amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
|
|
|
|
amdgpu_ring_write(ring, reg << 2);
|
|
|
|
amdgpu_ring_write(ring, mask);
|
|
|
|
amdgpu_ring_write(ring, val);
|
|
|
|
}
|
|
|
|
|
2017-02-21 23:36:15 +08:00
|
|
|
static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
|
2018-02-04 17:32:35 +08:00
|
|
|
unsigned int vmid, uint64_t pd_addr)
|
2017-02-21 23:36:15 +08:00
|
|
|
{
|
|
|
|
struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
|
|
|
|
|
2018-02-04 17:32:35 +08:00
|
|
|
pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
|
2017-02-21 23:36:15 +08:00
|
|
|
|
2018-01-13 04:57:53 +08:00
|
|
|
/* wait for reg writes */
|
2018-01-26 21:31:07 +08:00
|
|
|
vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
|
|
|
|
lower_32_bits(pd_addr), 0xffffffff);
|
2017-02-21 23:36:15 +08:00
|
|
|
}
|
|
|
|
|
2018-01-12 23:35:16 +08:00
|
|
|
static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
|
|
|
|
uint32_t reg, uint32_t val)
|
|
|
|
{
|
|
|
|
amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
|
|
|
|
amdgpu_ring_write(ring, reg << 2);
|
|
|
|
amdgpu_ring_write(ring, val);
|
|
|
|
}
|
|
|
|
|
2016-12-29 02:22:18 +08:00
|
|
|
static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_irq_src *source,
|
|
|
|
unsigned type,
|
|
|
|
enum amdgpu_interrupt_state state)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_irq_src *source,
|
|
|
|
struct amdgpu_iv_entry *entry)
|
|
|
|
{
|
|
|
|
DRM_DEBUG("IH: VCN TRAP\n");
|
|
|
|
|
2017-02-22 04:19:18 +08:00
|
|
|
switch (entry->src_id) {
|
|
|
|
case 124:
|
2019-07-10 23:53:34 +08:00
|
|
|
amdgpu_fence_process(&adev->vcn.inst->ring_dec);
|
2017-02-22 04:19:18 +08:00
|
|
|
break;
|
|
|
|
case 119:
|
2019-07-10 23:53:34 +08:00
|
|
|
amdgpu_fence_process(&adev->vcn.inst->ring_enc[0]);
|
2017-02-22 04:19:18 +08:00
|
|
|
break;
|
|
|
|
case 120:
|
2019-07-10 23:53:34 +08:00
|
|
|
amdgpu_fence_process(&adev->vcn.inst->ring_enc[1]);
|
2017-02-22 04:19:18 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DRM_ERROR("Unhandled interrupt: %d %d\n",
|
|
|
|
entry->src_id, entry->src_data[0]);
|
|
|
|
break;
|
|
|
|
}
|
2016-12-29 02:22:18 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-05-18 01:31:49 +08:00
|
|
|
static void vcn_v1_0_dec_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
|
2017-11-29 06:01:21 +08:00
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
2018-05-18 01:31:49 +08:00
|
|
|
int i;
|
2017-11-29 06:01:21 +08:00
|
|
|
|
2018-05-18 01:31:49 +08:00
|
|
|
WARN_ON(ring->wptr % 2 || count % 2);
|
2017-11-29 06:01:21 +08:00
|
|
|
|
2018-05-18 01:31:49 +08:00
|
|
|
for (i = 0; i < count / 2; i++) {
|
|
|
|
amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
|
|
|
|
amdgpu_ring_write(ring, 0);
|
|
|
|
}
|
2017-11-29 06:01:21 +08:00
|
|
|
}
|
|
|
|
|
2018-05-16 20:18:22 +08:00
|
|
|
static int vcn_v1_0_set_powergating_state(void *handle,
|
|
|
|
enum amd_powergating_state state)
|
|
|
|
{
|
|
|
|
/* This doesn't actually powergate the VCN block.
|
|
|
|
* That's done in the dpm code via the SMC. This
|
|
|
|
* just re-inits the block as necessary. The actual
|
|
|
|
* gating still happens in the dpm code. We should
|
|
|
|
* revisit this when there is a cleaner line between
|
|
|
|
* the smc and the hw blocks
|
|
|
|
*/
|
2018-09-14 04:55:44 +08:00
|
|
|
int ret;
|
2018-05-16 20:18:22 +08:00
|
|
|
struct amdgpu_device *adev = (struct amdgpu_device *)handle;
|
|
|
|
|
2018-09-14 04:55:44 +08:00
|
|
|
if(state == adev->vcn.cur_state)
|
|
|
|
return 0;
|
|
|
|
|
2018-05-16 20:18:22 +08:00
|
|
|
if (state == AMD_PG_STATE_GATE)
|
2018-09-14 04:55:44 +08:00
|
|
|
ret = vcn_v1_0_stop(adev);
|
2018-05-16 20:18:22 +08:00
|
|
|
else
|
2018-09-14 04:55:44 +08:00
|
|
|
ret = vcn_v1_0_start(adev);
|
|
|
|
|
|
|
|
if(!ret)
|
|
|
|
adev->vcn.cur_state = state;
|
|
|
|
return ret;
|
2018-05-16 20:18:22 +08:00
|
|
|
}
|
2017-11-29 06:01:21 +08:00
|
|
|
|
2019-12-12 23:28:02 +08:00
|
|
|
static void vcn_v1_0_idle_work_handler(struct work_struct *work)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev =
|
|
|
|
container_of(work, struct amdgpu_device, vcn.idle_work.work);
|
|
|
|
unsigned int fences = 0, i;
|
|
|
|
|
|
|
|
for (i = 0; i < adev->vcn.num_enc_rings; ++i)
|
|
|
|
fences += amdgpu_fence_count_emitted(&adev->vcn.inst->ring_enc[i]);
|
|
|
|
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
|
|
|
|
struct dpg_pause_state new_state;
|
|
|
|
|
|
|
|
if (fences)
|
|
|
|
new_state.fw_based = VCN_DPG_STATE__PAUSE;
|
|
|
|
else
|
|
|
|
new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
|
|
|
|
|
|
|
|
if (amdgpu_fence_count_emitted(&adev->jpeg.inst->ring_dec))
|
|
|
|
new_state.jpeg = VCN_DPG_STATE__PAUSE;
|
|
|
|
else
|
|
|
|
new_state.jpeg = VCN_DPG_STATE__UNPAUSE;
|
|
|
|
|
2020-01-14 05:40:00 +08:00
|
|
|
adev->vcn.pause_dpg_mode(adev, 0, &new_state);
|
2019-12-12 23:28:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
fences += amdgpu_fence_count_emitted(&adev->jpeg.inst->ring_dec);
|
|
|
|
fences += amdgpu_fence_count_emitted(&adev->vcn.inst->ring_dec);
|
|
|
|
|
|
|
|
if (fences == 0) {
|
|
|
|
amdgpu_gfx_off_ctrl(adev, true);
|
|
|
|
if (adev->pm.dpm_enabled)
|
|
|
|
amdgpu_dpm_enable_uvd(adev, false);
|
|
|
|
else
|
|
|
|
amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
|
|
|
|
AMD_PG_STATE_GATE);
|
|
|
|
} else {
|
|
|
|
schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void vcn_v1_0_ring_begin_use(struct amdgpu_ring *ring)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *adev = ring->adev;
|
|
|
|
bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
|
|
|
|
|
|
|
|
if (set_clocks) {
|
|
|
|
amdgpu_gfx_off_ctrl(adev, false);
|
|
|
|
if (adev->pm.dpm_enabled)
|
|
|
|
amdgpu_dpm_enable_uvd(adev, true);
|
|
|
|
else
|
|
|
|
amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
|
|
|
|
AMD_PG_STATE_UNGATE);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG) {
|
|
|
|
struct dpg_pause_state new_state;
|
|
|
|
unsigned int fences = 0, i;
|
|
|
|
|
|
|
|
for (i = 0; i < adev->vcn.num_enc_rings; ++i)
|
|
|
|
fences += amdgpu_fence_count_emitted(&adev->vcn.inst->ring_enc[i]);
|
|
|
|
|
|
|
|
if (fences)
|
|
|
|
new_state.fw_based = VCN_DPG_STATE__PAUSE;
|
|
|
|
else
|
|
|
|
new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
|
|
|
|
|
|
|
|
if (amdgpu_fence_count_emitted(&adev->jpeg.inst->ring_dec))
|
|
|
|
new_state.jpeg = VCN_DPG_STATE__PAUSE;
|
|
|
|
else
|
|
|
|
new_state.jpeg = VCN_DPG_STATE__UNPAUSE;
|
|
|
|
|
|
|
|
if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
|
|
|
|
new_state.fw_based = VCN_DPG_STATE__PAUSE;
|
|
|
|
else if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
|
|
|
|
new_state.jpeg = VCN_DPG_STATE__PAUSE;
|
|
|
|
|
2020-01-14 05:40:00 +08:00
|
|
|
adev->vcn.pause_dpg_mode(adev, 0, &new_state);
|
2019-12-12 23:28:02 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-12-29 00:57:38 +08:00
|
|
|
static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
|
|
|
|
.name = "vcn_v1_0",
|
|
|
|
.early_init = vcn_v1_0_early_init,
|
|
|
|
.late_init = NULL,
|
|
|
|
.sw_init = vcn_v1_0_sw_init,
|
|
|
|
.sw_fini = vcn_v1_0_sw_fini,
|
|
|
|
.hw_init = vcn_v1_0_hw_init,
|
|
|
|
.hw_fini = vcn_v1_0_hw_fini,
|
|
|
|
.suspend = vcn_v1_0_suspend,
|
|
|
|
.resume = vcn_v1_0_resume,
|
2018-05-17 11:11:22 +08:00
|
|
|
.is_idle = vcn_v1_0_is_idle,
|
|
|
|
.wait_for_idle = vcn_v1_0_wait_for_idle,
|
2016-12-29 00:57:38 +08:00
|
|
|
.check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
|
|
|
|
.pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
|
|
|
|
.soft_reset = NULL /* vcn_v1_0_soft_reset */,
|
|
|
|
.post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
|
|
|
|
.set_clockgating_state = vcn_v1_0_set_clockgating_state,
|
2018-05-16 20:18:22 +08:00
|
|
|
.set_powergating_state = vcn_v1_0_set_powergating_state,
|
2016-12-29 00:57:38 +08:00
|
|
|
};
|
2017-05-05 23:40:59 +08:00
|
|
|
|
|
|
|
static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
|
|
|
|
.type = AMDGPU_RING_TYPE_VCN_DEC,
|
|
|
|
.align_mask = 0xf,
|
|
|
|
.support_64bit_ptrs = false,
|
2019-05-08 23:10:05 +08:00
|
|
|
.no_user_fence = true,
|
2019-07-17 02:29:19 +08:00
|
|
|
.vmhub = AMDGPU_MMHUB_0,
|
2017-05-05 23:40:59 +08:00
|
|
|
.get_rptr = vcn_v1_0_dec_ring_get_rptr,
|
|
|
|
.get_wptr = vcn_v1_0_dec_ring_get_wptr,
|
|
|
|
.set_wptr = vcn_v1_0_dec_ring_set_wptr,
|
|
|
|
.emit_frame_size =
|
2018-01-19 22:19:16 +08:00
|
|
|
6 + 6 + /* hdp invalidate / flush */
|
2018-01-26 22:00:43 +08:00
|
|
|
SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
|
|
|
|
SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
|
|
|
|
8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
|
2017-02-08 00:52:00 +08:00
|
|
|
14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
|
2017-01-26 03:37:41 +08:00
|
|
|
6,
|
2017-05-05 23:40:59 +08:00
|
|
|
.emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
|
|
|
|
.emit_ib = vcn_v1_0_dec_ring_emit_ib,
|
|
|
|
.emit_fence = vcn_v1_0_dec_ring_emit_fence,
|
|
|
|
.emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
|
2017-02-07 00:52:46 +08:00
|
|
|
.test_ring = amdgpu_vcn_dec_ring_test_ring,
|
2017-05-05 23:40:59 +08:00
|
|
|
.test_ib = amdgpu_vcn_dec_ring_test_ib,
|
2018-05-18 01:31:49 +08:00
|
|
|
.insert_nop = vcn_v1_0_dec_ring_insert_nop,
|
2017-02-08 00:52:00 +08:00
|
|
|
.insert_start = vcn_v1_0_dec_ring_insert_start,
|
2017-01-26 03:37:41 +08:00
|
|
|
.insert_end = vcn_v1_0_dec_ring_insert_end,
|
2017-05-05 23:40:59 +08:00
|
|
|
.pad_ib = amdgpu_ring_generic_pad_ib,
|
2019-12-12 23:28:02 +08:00
|
|
|
.begin_use = vcn_v1_0_ring_begin_use,
|
2017-05-05 23:40:59 +08:00
|
|
|
.end_use = amdgpu_vcn_ring_end_use,
|
2018-01-26 21:20:55 +08:00
|
|
|
.emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
|
2018-01-26 21:31:07 +08:00
|
|
|
.emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
|
2018-05-01 22:15:16 +08:00
|
|
|
.emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
|
2017-05-05 23:40:59 +08:00
|
|
|
};
|
|
|
|
|
2017-02-21 23:36:15 +08:00
|
|
|
static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
|
|
|
|
.type = AMDGPU_RING_TYPE_VCN_ENC,
|
|
|
|
.align_mask = 0x3f,
|
|
|
|
.nop = VCN_ENC_CMD_NO_OP,
|
|
|
|
.support_64bit_ptrs = false,
|
2019-05-08 23:10:05 +08:00
|
|
|
.no_user_fence = true,
|
2019-07-17 02:29:19 +08:00
|
|
|
.vmhub = AMDGPU_MMHUB_0,
|
2017-02-21 23:36:15 +08:00
|
|
|
.get_rptr = vcn_v1_0_enc_ring_get_rptr,
|
|
|
|
.get_wptr = vcn_v1_0_enc_ring_get_wptr,
|
|
|
|
.set_wptr = vcn_v1_0_enc_ring_set_wptr,
|
|
|
|
.emit_frame_size =
|
2018-01-26 22:00:43 +08:00
|
|
|
SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
|
|
|
|
SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
|
|
|
|
4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
|
2017-02-21 23:36:15 +08:00
|
|
|
5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
|
|
|
|
1, /* vcn_v1_0_enc_ring_insert_end */
|
|
|
|
.emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
|
|
|
|
.emit_ib = vcn_v1_0_enc_ring_emit_ib,
|
|
|
|
.emit_fence = vcn_v1_0_enc_ring_emit_fence,
|
|
|
|
.emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
|
2017-02-21 23:38:42 +08:00
|
|
|
.test_ring = amdgpu_vcn_enc_ring_test_ring,
|
2017-05-09 05:31:31 +08:00
|
|
|
.test_ib = amdgpu_vcn_enc_ring_test_ib,
|
2017-02-21 23:36:15 +08:00
|
|
|
.insert_nop = amdgpu_ring_insert_nop,
|
|
|
|
.insert_end = vcn_v1_0_enc_ring_insert_end,
|
|
|
|
.pad_ib = amdgpu_ring_generic_pad_ib,
|
2019-12-12 23:28:02 +08:00
|
|
|
.begin_use = vcn_v1_0_ring_begin_use,
|
2017-02-21 23:36:15 +08:00
|
|
|
.end_use = amdgpu_vcn_ring_end_use,
|
2018-01-26 21:20:55 +08:00
|
|
|
.emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
|
2018-01-26 21:31:07 +08:00
|
|
|
.emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
|
2018-03-28 06:06:52 +08:00
|
|
|
.emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
|
2017-02-21 23:36:15 +08:00
|
|
|
};
|
|
|
|
|
2017-05-05 23:40:59 +08:00
|
|
|
static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
|
|
|
|
{
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.inst->ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
|
2017-05-05 23:40:59 +08:00
|
|
|
DRM_INFO("VCN decode is enabled in VM mode\n");
|
|
|
|
}
|
2016-12-29 02:22:18 +08:00
|
|
|
|
2017-02-21 23:36:15 +08:00
|
|
|
static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < adev->vcn.num_enc_rings; ++i)
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.inst->ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
|
2017-02-21 23:36:15 +08:00
|
|
|
|
|
|
|
DRM_INFO("VCN encode is enabled in VM mode\n");
|
|
|
|
}
|
|
|
|
|
2016-12-29 02:22:18 +08:00
|
|
|
static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
|
|
|
|
.set = vcn_v1_0_set_interrupt_state,
|
|
|
|
.process = vcn_v1_0_process_interrupt,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
|
|
|
|
{
|
2019-07-10 23:53:34 +08:00
|
|
|
adev->vcn.inst->irq.num_types = adev->vcn.num_enc_rings + 2;
|
|
|
|
adev->vcn.inst->irq.funcs = &vcn_v1_0_irq_funcs;
|
2016-12-29 02:22:18 +08:00
|
|
|
}
|
2016-12-29 02:04:16 +08:00
|
|
|
|
|
|
|
const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
|
|
|
|
{
|
|
|
|
.type = AMD_IP_BLOCK_TYPE_VCN,
|
|
|
|
.major = 1,
|
|
|
|
.minor = 0,
|
|
|
|
.rev = 0,
|
|
|
|
.funcs = &vcn_v1_0_ip_funcs,
|
|
|
|
};
|