2015-10-07 23:36:28 +08:00
|
|
|
#
|
|
|
|
# FPGA framework configuration
|
|
|
|
#
|
|
|
|
|
|
|
|
menu "FPGA Configuration Support"
|
|
|
|
|
|
|
|
config FPGA
|
|
|
|
tristate "FPGA Configuration Framework"
|
|
|
|
help
|
|
|
|
Say Y here if you want support for configuring FPGAs from the
|
|
|
|
kernel. The FPGA framework adds a FPGA manager class and FPGA
|
|
|
|
manager drivers.
|
|
|
|
|
2015-10-07 23:36:29 +08:00
|
|
|
if FPGA
|
|
|
|
|
2016-11-02 03:14:29 +08:00
|
|
|
config FPGA_REGION
|
|
|
|
tristate "FPGA Region"
|
|
|
|
depends on OF && FPGA_BRIDGE
|
|
|
|
help
|
|
|
|
FPGA Regions allow loading FPGA images under control of
|
|
|
|
the Device Tree.
|
|
|
|
|
2017-02-28 06:14:26 +08:00
|
|
|
config FPGA_MGR_ICE40_SPI
|
|
|
|
tristate "Lattice iCE40 SPI"
|
|
|
|
depends on OF && SPI
|
|
|
|
help
|
|
|
|
FPGA manager driver support for Lattice iCE40 FPGAs over SPI.
|
|
|
|
|
2015-10-07 23:36:29 +08:00
|
|
|
config FPGA_MGR_SOCFPGA
|
|
|
|
tristate "Altera SOCFPGA FPGA Manager"
|
2016-11-22 06:26:42 +08:00
|
|
|
depends on ARCH_SOCFPGA || COMPILE_TEST
|
2015-10-07 23:36:29 +08:00
|
|
|
help
|
|
|
|
FPGA manager driver support for Altera SOCFPGA.
|
|
|
|
|
2016-11-02 03:14:32 +08:00
|
|
|
config FPGA_MGR_SOCFPGA_A10
|
|
|
|
tristate "Altera SoCFPGA Arria10"
|
2016-11-22 06:26:42 +08:00
|
|
|
depends on ARCH_SOCFPGA || COMPILE_TEST
|
|
|
|
select REGMAP_MMIO
|
2016-11-02 03:14:32 +08:00
|
|
|
help
|
|
|
|
FPGA manager driver support for Altera Arria10 SoCFPGA.
|
|
|
|
|
2017-02-28 06:14:22 +08:00
|
|
|
config FPGA_MGR_TS73XX
|
|
|
|
tristate "Technologic Systems TS-73xx SBC FPGA Manager"
|
|
|
|
depends on ARCH_EP93XX && MACH_TS72XX
|
|
|
|
help
|
|
|
|
FPGA manager driver support for the Altera Cyclone II FPGA
|
|
|
|
present on the TS-73xx SBC boards.
|
|
|
|
|
2017-03-24 08:34:26 +08:00
|
|
|
config FPGA_MGR_XILINX_SPI
|
|
|
|
tristate "Xilinx Configuration over Slave Serial (SPI)"
|
|
|
|
depends on SPI
|
|
|
|
help
|
|
|
|
FPGA manager driver support for Xilinx FPGA configuration
|
|
|
|
over slave serial interface.
|
|
|
|
|
2015-10-17 06:42:30 +08:00
|
|
|
config FPGA_MGR_ZYNQ_FPGA
|
|
|
|
tristate "Xilinx Zynq FPGA"
|
2016-09-08 22:38:05 +08:00
|
|
|
depends on ARCH_ZYNQ || COMPILE_TEST
|
2016-08-04 04:45:46 +08:00
|
|
|
depends on HAS_DMA
|
2015-10-17 06:42:30 +08:00
|
|
|
help
|
|
|
|
FPGA manager driver support for Xilinx Zynq FPGAs.
|
|
|
|
|
2016-11-02 03:14:28 +08:00
|
|
|
config FPGA_BRIDGE
|
|
|
|
tristate "FPGA Bridge Framework"
|
|
|
|
depends on OF
|
|
|
|
help
|
|
|
|
Say Y here if you want to support bridges connected between host
|
|
|
|
processors and FPGAs or between FPGAs.
|
|
|
|
|
2016-11-02 03:14:30 +08:00
|
|
|
config SOCFPGA_FPGA_BRIDGE
|
|
|
|
tristate "Altera SoCFPGA FPGA Bridges"
|
|
|
|
depends on ARCH_SOCFPGA && FPGA_BRIDGE
|
|
|
|
help
|
|
|
|
Say Y to enable drivers for FPGA bridges for Altera SOCFPGA
|
|
|
|
devices.
|
|
|
|
|
2016-11-02 03:14:31 +08:00
|
|
|
config ALTERA_FREEZE_BRIDGE
|
|
|
|
tristate "Altera FPGA Freeze Bridge"
|
|
|
|
depends on ARCH_SOCFPGA && FPGA_BRIDGE
|
|
|
|
help
|
|
|
|
Say Y to enable drivers for Altera FPGA Freeze bridges. A
|
|
|
|
freeze bridge is a bridge that exists in the FPGA fabric to
|
|
|
|
isolate one region of the FPGA from the busses while that
|
|
|
|
region is being reprogrammed.
|
|
|
|
|
2017-03-24 08:34:28 +08:00
|
|
|
config ALTERA_PR_IP_CORE
|
|
|
|
tristate "Altera Partial Reconfiguration IP Core"
|
|
|
|
help
|
|
|
|
Core driver support for Altera Partial Reconfiguration IP component
|
|
|
|
|
2017-03-24 08:34:30 +08:00
|
|
|
config ALTERA_PR_IP_CORE_PLAT
|
|
|
|
tristate "Platform support of Altera Partial Reconfiguration IP Core"
|
|
|
|
depends on ALTERA_PR_IP_CORE && OF && HAS_IOMEM
|
|
|
|
help
|
|
|
|
Platform driver support for Altera Partial Reconfiguration IP
|
|
|
|
component
|
|
|
|
|
2017-03-24 23:33:21 +08:00
|
|
|
config XILINX_PR_DECOUPLER
|
|
|
|
tristate "Xilinx LogiCORE PR Decoupler"
|
|
|
|
depends on FPGA_BRIDGE
|
|
|
|
depends on HAS_IOMEM
|
|
|
|
help
|
|
|
|
Say Y to enable drivers for Xilinx LogiCORE PR Decoupler.
|
|
|
|
The PR Decoupler exists in the FPGA fabric to isolate one
|
|
|
|
region of the FPGA from the busses while that region is
|
|
|
|
being reprogrammed during partial reconfig.
|
|
|
|
|
2015-10-07 23:36:29 +08:00
|
|
|
endif # FPGA
|
|
|
|
|
2015-10-07 23:36:28 +08:00
|
|
|
endmenu
|