2017-03-07 01:41:22 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __SOC15_COMMON_H__
|
|
|
|
#define __SOC15_COMMON_H__
|
|
|
|
|
|
|
|
struct nbio_hdp_flush_reg {
|
|
|
|
u32 ref_and_mask_cp0;
|
|
|
|
u32 ref_and_mask_cp1;
|
|
|
|
u32 ref_and_mask_cp2;
|
|
|
|
u32 ref_and_mask_cp3;
|
|
|
|
u32 ref_and_mask_cp4;
|
|
|
|
u32 ref_and_mask_cp5;
|
|
|
|
u32 ref_and_mask_cp6;
|
|
|
|
u32 ref_and_mask_cp7;
|
|
|
|
u32 ref_and_mask_cp8;
|
|
|
|
u32 ref_and_mask_cp9;
|
|
|
|
u32 ref_and_mask_sdma0;
|
|
|
|
u32 ref_and_mask_sdma1;
|
|
|
|
};
|
|
|
|
|
2017-04-07 19:53:31 +08:00
|
|
|
|
|
|
|
/* Register Access Macros */
|
2017-03-07 01:41:22 +08:00
|
|
|
#define SOC15_REG_OFFSET(ip, inst, reg) (0 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG0 + reg : \
|
|
|
|
(1 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG1 + reg : \
|
|
|
|
(2 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG2 + reg : \
|
|
|
|
(3 == reg##_BASE_IDX ? ip##_BASE__INST##inst##_SEG3 + reg : \
|
|
|
|
(ip##_BASE__INST##inst##_SEG4 + reg)))))
|
|
|
|
|
2017-04-07 19:53:31 +08:00
|
|
|
#define WREG32_FIELD15(ip, idx, reg, field, val) \
|
2017-11-28 02:20:38 +08:00
|
|
|
WREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg, \
|
|
|
|
(RREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg) \
|
|
|
|
& ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
|
2017-04-07 19:53:31 +08:00
|
|
|
|
|
|
|
#define RREG32_SOC15(ip, inst, reg) \
|
2017-11-28 02:20:38 +08:00
|
|
|
RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg)
|
2017-04-07 19:53:31 +08:00
|
|
|
|
2017-06-13 00:05:42 +08:00
|
|
|
#define RREG32_SOC15_OFFSET(ip, inst, reg, offset) \
|
2017-11-28 02:20:38 +08:00
|
|
|
RREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset)
|
2017-06-13 00:05:42 +08:00
|
|
|
|
2017-04-07 19:53:31 +08:00
|
|
|
#define WREG32_SOC15(ip, inst, reg, value) \
|
2017-11-28 02:20:38 +08:00
|
|
|
WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
|
2017-04-07 19:53:31 +08:00
|
|
|
|
2017-07-05 22:53:55 +08:00
|
|
|
#define WREG32_SOC15_NO_KIQ(ip, inst, reg, value) \
|
2017-11-28 02:20:38 +08:00
|
|
|
WREG32_NO_KIQ((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
|
2017-07-05 22:53:55 +08:00
|
|
|
|
2017-06-13 00:05:42 +08:00
|
|
|
#define WREG32_SOC15_OFFSET(ip, inst, reg, offset, value) \
|
2017-11-28 02:20:38 +08:00
|
|
|
WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset, value)
|
2017-06-13 00:05:42 +08:00
|
|
|
|
2017-03-07 01:41:22 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
|