2005-06-08 22:28:24 +08:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/lib/copypage-xscale.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 1995-2005 Russell King
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This handles the mini data cache, as found on SA11x0 and XScale
|
|
|
|
* processors. When we copy a user page page, we map it in such a way
|
|
|
|
* that accesses to this page will not touch the main data cache, but
|
|
|
|
* will be cached in the mini data cache. This prevents us thrashing
|
|
|
|
* the main data cache on page faults.
|
|
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/mm.h>
|
2008-10-31 23:08:35 +08:00
|
|
|
#include <linux/highmem.h>
|
2005-06-08 22:28:24 +08:00
|
|
|
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/tlbflush.h>
|
2006-12-30 23:08:50 +08:00
|
|
|
#include <asm/cacheflush.h>
|
2005-06-08 22:28:24 +08:00
|
|
|
|
2006-08-22 00:06:38 +08:00
|
|
|
#include "mm.h"
|
|
|
|
|
2005-06-08 22:28:24 +08:00
|
|
|
/*
|
|
|
|
* 0xffff8000 to 0xffffffff is reserved for any ARM architecture
|
|
|
|
* specific hacks for copying pages efficiently.
|
|
|
|
*/
|
|
|
|
#define COPYPAGE_MINICACHE 0xffff8000
|
|
|
|
|
|
|
|
#define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
|
2008-09-07 03:04:59 +08:00
|
|
|
L_PTE_MT_MINICACHE)
|
2005-06-08 22:28:24 +08:00
|
|
|
|
|
|
|
static DEFINE_SPINLOCK(minicache_lock);
|
|
|
|
|
|
|
|
/*
|
2008-10-31 23:08:35 +08:00
|
|
|
* XScale mini-dcache optimised copy_user_highpage
|
2005-06-08 22:28:24 +08:00
|
|
|
*
|
|
|
|
* We flush the destination cache lines just before we write the data into the
|
|
|
|
* corresponding address. Since the Dcache is read-allocate, this removes the
|
|
|
|
* Dcache aliasing issue. The writes will be forwarded to the write buffer,
|
|
|
|
* and merged as appropriate.
|
|
|
|
*/
|
|
|
|
static void __attribute__((naked))
|
|
|
|
mc_copy_user_page(void *from, void *to)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Strangely enough, best performance is achieved
|
|
|
|
* when prefetching destination as well. (NP)
|
|
|
|
*/
|
|
|
|
asm volatile(
|
|
|
|
"stmfd sp!, {r4, r5, lr} \n\
|
|
|
|
mov lr, %2 \n\
|
|
|
|
pld [r0, #0] \n\
|
|
|
|
pld [r0, #32] \n\
|
|
|
|
pld [r1, #0] \n\
|
|
|
|
pld [r1, #32] \n\
|
|
|
|
1: pld [r0, #64] \n\
|
|
|
|
pld [r0, #96] \n\
|
|
|
|
pld [r1, #64] \n\
|
|
|
|
pld [r1, #96] \n\
|
|
|
|
2: ldrd r2, [r0], #8 \n\
|
|
|
|
ldrd r4, [r0], #8 \n\
|
|
|
|
mov ip, r1 \n\
|
|
|
|
strd r2, [r1], #8 \n\
|
|
|
|
ldrd r2, [r0], #8 \n\
|
|
|
|
strd r4, [r1], #8 \n\
|
|
|
|
ldrd r4, [r0], #8 \n\
|
|
|
|
strd r2, [r1], #8 \n\
|
|
|
|
strd r4, [r1], #8 \n\
|
|
|
|
mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
|
|
|
|
ldrd r2, [r0], #8 \n\
|
|
|
|
mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
|
|
|
|
ldrd r4, [r0], #8 \n\
|
|
|
|
mov ip, r1 \n\
|
|
|
|
strd r2, [r1], #8 \n\
|
|
|
|
ldrd r2, [r0], #8 \n\
|
|
|
|
strd r4, [r1], #8 \n\
|
|
|
|
ldrd r4, [r0], #8 \n\
|
|
|
|
strd r2, [r1], #8 \n\
|
|
|
|
strd r4, [r1], #8 \n\
|
|
|
|
mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
|
|
|
|
subs lr, lr, #1 \n\
|
|
|
|
mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
|
|
|
|
bgt 1b \n\
|
|
|
|
beq 2b \n\
|
|
|
|
ldmfd sp!, {r4, r5, pc} "
|
|
|
|
:
|
|
|
|
: "r" (from), "r" (to), "I" (PAGE_SIZE / 64 - 1));
|
|
|
|
}
|
|
|
|
|
2008-10-31 23:08:35 +08:00
|
|
|
void xscale_mc_copy_user_highpage(struct page *to, struct page *from,
|
|
|
|
unsigned long vaddr)
|
2005-06-08 22:28:24 +08:00
|
|
|
{
|
2008-10-31 23:08:35 +08:00
|
|
|
void *kto = kmap_atomic(to, KM_USER1);
|
2006-12-30 23:08:50 +08:00
|
|
|
|
2008-10-31 23:08:35 +08:00
|
|
|
if (test_and_clear_bit(PG_dcache_dirty, &from->flags))
|
|
|
|
__flush_dcache_page(page_mapping(from), from);
|
2006-12-30 23:08:50 +08:00
|
|
|
|
2005-06-08 22:28:24 +08:00
|
|
|
spin_lock(&minicache_lock);
|
|
|
|
|
2008-10-31 23:08:35 +08:00
|
|
|
set_pte_ext(TOP_PTE(COPYPAGE_MINICACHE), pfn_pte(page_to_pfn(from), minicache_pgprot), 0);
|
2005-06-08 22:28:24 +08:00
|
|
|
flush_tlb_kernel_page(COPYPAGE_MINICACHE);
|
|
|
|
|
|
|
|
mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
|
|
|
|
|
|
|
|
spin_unlock(&minicache_lock);
|
2008-10-31 23:08:35 +08:00
|
|
|
|
|
|
|
kunmap_atomic(kto, KM_USER1);
|
2005-06-08 22:28:24 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XScale optimised clear_user_page
|
|
|
|
*/
|
2008-11-01 00:32:19 +08:00
|
|
|
void
|
|
|
|
xscale_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
|
2005-06-08 22:28:24 +08:00
|
|
|
{
|
2008-11-04 15:42:27 +08:00
|
|
|
void *ptr, *kaddr = kmap_atomic(page, KM_USER0);
|
2005-06-08 22:28:24 +08:00
|
|
|
asm volatile(
|
2008-11-04 15:42:27 +08:00
|
|
|
"mov r1, %2 \n\
|
2005-06-08 22:28:24 +08:00
|
|
|
mov r2, #0 \n\
|
|
|
|
mov r3, #0 \n\
|
2008-11-01 00:32:19 +08:00
|
|
|
1: mov ip, %0 \n\
|
|
|
|
strd r2, [%0], #8 \n\
|
|
|
|
strd r2, [%0], #8 \n\
|
|
|
|
strd r2, [%0], #8 \n\
|
|
|
|
strd r2, [%0], #8 \n\
|
2005-06-08 22:28:24 +08:00
|
|
|
mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
|
|
|
|
subs r1, r1, #1 \n\
|
|
|
|
mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
|
2008-11-01 00:32:19 +08:00
|
|
|
bne 1b"
|
2008-11-04 15:42:27 +08:00
|
|
|
: "=r" (ptr)
|
|
|
|
: "0" (kaddr), "I" (PAGE_SIZE / 32)
|
2008-11-01 00:32:19 +08:00
|
|
|
: "r1", "r2", "r3", "ip");
|
|
|
|
kunmap_atomic(kaddr, KM_USER0);
|
2005-06-08 22:28:24 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
struct cpu_user_fns xscale_mc_user_fns __initdata = {
|
2008-11-01 00:32:19 +08:00
|
|
|
.cpu_clear_user_highpage = xscale_mc_clear_user_highpage,
|
2008-10-31 23:08:35 +08:00
|
|
|
.cpu_copy_user_highpage = xscale_mc_copy_user_highpage,
|
2005-06-08 22:28:24 +08:00
|
|
|
};
|