2019-05-27 14:55:21 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2016-01-05 01:36:34 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2015 MediaTek Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/component.h>
|
2019-07-16 14:42:20 +08:00
|
|
|
#include <linux/module.h>
|
2016-01-05 01:36:34 +08:00
|
|
|
#include <linux/of_device.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/platform_device.h>
|
2019-12-10 13:05:25 +08:00
|
|
|
#include <linux/soc/mediatek/mtk-cmdq.h>
|
2016-01-05 01:36:34 +08:00
|
|
|
|
|
|
|
#include "mtk_drm_crtc.h"
|
|
|
|
#include "mtk_drm_ddp_comp.h"
|
|
|
|
|
|
|
|
#define DISP_REG_RDMA_INT_ENABLE 0x0000
|
|
|
|
#define DISP_REG_RDMA_INT_STATUS 0x0004
|
|
|
|
#define RDMA_TARGET_LINE_INT BIT(5)
|
|
|
|
#define RDMA_FIFO_UNDERFLOW_INT BIT(4)
|
|
|
|
#define RDMA_EOF_ABNORMAL_INT BIT(3)
|
|
|
|
#define RDMA_FRAME_END_INT BIT(2)
|
|
|
|
#define RDMA_FRAME_START_INT BIT(1)
|
|
|
|
#define RDMA_REG_UPDATE_INT BIT(0)
|
|
|
|
#define DISP_REG_RDMA_GLOBAL_CON 0x0010
|
|
|
|
#define RDMA_ENGINE_EN BIT(0)
|
2018-08-09 10:15:40 +08:00
|
|
|
#define RDMA_MODE_MEMORY BIT(1)
|
2016-01-05 01:36:34 +08:00
|
|
|
#define DISP_REG_RDMA_SIZE_CON_0 0x0014
|
2018-08-09 10:15:43 +08:00
|
|
|
#define RDMA_MATRIX_ENABLE BIT(17)
|
|
|
|
#define RDMA_MATRIX_INT_MTX_SEL GENMASK(23, 20)
|
|
|
|
#define RDMA_MATRIX_INT_MTX_BT601_to_RGB (6 << 20)
|
2016-01-05 01:36:34 +08:00
|
|
|
#define DISP_REG_RDMA_SIZE_CON_1 0x0018
|
|
|
|
#define DISP_REG_RDMA_TARGET_LINE 0x001c
|
2018-08-09 10:15:41 +08:00
|
|
|
#define DISP_RDMA_MEM_CON 0x0024
|
|
|
|
#define MEM_MODE_INPUT_FORMAT_RGB565 (0x000 << 4)
|
|
|
|
#define MEM_MODE_INPUT_FORMAT_RGB888 (0x001 << 4)
|
|
|
|
#define MEM_MODE_INPUT_FORMAT_RGBA8888 (0x002 << 4)
|
|
|
|
#define MEM_MODE_INPUT_FORMAT_ARGB8888 (0x003 << 4)
|
2018-08-09 10:15:43 +08:00
|
|
|
#define MEM_MODE_INPUT_FORMAT_UYVY (0x004 << 4)
|
|
|
|
#define MEM_MODE_INPUT_FORMAT_YUYV (0x005 << 4)
|
2018-08-09 10:15:41 +08:00
|
|
|
#define MEM_MODE_INPUT_SWAP BIT(8)
|
2018-08-09 10:15:40 +08:00
|
|
|
#define DISP_RDMA_MEM_SRC_PITCH 0x002c
|
|
|
|
#define DISP_RDMA_MEM_GMC_SETTING_0 0x0030
|
2016-01-05 01:36:34 +08:00
|
|
|
#define DISP_REG_RDMA_FIFO_CON 0x0040
|
|
|
|
#define RDMA_FIFO_UNDERFLOW_EN BIT(31)
|
|
|
|
#define RDMA_FIFO_PSEUDO_SIZE(bytes) (((bytes) / 16) << 16)
|
|
|
|
#define RDMA_OUTPUT_VALID_FIFO_THRESHOLD(bytes) ((bytes) / 16)
|
2017-03-31 19:30:30 +08:00
|
|
|
#define RDMA_FIFO_SIZE(rdma) ((rdma)->data->fifo_size)
|
2018-08-09 10:15:40 +08:00
|
|
|
#define DISP_RDMA_MEM_START_ADDR 0x0f00
|
|
|
|
|
|
|
|
#define RDMA_MEM_GMC 0x40402020
|
2017-03-31 19:30:30 +08:00
|
|
|
|
|
|
|
struct mtk_disp_rdma_data {
|
|
|
|
unsigned int fifo_size;
|
|
|
|
};
|
2016-01-05 01:36:34 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* struct mtk_disp_rdma - DISP_RDMA driver structure
|
2020-11-17 01:40:40 +08:00
|
|
|
* @ddp_comp: structure containing type enum and hardware resources
|
|
|
|
* @crtc: associated crtc to report irq events to
|
|
|
|
* @data: local driver data
|
2016-01-05 01:36:34 +08:00
|
|
|
*/
|
|
|
|
struct mtk_disp_rdma {
|
|
|
|
struct mtk_ddp_comp ddp_comp;
|
|
|
|
struct drm_crtc *crtc;
|
2017-03-31 19:30:30 +08:00
|
|
|
const struct mtk_disp_rdma_data *data;
|
2016-01-05 01:36:34 +08:00
|
|
|
};
|
|
|
|
|
2017-03-31 19:30:29 +08:00
|
|
|
static inline struct mtk_disp_rdma *comp_to_rdma(struct mtk_ddp_comp *comp)
|
|
|
|
{
|
|
|
|
return container_of(comp, struct mtk_disp_rdma, ddp_comp);
|
|
|
|
}
|
|
|
|
|
2016-01-05 01:36:34 +08:00
|
|
|
static irqreturn_t mtk_disp_rdma_irq_handler(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
struct mtk_disp_rdma *priv = dev_id;
|
|
|
|
struct mtk_ddp_comp *rdma = &priv->ddp_comp;
|
|
|
|
|
|
|
|
/* Clear frame completion interrupt */
|
|
|
|
writel(0x0, rdma->regs + DISP_REG_RDMA_INT_STATUS);
|
|
|
|
|
|
|
|
if (!priv->crtc)
|
|
|
|
return IRQ_NONE;
|
|
|
|
|
|
|
|
mtk_crtc_ddp_irq(priv->crtc, rdma);
|
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void rdma_update_bits(struct mtk_ddp_comp *comp, unsigned int reg,
|
|
|
|
unsigned int mask, unsigned int val)
|
|
|
|
{
|
|
|
|
unsigned int tmp = readl(comp->regs + reg);
|
|
|
|
|
|
|
|
tmp = (tmp & ~mask) | (val & mask);
|
|
|
|
writel(tmp, comp->regs + reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mtk_rdma_enable_vblank(struct mtk_ddp_comp *comp,
|
|
|
|
struct drm_crtc *crtc)
|
|
|
|
{
|
2017-03-31 19:30:29 +08:00
|
|
|
struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
|
2016-01-05 01:36:34 +08:00
|
|
|
|
2017-03-31 19:30:29 +08:00
|
|
|
rdma->crtc = crtc;
|
2016-01-05 01:36:34 +08:00
|
|
|
rdma_update_bits(comp, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT,
|
|
|
|
RDMA_FRAME_END_INT);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mtk_rdma_disable_vblank(struct mtk_ddp_comp *comp)
|
|
|
|
{
|
2017-03-31 19:30:29 +08:00
|
|
|
struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
|
2016-01-05 01:36:34 +08:00
|
|
|
|
2017-03-31 19:30:29 +08:00
|
|
|
rdma->crtc = NULL;
|
2016-01-05 01:36:34 +08:00
|
|
|
rdma_update_bits(comp, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mtk_rdma_start(struct mtk_ddp_comp *comp)
|
|
|
|
{
|
|
|
|
rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN,
|
|
|
|
RDMA_ENGINE_EN);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mtk_rdma_stop(struct mtk_ddp_comp *comp)
|
|
|
|
{
|
|
|
|
rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mtk_rdma_config(struct mtk_ddp_comp *comp, unsigned int width,
|
2016-07-28 10:22:55 +08:00
|
|
|
unsigned int height, unsigned int vrefresh,
|
2019-12-10 13:05:25 +08:00
|
|
|
unsigned int bpc, struct cmdq_pkt *cmdq_pkt)
|
2016-01-05 01:36:34 +08:00
|
|
|
{
|
|
|
|
unsigned int threshold;
|
|
|
|
unsigned int reg;
|
2017-03-31 19:30:30 +08:00
|
|
|
struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
|
2016-01-05 01:36:34 +08:00
|
|
|
|
2019-12-10 13:05:25 +08:00
|
|
|
mtk_ddp_write_mask(cmdq_pkt, width, comp,
|
|
|
|
DISP_REG_RDMA_SIZE_CON_0, 0xfff);
|
|
|
|
mtk_ddp_write_mask(cmdq_pkt, height, comp,
|
|
|
|
DISP_REG_RDMA_SIZE_CON_1, 0xfffff);
|
2016-01-05 01:36:34 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable FIFO underflow since DSI and DPI can't be blocked.
|
|
|
|
* Keep the FIFO pseudo size reset default of 8 KiB. Set the
|
|
|
|
* output threshold to 6 microseconds with 7/6 overhead to
|
|
|
|
* account for blanking, and with a pixel depth of 4 bytes:
|
|
|
|
*/
|
|
|
|
threshold = width * height * vrefresh * 4 * 7 / 1000000;
|
|
|
|
reg = RDMA_FIFO_UNDERFLOW_EN |
|
2017-03-31 19:30:30 +08:00
|
|
|
RDMA_FIFO_PSEUDO_SIZE(RDMA_FIFO_SIZE(rdma)) |
|
2016-01-05 01:36:34 +08:00
|
|
|
RDMA_OUTPUT_VALID_FIFO_THRESHOLD(threshold);
|
2019-12-10 13:05:25 +08:00
|
|
|
mtk_ddp_write(cmdq_pkt, reg, comp, DISP_REG_RDMA_FIFO_CON);
|
2016-01-05 01:36:34 +08:00
|
|
|
}
|
|
|
|
|
2018-08-09 10:15:41 +08:00
|
|
|
static unsigned int rdma_fmt_convert(struct mtk_disp_rdma *rdma,
|
|
|
|
unsigned int fmt)
|
|
|
|
{
|
|
|
|
/* The return value in switch "MEM_MODE_INPUT_FORMAT_XXX"
|
|
|
|
* is defined in mediatek HW data sheet.
|
|
|
|
* The alphabet order in XXX is no relation to data
|
|
|
|
* arrangement in memory.
|
|
|
|
*/
|
|
|
|
switch (fmt) {
|
|
|
|
default:
|
|
|
|
case DRM_FORMAT_RGB565:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_RGB565;
|
|
|
|
case DRM_FORMAT_BGR565:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_RGB565 | MEM_MODE_INPUT_SWAP;
|
|
|
|
case DRM_FORMAT_RGB888:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_RGB888;
|
|
|
|
case DRM_FORMAT_BGR888:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_RGB888 | MEM_MODE_INPUT_SWAP;
|
|
|
|
case DRM_FORMAT_RGBX8888:
|
|
|
|
case DRM_FORMAT_RGBA8888:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_ARGB8888;
|
|
|
|
case DRM_FORMAT_BGRX8888:
|
|
|
|
case DRM_FORMAT_BGRA8888:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_ARGB8888 | MEM_MODE_INPUT_SWAP;
|
|
|
|
case DRM_FORMAT_XRGB8888:
|
|
|
|
case DRM_FORMAT_ARGB8888:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_RGBA8888;
|
|
|
|
case DRM_FORMAT_XBGR8888:
|
|
|
|
case DRM_FORMAT_ABGR8888:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_RGBA8888 | MEM_MODE_INPUT_SWAP;
|
2018-08-09 10:15:43 +08:00
|
|
|
case DRM_FORMAT_UYVY:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_UYVY;
|
|
|
|
case DRM_FORMAT_YUYV:
|
|
|
|
return MEM_MODE_INPUT_FORMAT_YUYV;
|
2018-08-09 10:15:41 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-08-09 10:15:46 +08:00
|
|
|
static unsigned int mtk_rdma_layer_nr(struct mtk_ddp_comp *comp)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2018-08-09 10:15:40 +08:00
|
|
|
static void mtk_rdma_layer_config(struct mtk_ddp_comp *comp, unsigned int idx,
|
2019-12-10 13:05:25 +08:00
|
|
|
struct mtk_plane_state *state,
|
|
|
|
struct cmdq_pkt *cmdq_pkt)
|
2018-08-09 10:15:40 +08:00
|
|
|
{
|
2018-08-09 10:15:41 +08:00
|
|
|
struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
|
2018-08-09 10:15:40 +08:00
|
|
|
struct mtk_plane_pending_state *pending = &state->pending;
|
|
|
|
unsigned int addr = pending->addr;
|
|
|
|
unsigned int pitch = pending->pitch & 0xffff;
|
2018-08-09 10:15:41 +08:00
|
|
|
unsigned int fmt = pending->format;
|
|
|
|
unsigned int con;
|
|
|
|
|
|
|
|
con = rdma_fmt_convert(rdma, fmt);
|
2019-12-10 13:05:25 +08:00
|
|
|
mtk_ddp_write_relaxed(cmdq_pkt, con, comp, DISP_RDMA_MEM_CON);
|
2018-08-09 10:15:40 +08:00
|
|
|
|
2018-08-09 10:15:43 +08:00
|
|
|
if (fmt == DRM_FORMAT_UYVY || fmt == DRM_FORMAT_YUYV) {
|
2019-12-10 13:05:25 +08:00
|
|
|
mtk_ddp_write_mask(cmdq_pkt, RDMA_MATRIX_ENABLE, comp,
|
|
|
|
DISP_REG_RDMA_SIZE_CON_0,
|
|
|
|
RDMA_MATRIX_ENABLE);
|
|
|
|
mtk_ddp_write_mask(cmdq_pkt, RDMA_MATRIX_INT_MTX_BT601_to_RGB,
|
|
|
|
comp, DISP_REG_RDMA_SIZE_CON_0,
|
|
|
|
RDMA_MATRIX_INT_MTX_SEL);
|
2018-08-09 10:15:43 +08:00
|
|
|
} else {
|
2019-12-10 13:05:25 +08:00
|
|
|
mtk_ddp_write_mask(cmdq_pkt, 0, comp,
|
|
|
|
DISP_REG_RDMA_SIZE_CON_0,
|
|
|
|
RDMA_MATRIX_ENABLE);
|
2018-08-09 10:15:43 +08:00
|
|
|
}
|
2019-12-10 13:05:25 +08:00
|
|
|
mtk_ddp_write_relaxed(cmdq_pkt, addr, comp, DISP_RDMA_MEM_START_ADDR);
|
|
|
|
mtk_ddp_write_relaxed(cmdq_pkt, pitch, comp, DISP_RDMA_MEM_SRC_PITCH);
|
|
|
|
mtk_ddp_write(cmdq_pkt, RDMA_MEM_GMC, comp,
|
|
|
|
DISP_RDMA_MEM_GMC_SETTING_0);
|
|
|
|
mtk_ddp_write_mask(cmdq_pkt, RDMA_MODE_MEMORY, comp,
|
|
|
|
DISP_REG_RDMA_GLOBAL_CON, RDMA_MODE_MEMORY);
|
2018-08-09 10:15:43 +08:00
|
|
|
|
2018-08-09 10:15:40 +08:00
|
|
|
}
|
|
|
|
|
2016-01-05 01:36:34 +08:00
|
|
|
static const struct mtk_ddp_comp_funcs mtk_disp_rdma_funcs = {
|
|
|
|
.config = mtk_rdma_config,
|
|
|
|
.start = mtk_rdma_start,
|
|
|
|
.stop = mtk_rdma_stop,
|
|
|
|
.enable_vblank = mtk_rdma_enable_vblank,
|
|
|
|
.disable_vblank = mtk_rdma_disable_vblank,
|
2018-08-09 10:15:46 +08:00
|
|
|
.layer_nr = mtk_rdma_layer_nr,
|
2018-08-09 10:15:40 +08:00
|
|
|
.layer_config = mtk_rdma_layer_config,
|
2016-01-05 01:36:34 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static int mtk_disp_rdma_bind(struct device *dev, struct device *master,
|
|
|
|
void *data)
|
|
|
|
{
|
|
|
|
struct mtk_disp_rdma *priv = dev_get_drvdata(dev);
|
|
|
|
struct drm_device *drm_dev = data;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = mtk_ddp_comp_register(drm_dev, &priv->ddp_comp);
|
|
|
|
if (ret < 0) {
|
2017-07-19 05:43:04 +08:00
|
|
|
dev_err(dev, "Failed to register component %pOF: %d\n",
|
|
|
|
dev->of_node, ret);
|
2016-01-05 01:36:34 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mtk_disp_rdma_unbind(struct device *dev, struct device *master,
|
|
|
|
void *data)
|
|
|
|
{
|
|
|
|
struct mtk_disp_rdma *priv = dev_get_drvdata(dev);
|
|
|
|
struct drm_device *drm_dev = data;
|
|
|
|
|
|
|
|
mtk_ddp_comp_unregister(drm_dev, &priv->ddp_comp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct component_ops mtk_disp_rdma_component_ops = {
|
|
|
|
.bind = mtk_disp_rdma_bind,
|
|
|
|
.unbind = mtk_disp_rdma_unbind,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int mtk_disp_rdma_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct mtk_disp_rdma *priv;
|
|
|
|
int comp_id;
|
|
|
|
int irq;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
|
|
|
|
if (!priv)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
irq = platform_get_irq(pdev, 0);
|
|
|
|
if (irq < 0)
|
|
|
|
return irq;
|
|
|
|
|
|
|
|
comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DISP_RDMA);
|
|
|
|
if (comp_id < 0) {
|
|
|
|
dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
|
|
|
|
return comp_id;
|
|
|
|
}
|
|
|
|
|
2020-10-19 08:15:22 +08:00
|
|
|
ret = mtk_ddp_comp_init(dev->of_node, &priv->ddp_comp, comp_id,
|
2016-01-05 01:36:34 +08:00
|
|
|
&mtk_disp_rdma_funcs);
|
|
|
|
if (ret) {
|
2020-03-26 01:31:19 +08:00
|
|
|
if (ret != -EPROBE_DEFER)
|
|
|
|
dev_err(dev, "Failed to initialize component: %d\n",
|
|
|
|
ret);
|
|
|
|
|
2016-01-05 01:36:34 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Disable and clear pending interrupts */
|
|
|
|
writel(0x0, priv->ddp_comp.regs + DISP_REG_RDMA_INT_ENABLE);
|
|
|
|
writel(0x0, priv->ddp_comp.regs + DISP_REG_RDMA_INT_STATUS);
|
|
|
|
|
|
|
|
ret = devm_request_irq(dev, irq, mtk_disp_rdma_irq_handler,
|
|
|
|
IRQF_TRIGGER_NONE, dev_name(dev), priv);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "Failed to request irq %d: %d\n", irq, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-03-31 19:30:30 +08:00
|
|
|
priv->data = of_device_get_match_data(dev);
|
|
|
|
|
2016-01-05 01:36:34 +08:00
|
|
|
platform_set_drvdata(pdev, priv);
|
|
|
|
|
|
|
|
ret = component_add(dev, &mtk_disp_rdma_component_ops);
|
|
|
|
if (ret)
|
|
|
|
dev_err(dev, "Failed to add component: %d\n", ret);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mtk_disp_rdma_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
component_del(&pdev->dev, &mtk_disp_rdma_component_ops);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-31 19:30:39 +08:00
|
|
|
static const struct mtk_disp_rdma_data mt2701_rdma_driver_data = {
|
|
|
|
.fifo_size = SZ_4K,
|
|
|
|
};
|
|
|
|
|
2017-03-31 19:30:30 +08:00
|
|
|
static const struct mtk_disp_rdma_data mt8173_rdma_driver_data = {
|
|
|
|
.fifo_size = SZ_8K,
|
|
|
|
};
|
|
|
|
|
2016-01-05 01:36:34 +08:00
|
|
|
static const struct of_device_id mtk_disp_rdma_driver_dt_match[] = {
|
2017-03-31 19:30:39 +08:00
|
|
|
{ .compatible = "mediatek,mt2701-disp-rdma",
|
|
|
|
.data = &mt2701_rdma_driver_data},
|
2017-03-31 19:30:30 +08:00
|
|
|
{ .compatible = "mediatek,mt8173-disp-rdma",
|
|
|
|
.data = &mt8173_rdma_driver_data},
|
2016-01-05 01:36:34 +08:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, mtk_disp_rdma_driver_dt_match);
|
|
|
|
|
|
|
|
struct platform_driver mtk_disp_rdma_driver = {
|
|
|
|
.probe = mtk_disp_rdma_probe,
|
|
|
|
.remove = mtk_disp_rdma_remove,
|
|
|
|
.driver = {
|
|
|
|
.name = "mediatek-disp-rdma",
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.of_match_table = mtk_disp_rdma_driver_dt_match,
|
|
|
|
},
|
|
|
|
};
|