2019-06-04 16:11:33 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
2008-08-05 23:14:15 +08:00
|
|
|
* arch/arm/mach-iop32x/include/mach/irqs.h
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* Author: Rory Bolt <rorybolt@pacbell.net>
|
|
|
|
* Copyright: (C) 2002 Rory Bolt
|
|
|
|
*/
|
2006-09-19 06:26:25 +08:00
|
|
|
|
|
|
|
#ifndef __IRQS_H
|
|
|
|
#define __IRQS_H
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* IOP80321 chipset interrupts
|
|
|
|
*/
|
2006-09-19 06:26:25 +08:00
|
|
|
#define IRQ_IOP32X_DMA0_EOT 0
|
|
|
|
#define IRQ_IOP32X_DMA0_EOC 1
|
|
|
|
#define IRQ_IOP32X_DMA1_EOT 2
|
|
|
|
#define IRQ_IOP32X_DMA1_EOC 3
|
|
|
|
#define IRQ_IOP32X_AA_EOT 6
|
|
|
|
#define IRQ_IOP32X_AA_EOC 7
|
|
|
|
#define IRQ_IOP32X_CORE_PMON 8
|
|
|
|
#define IRQ_IOP32X_TIMER0 9
|
|
|
|
#define IRQ_IOP32X_TIMER1 10
|
|
|
|
#define IRQ_IOP32X_I2C_0 11
|
|
|
|
#define IRQ_IOP32X_I2C_1 12
|
|
|
|
#define IRQ_IOP32X_MESSAGING 13
|
|
|
|
#define IRQ_IOP32X_ATU_BIST 14
|
|
|
|
#define IRQ_IOP32X_PERFMON 15
|
|
|
|
#define IRQ_IOP32X_CORE_PMU 16
|
|
|
|
#define IRQ_IOP32X_BIU_ERR 17
|
|
|
|
#define IRQ_IOP32X_ATU_ERR 18
|
|
|
|
#define IRQ_IOP32X_MCU_ERR 19
|
|
|
|
#define IRQ_IOP32X_DMA0_ERR 20
|
|
|
|
#define IRQ_IOP32X_DMA1_ERR 21
|
|
|
|
#define IRQ_IOP32X_AA_ERR 23
|
|
|
|
#define IRQ_IOP32X_MSG_ERR 24
|
|
|
|
#define IRQ_IOP32X_SSP 25
|
|
|
|
#define IRQ_IOP32X_XINT0 27
|
|
|
|
#define IRQ_IOP32X_XINT1 28
|
|
|
|
#define IRQ_IOP32X_XINT2 29
|
|
|
|
#define IRQ_IOP32X_XINT3 30
|
|
|
|
#define IRQ_IOP32X_HPI 31
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2006-09-19 06:22:24 +08:00
|
|
|
#define NR_IRQS 32
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
|
2006-09-19 06:26:25 +08:00
|
|
|
#endif
|