2019-05-27 14:55:01 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2012-05-17 17:04:57 +08:00
|
|
|
/*
|
|
|
|
* WM831x clock control
|
|
|
|
*
|
|
|
|
* Copyright 2011-2 Wolfson Microelectronics PLC.
|
|
|
|
*
|
|
|
|
* Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/mfd/wm831x/core.h>
|
|
|
|
|
|
|
|
struct wm831x_clk {
|
|
|
|
struct wm831x *wm831x;
|
|
|
|
struct clk_hw xtal_hw;
|
|
|
|
struct clk_hw fll_hw;
|
|
|
|
struct clk_hw clkout_hw;
|
|
|
|
bool xtal_ena;
|
|
|
|
};
|
|
|
|
|
2013-08-29 22:13:28 +08:00
|
|
|
static int wm831x_xtal_is_prepared(struct clk_hw *hw)
|
2012-05-17 17:04:57 +08:00
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
xtal_hw);
|
|
|
|
|
|
|
|
return clkdata->xtal_ena;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long wm831x_xtal_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
xtal_hw);
|
|
|
|
|
|
|
|
if (clkdata->xtal_ena)
|
|
|
|
return 32768;
|
|
|
|
else
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops wm831x_xtal_ops = {
|
2013-08-29 22:13:28 +08:00
|
|
|
.is_prepared = wm831x_xtal_is_prepared,
|
2012-05-17 17:04:57 +08:00
|
|
|
.recalc_rate = wm831x_xtal_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2017-08-18 18:08:17 +08:00
|
|
|
static const struct clk_init_data wm831x_xtal_init = {
|
2012-05-17 17:04:57 +08:00
|
|
|
.name = "xtal",
|
|
|
|
.ops = &wm831x_xtal_ops,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const unsigned long wm831x_fll_auto_rates[] = {
|
|
|
|
2048000,
|
|
|
|
11289600,
|
|
|
|
12000000,
|
|
|
|
12288000,
|
|
|
|
19200000,
|
|
|
|
22579600,
|
|
|
|
24000000,
|
|
|
|
24576000,
|
|
|
|
};
|
|
|
|
|
2013-08-29 22:13:28 +08:00
|
|
|
static int wm831x_fll_is_prepared(struct clk_hw *hw)
|
2012-05-17 17:04:57 +08:00
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
fll_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_FLL_CONTROL_1);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read FLL_CONTROL_1: %d\n",
|
|
|
|
ret);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return (ret & WM831X_FLL_ENA) != 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm831x_fll_prepare(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
fll_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
2013-05-01 23:31:01 +08:00
|
|
|
ret = wm831x_set_bits(wm831x, WM831X_FLL_CONTROL_1,
|
2012-05-17 17:04:57 +08:00
|
|
|
WM831X_FLL_ENA, WM831X_FLL_ENA);
|
|
|
|
if (ret != 0)
|
|
|
|
dev_crit(wm831x->dev, "Failed to enable FLL: %d\n", ret);
|
|
|
|
|
2016-12-12 15:40:09 +08:00
|
|
|
/* wait 2-3 ms for new frequency taking effect */
|
|
|
|
usleep_range(2000, 3000);
|
2012-05-17 17:04:57 +08:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void wm831x_fll_unprepare(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
fll_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
2013-05-01 23:31:01 +08:00
|
|
|
ret = wm831x_set_bits(wm831x, WM831X_FLL_CONTROL_1, WM831X_FLL_ENA, 0);
|
2012-05-17 17:04:57 +08:00
|
|
|
if (ret != 0)
|
2013-05-01 23:31:01 +08:00
|
|
|
dev_crit(wm831x->dev, "Failed to disable FLL: %d\n", ret);
|
2012-05-17 17:04:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned long wm831x_fll_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
fll_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_2);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_2: %d\n",
|
|
|
|
ret);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret & WM831X_FLL_AUTO)
|
|
|
|
return wm831x_fll_auto_rates[ret & WM831X_FLL_AUTO_FREQ_MASK];
|
|
|
|
|
|
|
|
dev_err(wm831x->dev, "FLL only supported in AUTO mode\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static long wm831x_fll_round_rate(struct clk_hw *hw, unsigned long rate,
|
|
|
|
unsigned long *unused)
|
|
|
|
{
|
|
|
|
int best = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(wm831x_fll_auto_rates); i++)
|
|
|
|
if (abs(wm831x_fll_auto_rates[i] - rate) <
|
|
|
|
abs(wm831x_fll_auto_rates[best] - rate))
|
|
|
|
best = i;
|
|
|
|
|
|
|
|
return wm831x_fll_auto_rates[best];
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm831x_fll_set_rate(struct clk_hw *hw, unsigned long rate,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
fll_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(wm831x_fll_auto_rates); i++)
|
|
|
|
if (wm831x_fll_auto_rates[i] == rate)
|
|
|
|
break;
|
|
|
|
if (i == ARRAY_SIZE(wm831x_fll_auto_rates))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-08-29 22:13:28 +08:00
|
|
|
if (wm831x_fll_is_prepared(hw))
|
2012-05-17 17:04:57 +08:00
|
|
|
return -EPERM;
|
|
|
|
|
|
|
|
return wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_2,
|
|
|
|
WM831X_FLL_AUTO_FREQ_MASK, i);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const char *wm831x_fll_parents[] = {
|
|
|
|
"xtal",
|
|
|
|
"clkin",
|
|
|
|
};
|
|
|
|
|
|
|
|
static u8 wm831x_fll_get_parent(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
fll_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* AUTO mode is always clocked from the crystal */
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_2);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_2: %d\n",
|
|
|
|
ret);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret & WM831X_FLL_AUTO)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_FLL_CONTROL_5);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read FLL_CONTROL_5: %d\n",
|
|
|
|
ret);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (ret & WM831X_FLL_CLK_SRC_MASK) {
|
|
|
|
case 0:
|
|
|
|
return 0;
|
|
|
|
case 1:
|
|
|
|
return 1;
|
|
|
|
default:
|
|
|
|
dev_err(wm831x->dev, "Unsupported FLL clock source %d\n",
|
|
|
|
ret & WM831X_FLL_CLK_SRC_MASK);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops wm831x_fll_ops = {
|
2013-08-29 22:13:28 +08:00
|
|
|
.is_prepared = wm831x_fll_is_prepared,
|
2012-05-17 17:04:57 +08:00
|
|
|
.prepare = wm831x_fll_prepare,
|
|
|
|
.unprepare = wm831x_fll_unprepare,
|
|
|
|
.round_rate = wm831x_fll_round_rate,
|
|
|
|
.recalc_rate = wm831x_fll_recalc_rate,
|
|
|
|
.set_rate = wm831x_fll_set_rate,
|
|
|
|
.get_parent = wm831x_fll_get_parent,
|
|
|
|
};
|
|
|
|
|
2017-08-18 18:08:17 +08:00
|
|
|
static const struct clk_init_data wm831x_fll_init = {
|
2012-05-17 17:04:57 +08:00
|
|
|
.name = "fll",
|
|
|
|
.ops = &wm831x_fll_ops,
|
|
|
|
.parent_names = wm831x_fll_parents,
|
|
|
|
.num_parents = ARRAY_SIZE(wm831x_fll_parents),
|
|
|
|
.flags = CLK_SET_RATE_GATE,
|
|
|
|
};
|
|
|
|
|
2013-08-29 22:13:28 +08:00
|
|
|
static int wm831x_clkout_is_prepared(struct clk_hw *hw)
|
2012-05-17 17:04:57 +08:00
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
clkout_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_1);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_1: %d\n",
|
|
|
|
ret);
|
2016-12-01 14:25:44 +08:00
|
|
|
return false;
|
2012-05-17 17:04:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return (ret & WM831X_CLKOUT_ENA) != 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int wm831x_clkout_prepare(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
clkout_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = wm831x_reg_unlock(wm831x);
|
|
|
|
if (ret != 0) {
|
|
|
|
dev_crit(wm831x->dev, "Failed to lock registers: %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_1,
|
|
|
|
WM831X_CLKOUT_ENA, WM831X_CLKOUT_ENA);
|
|
|
|
if (ret != 0)
|
|
|
|
dev_crit(wm831x->dev, "Failed to enable CLKOUT: %d\n", ret);
|
|
|
|
|
|
|
|
wm831x_reg_lock(wm831x);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void wm831x_clkout_unprepare(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
clkout_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = wm831x_reg_unlock(wm831x);
|
|
|
|
if (ret != 0) {
|
|
|
|
dev_crit(wm831x->dev, "Failed to lock registers: %d\n", ret);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_1,
|
|
|
|
WM831X_CLKOUT_ENA, 0);
|
|
|
|
if (ret != 0)
|
|
|
|
dev_crit(wm831x->dev, "Failed to disable CLKOUT: %d\n", ret);
|
|
|
|
|
|
|
|
wm831x_reg_lock(wm831x);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const char *wm831x_clkout_parents[] = {
|
|
|
|
"fll",
|
2013-05-01 23:32:05 +08:00
|
|
|
"xtal",
|
2012-05-17 17:04:57 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static u8 wm831x_clkout_get_parent(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
clkout_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_1);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_1: %d\n",
|
|
|
|
ret);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret & WM831X_CLKOUT_SRC)
|
|
|
|
return 1;
|
2013-05-01 23:32:05 +08:00
|
|
|
else
|
|
|
|
return 0;
|
2012-05-17 17:04:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int wm831x_clkout_set_parent(struct clk_hw *hw, u8 parent)
|
|
|
|
{
|
|
|
|
struct wm831x_clk *clkdata = container_of(hw, struct wm831x_clk,
|
|
|
|
clkout_hw);
|
|
|
|
struct wm831x *wm831x = clkdata->wm831x;
|
|
|
|
|
|
|
|
return wm831x_set_bits(wm831x, WM831X_CLOCK_CONTROL_1,
|
|
|
|
WM831X_CLKOUT_SRC,
|
|
|
|
parent << WM831X_CLKOUT_SRC_SHIFT);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops wm831x_clkout_ops = {
|
2013-08-29 22:13:28 +08:00
|
|
|
.is_prepared = wm831x_clkout_is_prepared,
|
2012-05-17 17:04:57 +08:00
|
|
|
.prepare = wm831x_clkout_prepare,
|
|
|
|
.unprepare = wm831x_clkout_unprepare,
|
clk: wm831x: clkout: Add a determine_rate hook
The WM381x "clkout" clock implements a mux with a set_parent hook,
but doesn't provide a determine_rate implementation.
This is a bit odd, since set_parent() is there to, as its name implies,
change the parent of a clock. However, the most likely candidates to
trigger that parent change are either the assigned-clock-parents device
tree property or a call to clk_set_rate(), with determine_rate()
figuring out which parent is the best suited for a given rate.
The other trigger would be a call to clk_set_parent(), but it's far less
used, and it doesn't look like there's any obvious user for that clock.
Similarly, it doesn't look like the device tree using that clock driver
uses any of the assigned-clock properties on that clock.
So, the set_parent hook is effectively unused, possibly because of an
oversight. However, it could also be an explicit decision by the
original author to avoid any reparenting but through an explicit call to
clk_set_parent().
The latter case would be equivalent to setting the determine_rate
implementation to clk_hw_determine_rate_no_reparent(). Indeed, if no
determine_rate implementation is provided, clk_round_rate() (through
clk_core_round_rate_nolock()) will call itself on the parent if
CLK_SET_RATE_PARENT is set, and will not change the clock rate
otherwise.
And if it was an oversight, then we are at least explicit about our
behavior now and it can be further refined down the line.
Cc: patches@opensource.cirrus.com
Acked-by: Charles Keepax <ckeepax@opensource.cirrus.com>
Signed-off-by: Maxime Ripard <maxime@cerno.tech>
Link: https://lore.kernel.org/r/20221018-clk-range-checks-fixes-v4-23-971d5077e7d2@cerno.tech
| Reported-by: kernel test robot <lkp@intel.com>:
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
2023-05-05 19:25:25 +08:00
|
|
|
.determine_rate = clk_hw_determine_rate_no_reparent,
|
2012-05-17 17:04:57 +08:00
|
|
|
.get_parent = wm831x_clkout_get_parent,
|
|
|
|
.set_parent = wm831x_clkout_set_parent,
|
|
|
|
};
|
|
|
|
|
2017-08-18 18:08:17 +08:00
|
|
|
static const struct clk_init_data wm831x_clkout_init = {
|
2012-05-17 17:04:57 +08:00
|
|
|
.name = "clkout",
|
|
|
|
.ops = &wm831x_clkout_ops,
|
|
|
|
.parent_names = wm831x_clkout_parents,
|
|
|
|
.num_parents = ARRAY_SIZE(wm831x_clkout_parents),
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
};
|
|
|
|
|
2012-11-20 02:22:52 +08:00
|
|
|
static int wm831x_clk_probe(struct platform_device *pdev)
|
2012-05-17 17:04:57 +08:00
|
|
|
{
|
|
|
|
struct wm831x *wm831x = dev_get_drvdata(pdev->dev.parent);
|
|
|
|
struct wm831x_clk *clkdata;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
clkdata = devm_kzalloc(&pdev->dev, sizeof(*clkdata), GFP_KERNEL);
|
|
|
|
if (!clkdata)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2013-08-29 19:21:01 +08:00
|
|
|
clkdata->wm831x = wm831x;
|
|
|
|
|
2012-05-17 17:04:57 +08:00
|
|
|
/* XTAL_ENA can only be set via OTP/InstantConfig so just read once */
|
|
|
|
ret = wm831x_reg_read(wm831x, WM831X_CLOCK_CONTROL_2);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(wm831x->dev, "Unable to read CLOCK_CONTROL_2: %d\n",
|
|
|
|
ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
clkdata->xtal_ena = ret & WM831X_XTAL_ENA;
|
|
|
|
|
|
|
|
clkdata->xtal_hw.init = &wm831x_xtal_init;
|
2016-06-02 07:15:33 +08:00
|
|
|
ret = devm_clk_hw_register(&pdev->dev, &clkdata->xtal_hw);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-05-17 17:04:57 +08:00
|
|
|
|
|
|
|
clkdata->fll_hw.init = &wm831x_fll_init;
|
2016-06-02 07:15:33 +08:00
|
|
|
ret = devm_clk_hw_register(&pdev->dev, &clkdata->fll_hw);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-05-17 17:04:57 +08:00
|
|
|
|
|
|
|
clkdata->clkout_hw.init = &wm831x_clkout_init;
|
2016-06-02 07:15:33 +08:00
|
|
|
ret = devm_clk_hw_register(&pdev->dev, &clkdata->clkout_hw);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2012-05-17 17:04:57 +08:00
|
|
|
|
2013-05-24 09:11:46 +08:00
|
|
|
platform_set_drvdata(pdev, clkdata);
|
2012-05-17 17:04:57 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver wm831x_clk_driver = {
|
|
|
|
.probe = wm831x_clk_probe,
|
|
|
|
.driver = {
|
|
|
|
.name = "wm831x-clk",
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(wm831x_clk_driver);
|
|
|
|
|
|
|
|
/* Module information */
|
|
|
|
MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
|
|
|
|
MODULE_DESCRIPTION("WM831x clock driver");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_ALIAS("platform:wm831x-clk");
|