2016-06-10 13:33:47 +08:00
|
|
|
Properties for an MDIO bus multiplexer found in Broadcom iProc based SoCs.
|
|
|
|
|
|
|
|
This MDIO bus multiplexer defines buses that could be internal as well as
|
|
|
|
external to SoCs and could accept MDIO transaction compatible to C-22 or
|
|
|
|
C-45 Clause. When child bus is selected, one needs to select these two
|
|
|
|
properties as well to generate desired MDIO transaction on appropriate bus.
|
|
|
|
|
|
|
|
Required properties in addition to the generic multiplexer properties:
|
|
|
|
|
|
|
|
MDIO multiplexer node:
|
|
|
|
- compatible: brcm,mdio-mux-iproc.
|
|
|
|
|
|
|
|
Every non-ethernet PHY requires a compatible so that it could be probed based
|
|
|
|
on this compatible string.
|
|
|
|
|
2018-08-02 08:53:51 +08:00
|
|
|
Optional properties:
|
|
|
|
- clocks: phandle of the core clock which drives the mdio block.
|
|
|
|
|
2016-06-10 13:33:47 +08:00
|
|
|
Additional information regarding generic multiplexer properties can be found
|
2021-05-27 02:14:11 +08:00
|
|
|
at- Documentation/devicetree/bindings/net/mdio-mux.yaml
|
2016-06-10 13:33:47 +08:00
|
|
|
|
|
|
|
|
|
|
|
for example:
|
2018-08-02 08:53:46 +08:00
|
|
|
mdio_mux_iproc: mdio-mux@66020000 {
|
2016-06-10 13:33:47 +08:00
|
|
|
compatible = "brcm,mdio-mux-iproc";
|
2018-08-02 08:53:46 +08:00
|
|
|
reg = <0x66020000 0x250>;
|
2016-06-10 13:33:47 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
mdio@0 {
|
|
|
|
reg = <0x0>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
pci_phy0: pci-phy@0 {
|
|
|
|
compatible = "brcm,ns2-pcie-phy";
|
|
|
|
reg = <0x0>;
|
|
|
|
#phy-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
mdio@7 {
|
|
|
|
reg = <0x7>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
pci_phy1: pci-phy@0 {
|
|
|
|
compatible = "brcm,ns2-pcie-phy";
|
|
|
|
reg = <0x0>;
|
|
|
|
#phy-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
mdio@10 {
|
|
|
|
reg = <0x10>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
gphy0: eth-phy@10 {
|
|
|
|
reg = <0x10>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|