2011-09-06 13:53:26 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2011 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright 2011 Linaro Ltd.
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
2013-04-07 10:49:34 +08:00
|
|
|
#include "skeleton.dtsi"
|
2011-09-06 13:53:26 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
aliases {
|
2013-12-12 21:27:57 +08:00
|
|
|
can0 = &can1;
|
|
|
|
can1 = &can2;
|
2012-08-05 14:01:28 +08:00
|
|
|
gpio0 = &gpio1;
|
|
|
|
gpio1 = &gpio2;
|
|
|
|
gpio2 = &gpio3;
|
|
|
|
gpio3 = &gpio4;
|
|
|
|
gpio4 = &gpio5;
|
|
|
|
gpio5 = &gpio6;
|
|
|
|
gpio6 = &gpio7;
|
2013-06-25 21:51:57 +08:00
|
|
|
i2c0 = &i2c1;
|
|
|
|
i2c1 = &i2c2;
|
|
|
|
i2c2 = &i2c3;
|
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
|
|
|
serial4 = &uart5;
|
|
|
|
spi0 = &ecspi1;
|
|
|
|
spi1 = &ecspi2;
|
|
|
|
spi2 = &ecspi3;
|
|
|
|
spi3 = &ecspi4;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
intc: interrupt-controller@00a01000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0x00a01000 0x1000>,
|
|
|
|
<0x00a00100 0x100>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
ckil {
|
|
|
|
compatible = "fsl,imx-ckil", "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ckih1 {
|
|
|
|
compatible = "fsl,imx-ckih1", "fixed-clock";
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
osc {
|
|
|
|
compatible = "fsl,imx-osc", "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
ranges;
|
|
|
|
|
2013-02-25 21:56:56 +08:00
|
|
|
dma_apbh: dma-apbh@00110000 {
|
2012-06-07 09:22:57 +08:00
|
|
|
compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
|
|
|
|
reg = <0x00110000 0x2000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 13 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 13 IRQ_TYPE_LEVEL_HIGH>;
|
2013-02-25 21:56:56 +08:00
|
|
|
interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
|
|
|
|
#dma-cells = <1>;
|
|
|
|
dma-channels = <4>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 106>;
|
2012-06-07 09:22:57 +08:00
|
|
|
};
|
|
|
|
|
2012-12-31 11:32:48 +08:00
|
|
|
gpmi: gpmi-nand@00112000 {
|
2012-08-22 21:36:28 +08:00
|
|
|
compatible = "fsl,imx6q-gpmi-nand";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
|
|
|
|
reg-names = "gpmi-nand", "bch";
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-16 17:13:00 +08:00
|
|
|
interrupt-names = "bch";
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 152>, <&clks 153>, <&clks 151>,
|
|
|
|
<&clks 150>, <&clks 149>;
|
|
|
|
clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
|
|
|
|
"gpmi_bch_apb", "per1_bch";
|
2013-02-25 21:56:56 +08:00
|
|
|
dmas = <&dma_apbh 0>;
|
|
|
|
dma-names = "rx-tx";
|
2012-08-22 21:36:28 +08:00
|
|
|
status = "disabled";
|
2012-07-02 11:38:46 +08:00
|
|
|
};
|
|
|
|
|
2011-09-06 13:53:26 +08:00
|
|
|
timer@00a00600 {
|
2012-01-11 03:44:19 +08:00
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0x00a00600 0x20>;
|
|
|
|
interrupts = <1 13 0xf01>;
|
2013-04-03 23:50:09 +08:00
|
|
|
clocks = <&clks 15>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
L2: l2-cache@00a02000 {
|
|
|
|
compatible = "arm,pl310-cache";
|
|
|
|
reg = <0x00a02000 0x1000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
2013-04-26 16:13:55 +08:00
|
|
|
arm,tag-latency = <4 2 3>;
|
|
|
|
arm,data-latency = <4 2 3>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2013-09-26 10:51:09 +08:00
|
|
|
pcie: pcie@0x01000000 {
|
|
|
|
compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0x01ffc000 0x4000>; /* DBI */
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
device_type = "pci";
|
|
|
|
ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
|
|
|
|
0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
|
|
|
|
0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
|
|
|
|
num-lanes = <1>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 123 IRQ_TYPE_LEVEL_HIGH>;
|
2013-09-26 10:51:09 +08:00
|
|
|
clocks = <&clks 189>, <&clks 187>, <&clks 206>, <&clks 144>;
|
|
|
|
clock-names = "pcie_ref_125m", "sata_ref_100m", "lvds_gate", "pcie_axi";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-15 22:10:01 +08:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
|
2013-02-15 22:10:01 +08:00
|
|
|
};
|
|
|
|
|
2011-09-06 13:53:26 +08:00
|
|
|
aips-bus@02000000 { /* AIPS1 */
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x02000000 0x100000>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
spba-bus@02000000 {
|
|
|
|
compatible = "fsl,spba-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x02000000 0x40000>;
|
|
|
|
ranges;
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
spdif: spdif@02004000 {
|
2013-09-03 10:51:41 +08:00
|
|
|
compatible = "fsl,imx35-spdif";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02004000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
|
2013-09-03 10:51:41 +08:00
|
|
|
dmas = <&sdma 14 18 0>,
|
|
|
|
<&sdma 15 18 0>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
clocks = <&clks 197>, <&clks 3>,
|
|
|
|
<&clks 197>, <&clks 107>,
|
|
|
|
<&clks 0>, <&clks 118>,
|
2013-11-16 22:38:29 +08:00
|
|
|
<&clks 0>, <&clks 139>,
|
2013-09-03 10:51:41 +08:00
|
|
|
<&clks 0>;
|
|
|
|
clock-names = "core", "rxtx0",
|
|
|
|
"rxtx1", "rxtx2",
|
|
|
|
"rxtx3", "rxtx4",
|
|
|
|
"rxtx5", "rxtx6",
|
|
|
|
"rxtx7";
|
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
ecspi1: ecspi@02008000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
|
|
|
|
reg = <0x02008000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 112>, <&clks 112>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
ecspi2: ecspi@0200c000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
|
|
|
|
reg = <0x0200c000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 113>, <&clks 113>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
ecspi3: ecspi@02010000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
|
|
|
|
reg = <0x02010000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 114>, <&clks 114>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
ecspi4: ecspi@02014000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
|
|
|
|
reg = <0x02014000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 115>, <&clks 115>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart1: serial@02020000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x02020000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 160>, <&clks 161>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-07-12 18:02:09 +08:00
|
|
|
dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
esai: esai@02024000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02024000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-05-02 10:29:10 +08:00
|
|
|
ssi1: ssi@02028000 {
|
|
|
|
compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02028000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 178>;
|
2013-07-17 13:50:54 +08:00
|
|
|
dmas = <&sdma 37 1 0>,
|
|
|
|
<&sdma 38 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-02 10:29:10 +08:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
fsl,ssi-dma-events = <38 37>;
|
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-05-02 10:29:10 +08:00
|
|
|
ssi2: ssi@0202c000 {
|
|
|
|
compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x0202c000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 179>;
|
2013-07-17 13:50:54 +08:00
|
|
|
dmas = <&sdma 41 1 0>,
|
|
|
|
<&sdma 42 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-02 10:29:10 +08:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
fsl,ssi-dma-events = <42 41>;
|
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-05-02 10:29:10 +08:00
|
|
|
ssi3: ssi@02030000 {
|
|
|
|
compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02030000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 180>;
|
2013-07-17 13:50:54 +08:00
|
|
|
dmas = <&sdma 45 1 0>,
|
|
|
|
<&sdma 46 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-02 10:29:10 +08:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
fsl,ssi-dma-events = <46 45>;
|
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
asrc: asrc@02034000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02034000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
spba@0203c000 {
|
|
|
|
reg = <0x0203c000 0x4000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
vpu: vpu@02040000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02040000 0x3c000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 3 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 12 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
aipstz@0207c000 { /* AIPSTZ1 */
|
|
|
|
reg = <0x0207c000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
pwm1: pwm@02080000 {
|
2012-11-21 19:18:28 +08:00
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02080000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
|
2012-11-21 19:18:28 +08:00
|
|
|
clocks = <&clks 62>, <&clks 145>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
pwm2: pwm@02084000 {
|
2012-11-21 19:18:28 +08:00
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02084000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
|
2012-11-21 19:18:28 +08:00
|
|
|
clocks = <&clks 62>, <&clks 146>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
pwm3: pwm@02088000 {
|
2012-11-21 19:18:28 +08:00
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02088000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
|
2012-11-21 19:18:28 +08:00
|
|
|
clocks = <&clks 62>, <&clks 147>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
pwm4: pwm@0208c000 {
|
2012-11-21 19:18:28 +08:00
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x0208c000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
|
2012-11-21 19:18:28 +08:00
|
|
|
clocks = <&clks 62>, <&clks 148>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
can1: flexcan@02090000 {
|
2013-06-25 21:51:46 +08:00
|
|
|
compatible = "fsl,imx6q-flexcan";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02090000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
|
2013-06-25 21:51:46 +08:00
|
|
|
clocks = <&clks 108>, <&clks 109>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-10-23 12:51:27 +08:00
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
can2: flexcan@02094000 {
|
2013-06-25 21:51:46 +08:00
|
|
|
compatible = "fsl,imx6q-flexcan";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02094000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
|
2013-06-25 21:51:46 +08:00
|
|
|
clocks = <&clks 110>, <&clks 111>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-10-23 12:51:27 +08:00
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
gpt: gpt@02098000 {
|
2013-06-25 21:51:47 +08:00
|
|
|
compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x02098000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-14 20:09:01 +08:00
|
|
|
clocks = <&clks 119>, <&clks 120>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio1: gpio@0209c000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x0209c000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 67 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio2: gpio@020a0000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020a0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 69 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio3: gpio@020a4000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020a4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 71 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio4: gpio@020a8000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020a8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 73 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio5: gpio@020ac000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020ac000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 75 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio6: gpio@020b0000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020b0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 77 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio7: gpio@020b4000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020b4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 79 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
kpp: kpp@020b8000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020b8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
wdog1: wdog@020bc000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x020bc000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 0>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
wdog2: wdog@020c0000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x020c0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 0>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-08-22 21:36:28 +08:00
|
|
|
clks: ccm@020c4000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-ccm";
|
|
|
|
reg = <0x020c4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 88 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
#clock-cells = <1>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-09-05 10:57:15 +08:00
|
|
|
anatop: anatop@020c8000 {
|
|
|
|
compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020c8000 0x1000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 54 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 127 IRQ_TYPE_LEVEL_HIGH>;
|
2012-03-30 21:46:53 +08:00
|
|
|
|
|
|
|
regulator-1p1@110 {
|
|
|
|
compatible = "fsl,anatop-regulator";
|
|
|
|
regulator-name = "vdd1p1";
|
|
|
|
regulator-min-microvolt = <800000>;
|
|
|
|
regulator-max-microvolt = <1375000>;
|
|
|
|
regulator-always-on;
|
|
|
|
anatop-reg-offset = <0x110>;
|
|
|
|
anatop-vol-bit-shift = <8>;
|
|
|
|
anatop-vol-bit-width = <5>;
|
|
|
|
anatop-min-bit-val = <4>;
|
|
|
|
anatop-min-voltage = <800000>;
|
|
|
|
anatop-max-voltage = <1375000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
regulator-3p0@120 {
|
|
|
|
compatible = "fsl,anatop-regulator";
|
|
|
|
regulator-name = "vdd3p0";
|
|
|
|
regulator-min-microvolt = <2800000>;
|
|
|
|
regulator-max-microvolt = <3150000>;
|
|
|
|
regulator-always-on;
|
|
|
|
anatop-reg-offset = <0x120>;
|
|
|
|
anatop-vol-bit-shift = <8>;
|
|
|
|
anatop-vol-bit-width = <5>;
|
|
|
|
anatop-min-bit-val = <0>;
|
|
|
|
anatop-min-voltage = <2625000>;
|
|
|
|
anatop-max-voltage = <3400000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
regulator-2p5@130 {
|
|
|
|
compatible = "fsl,anatop-regulator";
|
|
|
|
regulator-name = "vdd2p5";
|
|
|
|
regulator-min-microvolt = <2000000>;
|
|
|
|
regulator-max-microvolt = <2750000>;
|
|
|
|
regulator-always-on;
|
|
|
|
anatop-reg-offset = <0x130>;
|
|
|
|
anatop-vol-bit-shift = <8>;
|
|
|
|
anatop-vol-bit-width = <5>;
|
|
|
|
anatop-min-bit-val = <0>;
|
|
|
|
anatop-min-voltage = <2000000>;
|
|
|
|
anatop-max-voltage = <2750000>;
|
|
|
|
};
|
|
|
|
|
2013-01-08 14:25:14 +08:00
|
|
|
reg_arm: regulator-vddcore@140 {
|
2012-03-30 21:46:53 +08:00
|
|
|
compatible = "fsl,anatop-regulator";
|
2013-12-20 07:08:52 +08:00
|
|
|
regulator-name = "vddarm";
|
2012-03-30 21:46:53 +08:00
|
|
|
regulator-min-microvolt = <725000>;
|
|
|
|
regulator-max-microvolt = <1450000>;
|
|
|
|
regulator-always-on;
|
|
|
|
anatop-reg-offset = <0x140>;
|
|
|
|
anatop-vol-bit-shift = <0>;
|
|
|
|
anatop-vol-bit-width = <5>;
|
2013-01-31 06:33:44 +08:00
|
|
|
anatop-delay-reg-offset = <0x170>;
|
|
|
|
anatop-delay-bit-shift = <24>;
|
|
|
|
anatop-delay-bit-width = <2>;
|
2012-03-30 21:46:53 +08:00
|
|
|
anatop-min-bit-val = <1>;
|
|
|
|
anatop-min-voltage = <725000>;
|
|
|
|
anatop-max-voltage = <1450000>;
|
|
|
|
};
|
|
|
|
|
2013-01-08 14:25:14 +08:00
|
|
|
reg_pu: regulator-vddpu@140 {
|
2012-03-30 21:46:53 +08:00
|
|
|
compatible = "fsl,anatop-regulator";
|
|
|
|
regulator-name = "vddpu";
|
|
|
|
regulator-min-microvolt = <725000>;
|
|
|
|
regulator-max-microvolt = <1450000>;
|
|
|
|
regulator-always-on;
|
|
|
|
anatop-reg-offset = <0x140>;
|
|
|
|
anatop-vol-bit-shift = <9>;
|
|
|
|
anatop-vol-bit-width = <5>;
|
2013-01-31 06:33:44 +08:00
|
|
|
anatop-delay-reg-offset = <0x170>;
|
|
|
|
anatop-delay-bit-shift = <26>;
|
|
|
|
anatop-delay-bit-width = <2>;
|
2012-03-30 21:46:53 +08:00
|
|
|
anatop-min-bit-val = <1>;
|
|
|
|
anatop-min-voltage = <725000>;
|
|
|
|
anatop-max-voltage = <1450000>;
|
|
|
|
};
|
|
|
|
|
2013-01-08 14:25:14 +08:00
|
|
|
reg_soc: regulator-vddsoc@140 {
|
2012-03-30 21:46:53 +08:00
|
|
|
compatible = "fsl,anatop-regulator";
|
|
|
|
regulator-name = "vddsoc";
|
|
|
|
regulator-min-microvolt = <725000>;
|
|
|
|
regulator-max-microvolt = <1450000>;
|
|
|
|
regulator-always-on;
|
|
|
|
anatop-reg-offset = <0x140>;
|
|
|
|
anatop-vol-bit-shift = <18>;
|
|
|
|
anatop-vol-bit-width = <5>;
|
2013-01-31 06:33:44 +08:00
|
|
|
anatop-delay-reg-offset = <0x170>;
|
|
|
|
anatop-delay-bit-shift = <28>;
|
|
|
|
anatop-delay-bit-width = <2>;
|
2012-03-30 21:46:53 +08:00
|
|
|
anatop-min-bit-val = <1>;
|
|
|
|
anatop-min-voltage = <725000>;
|
|
|
|
anatop-max-voltage = <1450000>;
|
|
|
|
};
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2013-07-16 21:16:36 +08:00
|
|
|
tempmon: tempmon {
|
|
|
|
compatible = "fsl,imx6q-tempmon";
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-16 21:16:36 +08:00
|
|
|
fsl,tempmon = <&anatop>;
|
|
|
|
fsl,tempmon-data = <&ocotp>;
|
2013-12-20 02:17:23 +08:00
|
|
|
clocks = <&clks 172>;
|
2013-07-16 21:16:36 +08:00
|
|
|
};
|
|
|
|
|
2012-07-12 14:21:41 +08:00
|
|
|
usbphy1: usbphy@020c9000 {
|
|
|
|
compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020c9000 0x1000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 182>;
|
2013-12-20 15:52:01 +08:00
|
|
|
fsl,anatop = <&anatop>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-07-12 14:21:41 +08:00
|
|
|
usbphy2: usbphy@020ca000 {
|
|
|
|
compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020ca000 0x1000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 183>;
|
2013-12-20 15:52:01 +08:00
|
|
|
fsl,anatop = <&anatop>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
snvs@020cc000 {
|
2012-07-02 20:13:03 +08:00
|
|
|
compatible = "fsl,sec-v4.0-mon", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x020cc000 0x4000>;
|
|
|
|
|
|
|
|
snvs-rtc-lp@34 {
|
|
|
|
compatible = "fsl,sec-v4.0-mon-rtc-lp";
|
|
|
|
reg = <0x34 0x58>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 20 IRQ_TYPE_LEVEL_HIGH>;
|
2012-07-02 20:13:03 +08:00
|
|
|
};
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
epit1: epit@020d0000 { /* EPIT1 */
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020d0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
epit2: epit@020d4000 { /* EPIT2 */
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020d4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
src: src@020d8000 {
|
2013-03-29 00:35:22 +08:00
|
|
|
compatible = "fsl,imx6q-src", "fsl,imx51-src";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020d8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 96 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-29 00:35:20 +08:00
|
|
|
#reset-cells = <1>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
gpc: gpc@020dc000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-gpc";
|
|
|
|
reg = <0x020dc000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 90 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-09-05 10:57:14 +08:00
|
|
|
gpr: iomuxc-gpr@020e0000 {
|
|
|
|
compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
|
|
|
|
reg = <0x020e0000 0x38>;
|
|
|
|
};
|
|
|
|
|
2013-07-11 13:58:36 +08:00
|
|
|
iomuxc: iomuxc@020e0000 {
|
|
|
|
compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
|
|
|
|
reg = <0x020e0000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2013-03-28 23:23:35 +08:00
|
|
|
ldb: ldb@020e0008 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
|
|
|
|
gpr = <&gpr>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
lvds-channel@0 {
|
|
|
|
reg = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
lvds-channel@1 {
|
|
|
|
reg = <1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
dcic1: dcic@020e4000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020e4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
dcic2: dcic@020e8000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x020e8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
sdma: sdma@020ec000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
|
|
|
|
reg = <0x020ec000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 155>, <&clks 155>;
|
|
|
|
clock-names = "ipg", "ahb";
|
2013-07-02 10:15:29 +08:00
|
|
|
#dma-cells = <3>;
|
2013-01-17 22:13:25 +08:00
|
|
|
fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
aips-bus@02100000 { /* AIPS2 */
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x02100000 0x100000>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
caam@02100000 {
|
|
|
|
reg = <0x02100000 0x40000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 106 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
aipstz@0217c000 { /* AIPSTZ2 */
|
|
|
|
reg = <0x0217c000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbotg: usb@02184000 {
|
2012-07-12 14:21:41 +08:00
|
|
|
compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x02184000 0x200>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 162>;
|
2012-07-12 14:21:41 +08:00
|
|
|
fsl,usbphy = <&usbphy1>;
|
2012-09-14 14:42:45 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 0>;
|
2012-07-12 14:21:41 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbh1: usb@02184200 {
|
2012-07-12 14:21:41 +08:00
|
|
|
compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x02184200 0x200>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 162>;
|
2012-07-12 14:21:41 +08:00
|
|
|
fsl,usbphy = <&usbphy2>;
|
2012-09-14 14:42:45 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 1>;
|
2012-07-12 14:21:41 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbh2: usb@02184400 {
|
2012-07-12 14:21:41 +08:00
|
|
|
compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x02184400 0x200>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 162>;
|
2012-09-14 14:42:45 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 2>;
|
2012-07-12 14:21:41 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbh3: usb@02184600 {
|
2012-07-12 14:21:41 +08:00
|
|
|
compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x02184600 0x200>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 162>;
|
2012-09-14 14:42:45 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 3>;
|
2012-07-12 14:21:41 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-04-28 09:59:54 +08:00
|
|
|
usbmisc: usbmisc@02184800 {
|
2012-09-14 14:42:45 +08:00
|
|
|
#index-cells = <1>;
|
|
|
|
compatible = "fsl,imx6q-usbmisc";
|
|
|
|
reg = <0x02184800 0x200>;
|
|
|
|
clocks = <&clks 162>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
fec: ethernet@02188000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-fec";
|
|
|
|
reg = <0x02188000 0x4000>;
|
2013-12-21 02:47:10 +08:00
|
|
|
interrupts-extended =
|
|
|
|
<&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
|
2013-02-05 14:21:06 +08:00
|
|
|
clocks = <&clks 117>, <&clks 117>, <&clks 190>;
|
2012-10-31 02:24:57 +08:00
|
|
|
clock-names = "ipg", "ahb", "ptp";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mlb@0218c000 {
|
|
|
|
reg = <0x0218c000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 117 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 126 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usdhc1: usdhc@02190000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-usdhc";
|
|
|
|
reg = <0x02190000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 163>, <&clks 163>, <&clks 163>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usdhc2: usdhc@02194000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-usdhc";
|
|
|
|
reg = <0x02194000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 164>, <&clks 164>, <&clks 164>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usdhc3: usdhc@02198000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-usdhc";
|
|
|
|
reg = <0x02198000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 165>, <&clks 165>, <&clks 165>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usdhc4: usdhc@0219c000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-usdhc";
|
|
|
|
reg = <0x0219c000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 166>, <&clks 166>, <&clks 166>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
i2c1: i2c@021a0000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 15:19:00 +08:00
|
|
|
compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021a0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 125>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
i2c2: i2c@021a4000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 15:19:00 +08:00
|
|
|
compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021a4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 126>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
i2c3: i2c@021a8000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 15:19:00 +08:00
|
|
|
compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021a8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 127>;
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
romcp@021ac000 {
|
|
|
|
reg = <0x021ac000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
mmdc0: mmdc@021b0000 { /* MMDC0 */
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-mmdc";
|
|
|
|
reg = <0x021b0000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
mmdc1: mmdc@021b4000 { /* MMDC1 */
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021b4000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2013-05-28 14:20:09 +08:00
|
|
|
weim: weim@021b8000 {
|
|
|
|
compatible = "fsl,imx6q-weim";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021b8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-28 14:20:09 +08:00
|
|
|
clocks = <&clks 196>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2013-07-16 21:16:36 +08:00
|
|
|
ocotp: ocotp@021bc000 {
|
|
|
|
compatible = "fsl,imx6q-ocotp", "syscon";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021bc000 0x4000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tzasc@021d0000 { /* TZASC1 */
|
|
|
|
reg = <0x021d0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
tzasc@021d4000 { /* TZASC2 */
|
|
|
|
reg = <0x021d4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
audmux: audmux@021d8000 {
|
2012-05-02 10:32:26 +08:00
|
|
|
compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021d8000 0x4000>;
|
2012-05-02 10:32:26 +08:00
|
|
|
status = "disabled";
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2013-11-15 05:02:08 +08:00
|
|
|
mipi_csi: mipi@021dc000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
reg = <0x021dc000 0x4000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mipi@021e0000 { /* MIPI-DSI */
|
|
|
|
reg = <0x021e0000 0x4000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
vdoa@021e4000 {
|
|
|
|
reg = <0x021e4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart2: serial@021e8000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x021e8000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 160>, <&clks 161>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-07-12 18:02:09 +08:00
|
|
|
dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart3: serial@021ec000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x021ec000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 160>, <&clks 161>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-07-12 18:02:09 +08:00
|
|
|
dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart4: serial@021f0000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x021f0000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 160>, <&clks 161>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-07-12 18:02:09 +08:00
|
|
|
dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart5: serial@021f4000 {
|
2011-09-06 13:53:26 +08:00
|
|
|
compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x021f4000 0x4000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
|
2012-08-22 21:36:28 +08:00
|
|
|
clocks = <&clks 160>, <&clks 161>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-07-12 18:02:09 +08:00
|
|
|
dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2011-09-06 13:53:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
2012-11-12 22:52:21 +08:00
|
|
|
|
|
|
|
ipu1: ipu@02400000 {
|
|
|
|
#crtc-cells = <1>;
|
|
|
|
compatible = "fsl,imx6q-ipu";
|
|
|
|
reg = <0x02400000 0x400000>;
|
2013-11-15 05:02:13 +08:00
|
|
|
interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 5 IRQ_TYPE_LEVEL_HIGH>;
|
2012-11-12 22:52:21 +08:00
|
|
|
clocks = <&clks 130>, <&clks 131>, <&clks 132>;
|
|
|
|
clock-names = "bus", "di0", "di1";
|
2013-03-29 00:35:20 +08:00
|
|
|
resets = <&src 2>;
|
2012-11-12 22:52:21 +08:00
|
|
|
};
|
2011-09-06 13:53:26 +08:00
|
|
|
};
|
|
|
|
};
|