2019-06-04 16:11:33 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2017-02-13 16:26:11 +08:00
|
|
|
/*
|
2020-06-17 23:28:03 +08:00
|
|
|
* Samsung Exynos SoC series PCIe PHY driver
|
2017-02-13 16:26:11 +08:00
|
|
|
*
|
|
|
|
* Phy provider for PCIe controller on Exynos SoC series
|
|
|
|
*
|
2020-11-20 18:26:27 +08:00
|
|
|
* Copyright (C) 2017-2020 Samsung Electronics Co., Ltd.
|
2017-02-13 16:26:11 +08:00
|
|
|
* Jaehoon Chung <jh80.chung@samsung.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/mfd/syscon.h>
|
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/phy/phy.h>
|
|
|
|
#include <linux/regmap.h>
|
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
#define PCIE_PHY_OFFSET(x) ((x) * 0x4)
|
|
|
|
|
|
|
|
/* Sysreg FSYS register offsets and bits for Exynos5433 */
|
|
|
|
#define PCIE_EXYNOS5433_PHY_MAC_RESET 0x0208
|
|
|
|
#define PCIE_MAC_RESET_MASK 0xFF
|
|
|
|
#define PCIE_MAC_RESET BIT(4)
|
|
|
|
#define PCIE_EXYNOS5433_PHY_L1SUB_CM_CON 0x1010
|
|
|
|
#define PCIE_REFCLK_GATING_EN BIT(0)
|
|
|
|
#define PCIE_EXYNOS5433_PHY_COMMON_RESET 0x1020
|
|
|
|
#define PCIE_PHY_RESET BIT(0)
|
|
|
|
#define PCIE_EXYNOS5433_PHY_GLOBAL_RESET 0x1040
|
|
|
|
#define PCIE_GLOBAL_RESET BIT(0)
|
|
|
|
#define PCIE_REFCLK BIT(1)
|
|
|
|
#define PCIE_REFCLK_MASK 0x16
|
|
|
|
#define PCIE_APP_REQ_EXIT_L1_MODE BIT(5)
|
|
|
|
|
|
|
|
/* PMU PCIE PHY isolation control */
|
|
|
|
#define EXYNOS5433_PMU_PCIE_PHY_OFFSET 0x730
|
2017-02-13 16:26:11 +08:00
|
|
|
|
|
|
|
/* For Exynos pcie phy */
|
|
|
|
struct exynos_pcie_phy {
|
2020-11-20 18:26:27 +08:00
|
|
|
void __iomem *base;
|
|
|
|
struct regmap *pmureg;
|
|
|
|
struct regmap *fsysreg;
|
2017-02-13 16:26:11 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static void exynos_pcie_phy_writel(void __iomem *base, u32 val, u32 offset)
|
|
|
|
{
|
|
|
|
writel(val, base + offset);
|
|
|
|
}
|
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
/* Exynos5433 specific functions */
|
|
|
|
static int exynos5433_pcie_phy_init(struct phy *phy)
|
2017-02-13 16:26:11 +08:00
|
|
|
{
|
|
|
|
struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
|
|
|
|
|
2022-06-29 06:04:08 +08:00
|
|
|
regmap_update_bits(ep->pmureg, EXYNOS5433_PMU_PCIE_PHY_OFFSET,
|
|
|
|
BIT(0), 1);
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_GLOBAL_RESET,
|
|
|
|
PCIE_APP_REQ_EXIT_L1_MODE, 0);
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_L1SUB_CM_CON,
|
|
|
|
PCIE_REFCLK_GATING_EN, 0);
|
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_COMMON_RESET,
|
|
|
|
PCIE_PHY_RESET, 1);
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_MAC_RESET,
|
|
|
|
PCIE_MAC_RESET, 0);
|
|
|
|
|
|
|
|
/* PHY refclk 24MHz */
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_GLOBAL_RESET,
|
|
|
|
PCIE_REFCLK_MASK, PCIE_REFCLK);
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_GLOBAL_RESET,
|
|
|
|
PCIE_GLOBAL_RESET, 0);
|
|
|
|
|
|
|
|
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x11, PCIE_PHY_OFFSET(0x3));
|
|
|
|
|
|
|
|
/* band gap reference on */
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x20));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x4b));
|
|
|
|
|
2020-11-20 18:34:01 +08:00
|
|
|
/* jitter tuning */
|
2020-11-20 18:26:27 +08:00
|
|
|
exynos_pcie_phy_writel(ep->base, 0x34, PCIE_PHY_OFFSET(0x4));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x02, PCIE_PHY_OFFSET(0x7));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x41, PCIE_PHY_OFFSET(0x21));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x7F, PCIE_PHY_OFFSET(0x14));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0xC0, PCIE_PHY_OFFSET(0x15));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x61, PCIE_PHY_OFFSET(0x36));
|
|
|
|
|
|
|
|
/* D0 uninit.. */
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x44, PCIE_PHY_OFFSET(0x3D));
|
|
|
|
|
|
|
|
/* 24MHz */
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x94, PCIE_PHY_OFFSET(0x8));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0xA7, PCIE_PHY_OFFSET(0x9));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x93, PCIE_PHY_OFFSET(0xA));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x6B, PCIE_PHY_OFFSET(0xC));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0xA5, PCIE_PHY_OFFSET(0xF));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x34, PCIE_PHY_OFFSET(0x16));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0xA3, PCIE_PHY_OFFSET(0x17));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0xA7, PCIE_PHY_OFFSET(0x1A));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x71, PCIE_PHY_OFFSET(0x23));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x4C, PCIE_PHY_OFFSET(0x24));
|
|
|
|
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x0E, PCIE_PHY_OFFSET(0x26));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x14, PCIE_PHY_OFFSET(0x7));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x48, PCIE_PHY_OFFSET(0x43));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x44, PCIE_PHY_OFFSET(0x44));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x03, PCIE_PHY_OFFSET(0x45));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0xA7, PCIE_PHY_OFFSET(0x48));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x13, PCIE_PHY_OFFSET(0x54));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0x04, PCIE_PHY_OFFSET(0x31));
|
|
|
|
exynos_pcie_phy_writel(ep->base, 0, PCIE_PHY_OFFSET(0x32));
|
|
|
|
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_COMMON_RESET,
|
|
|
|
PCIE_PHY_RESET, 0);
|
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_MAC_RESET,
|
|
|
|
PCIE_MAC_RESET_MASK, PCIE_MAC_RESET);
|
2017-02-13 16:26:11 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2022-06-29 06:04:08 +08:00
|
|
|
static int exynos5433_pcie_phy_exit(struct phy *phy)
|
2017-02-13 16:26:11 +08:00
|
|
|
{
|
|
|
|
struct exynos_pcie_phy *ep = phy_get_drvdata(phy);
|
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
regmap_update_bits(ep->fsysreg, PCIE_EXYNOS5433_PHY_L1SUB_CM_CON,
|
|
|
|
PCIE_REFCLK_GATING_EN, PCIE_REFCLK_GATING_EN);
|
|
|
|
regmap_update_bits(ep->pmureg, EXYNOS5433_PMU_PCIE_PHY_OFFSET,
|
|
|
|
BIT(0), 0);
|
2017-02-13 16:26:11 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
static const struct phy_ops exynos5433_phy_ops = {
|
|
|
|
.init = exynos5433_pcie_phy_init,
|
2022-06-29 06:04:08 +08:00
|
|
|
.exit = exynos5433_pcie_phy_exit,
|
2017-02-13 16:26:11 +08:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id exynos_pcie_phy_match[] = {
|
|
|
|
{
|
2020-11-20 18:26:27 +08:00
|
|
|
.compatible = "samsung,exynos5433-pcie-phy",
|
2017-02-13 16:26:11 +08:00
|
|
|
},
|
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
|
|
|
static int exynos_pcie_phy_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct exynos_pcie_phy *exynos_phy;
|
|
|
|
struct phy *generic_phy;
|
|
|
|
struct phy_provider *phy_provider;
|
|
|
|
|
|
|
|
exynos_phy = devm_kzalloc(dev, sizeof(*exynos_phy), GFP_KERNEL);
|
|
|
|
if (!exynos_phy)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
exynos_phy->base = devm_platform_ioremap_resource(pdev, 0);
|
|
|
|
if (IS_ERR(exynos_phy->base))
|
|
|
|
return PTR_ERR(exynos_phy->base);
|
2017-02-13 16:26:11 +08:00
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
exynos_phy->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
|
|
"samsung,pmu-syscon");
|
|
|
|
if (IS_ERR(exynos_phy->pmureg)) {
|
|
|
|
dev_err(&pdev->dev, "PMU regmap lookup failed.\n");
|
|
|
|
return PTR_ERR(exynos_phy->pmureg);
|
|
|
|
}
|
2017-02-13 16:26:11 +08:00
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
exynos_phy->fsysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
|
|
"samsung,fsys-sysreg");
|
|
|
|
if (IS_ERR(exynos_phy->fsysreg)) {
|
|
|
|
dev_err(&pdev->dev, "FSYS sysreg regmap lookup failed.\n");
|
|
|
|
return PTR_ERR(exynos_phy->fsysreg);
|
|
|
|
}
|
2017-02-13 16:26:11 +08:00
|
|
|
|
2020-11-20 18:26:27 +08:00
|
|
|
generic_phy = devm_phy_create(dev, dev->of_node, &exynos5433_phy_ops);
|
2017-02-13 16:26:11 +08:00
|
|
|
if (IS_ERR(generic_phy)) {
|
|
|
|
dev_err(dev, "failed to create PHY\n");
|
|
|
|
return PTR_ERR(generic_phy);
|
|
|
|
}
|
|
|
|
|
|
|
|
phy_set_drvdata(generic_phy, exynos_phy);
|
|
|
|
phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
|
|
|
|
|
|
|
|
return PTR_ERR_OR_ZERO(phy_provider);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver exynos_pcie_phy_driver = {
|
|
|
|
.probe = exynos_pcie_phy_probe,
|
|
|
|
.driver = {
|
|
|
|
.of_match_table = exynos_pcie_phy_match,
|
|
|
|
.name = "exynos_pcie_phy",
|
2019-07-19 20:25:32 +08:00
|
|
|
.suppress_bind_attrs = true,
|
2017-02-13 16:26:11 +08:00
|
|
|
}
|
|
|
|
};
|
2017-02-24 05:46:03 +08:00
|
|
|
builtin_platform_driver(exynos_pcie_phy_driver);
|