2019-05-29 22:12:40 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2013-01-21 07:28:06 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 - Virtual Open Systems and Columbia University
|
|
|
|
* Author: Christoffer Dall <c.dall@virtualopensystems.com>
|
|
|
|
*/
|
2013-01-21 07:28:06 +08:00
|
|
|
|
|
|
|
#include <linux/mman.h>
|
|
|
|
#include <linux/kvm_host.h>
|
|
|
|
#include <linux/io.h>
|
2012-11-02 00:14:45 +08:00
|
|
|
#include <linux/hugetlb.h>
|
2017-06-21 00:11:48 +08:00
|
|
|
#include <linux/sched/signal.h>
|
2013-01-21 07:43:58 +08:00
|
|
|
#include <trace/events/kvm.h>
|
2013-01-21 07:28:06 +08:00
|
|
|
#include <asm/pgalloc.h>
|
2013-01-21 07:28:12 +08:00
|
|
|
#include <asm/cacheflush.h>
|
2013-01-21 07:28:06 +08:00
|
|
|
#include <asm/kvm_arm.h>
|
|
|
|
#include <asm/kvm_mmu.h>
|
2020-09-11 21:25:12 +08:00
|
|
|
#include <asm/kvm_pgtable.h>
|
2019-01-30 02:48:49 +08:00
|
|
|
#include <asm/kvm_ras.h>
|
2013-01-21 07:28:07 +08:00
|
|
|
#include <asm/kvm_asm.h>
|
2013-01-21 07:28:12 +08:00
|
|
|
#include <asm/kvm_emulate.h>
|
2015-01-29 19:59:54 +08:00
|
|
|
#include <asm/virt.h>
|
2013-01-21 07:28:07 +08:00
|
|
|
|
|
|
|
#include "trace.h"
|
2013-01-21 07:28:06 +08:00
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
static struct kvm_pgtable *hyp_pgtable;
|
2013-01-21 07:28:06 +08:00
|
|
|
static DEFINE_MUTEX(kvm_hyp_pgd_mutex);
|
|
|
|
|
ARM: KVM: switch to a dual-step HYP init code
Our HYP init code suffers from two major design issues:
- it cannot support CPU hotplug, as we tear down the idmap very early
- it cannot perform a TLB invalidation when switching from init to
runtime mappings, as pages are manipulated from PL1 exclusively
The hotplug problem mandates that we keep two sets of page tables
(boot and runtime). The TLB problem mandates that we're able to
transition from one PGD to another while in HYP, invalidating the TLBs
in the process.
To be able to do this, we need to share a page between the two page
tables. A page that will have the same VA in both configurations. All we
need is a VA that has the following properties:
- This VA can't be used to represent a kernel mapping.
- This VA will not conflict with the physical address of the kernel text
The vectors page seems to satisfy this requirement:
- The kernel never maps anything else there
- The kernel text being copied at the beginning of the physical memory,
it is unlikely to use the last 64kB (I doubt we'll ever support KVM
on a system with something like 4MB of RAM, but patches are very
welcome).
Let's call this VA the trampoline VA.
Now, we map our init page at 3 locations:
- idmap in the boot pgd
- trampoline VA in the boot pgd
- trampoline VA in the runtime pgd
The init scenario is now the following:
- We jump in HYP with four parameters: boot HYP pgd, runtime HYP pgd,
runtime stack, runtime vectors
- Enable the MMU with the boot pgd
- Jump to a target into the trampoline page (remember, this is the same
physical page!)
- Now switch to the runtime pgd (same VA, and still the same physical
page!)
- Invalidate TLBs
- Set stack and vectors
- Profit! (or eret, if you only care about the code).
Note that we keep the boot mapping permanently (it is not strictly an
idmap anymore) to allow for CPU hotplug in later patches.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <cdall@cs.columbia.edu>
2013-04-13 02:12:06 +08:00
|
|
|
static unsigned long hyp_idmap_start;
|
|
|
|
static unsigned long hyp_idmap_end;
|
|
|
|
static phys_addr_t hyp_idmap_vector;
|
|
|
|
|
2017-12-05 01:04:38 +08:00
|
|
|
static unsigned long io_map_base;
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
#define KVM_S2PTE_FLAG_IS_IOMAP (1UL << 0)
|
|
|
|
#define KVM_S2_FLAG_LOGGING_ACTIVE (1UL << 1)
|
|
|
|
|
2019-12-12 00:56:48 +08:00
|
|
|
static bool is_iomap(unsigned long flags)
|
|
|
|
{
|
|
|
|
return flags & KVM_S2PTE_FLAG_IS_IOMAP;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:17 +08:00
|
|
|
/*
|
|
|
|
* Release kvm_mmu_lock periodically if the memory region is large. Otherwise,
|
|
|
|
* we may see kernel panics with CONFIG_DETECT_HUNG_TASK,
|
|
|
|
* CONFIG_LOCKUP_DETECTOR, CONFIG_LOCKDEP. Additionally, holding the lock too
|
|
|
|
* long will also starve other vCPUs. We have to also make sure that the page
|
|
|
|
* tables are not freed while we released the lock.
|
|
|
|
*/
|
|
|
|
static int stage2_apply_range(struct kvm *kvm, phys_addr_t addr,
|
|
|
|
phys_addr_t end,
|
|
|
|
int (*fn)(struct kvm_pgtable *, u64, u64),
|
|
|
|
bool resched)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
u64 next;
|
|
|
|
|
|
|
|
do {
|
|
|
|
struct kvm_pgtable *pgt = kvm->arch.mmu.pgt;
|
|
|
|
if (!pgt)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
next = stage2_pgd_addr_end(kvm, addr, end);
|
|
|
|
ret = fn(pgt, addr, next - addr);
|
|
|
|
if (ret)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (resched && next != end)
|
|
|
|
cond_resched_lock(&kvm->mmu_lock);
|
|
|
|
} while (addr = next, addr != end);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:21 +08:00
|
|
|
#define stage2_apply_range_resched(kvm, addr, end, fn) \
|
|
|
|
stage2_apply_range(kvm, addr, end, fn, true)
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
static bool memslot_is_logging(struct kvm_memory_slot *memslot)
|
|
|
|
{
|
|
|
|
return memslot->dirty_bitmap && !(memslot->flags & KVM_MEM_READONLY);
|
2015-01-16 07:59:01 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* kvm_flush_remote_tlbs() - flush all VM TLB entries for v7/8
|
|
|
|
* @kvm: pointer to kvm structure.
|
|
|
|
*
|
|
|
|
* Interface to HYP function to flush all VM TLB entries
|
|
|
|
*/
|
|
|
|
void kvm_flush_remote_tlbs(struct kvm *kvm)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
kvm_call_hyp(__kvm_tlb_flush_vmid, &kvm->arch.mmu);
|
2015-01-16 07:58:58 +08:00
|
|
|
}
|
2012-11-02 00:14:45 +08:00
|
|
|
|
2019-01-02 20:34:25 +08:00
|
|
|
static void kvm_tlb_flush_vmid_ipa(struct kvm_s2_mmu *mmu, phys_addr_t ipa,
|
|
|
|
int level)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_call_hyp(__kvm_tlb_flush_vmid_ipa, mmu, ipa, level);
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2014-12-20 00:48:06 +08:00
|
|
|
/*
|
|
|
|
* D-Cache management functions. They take the page table entries by
|
|
|
|
* value, as they are flushing the cache using the kernel mapping (or
|
|
|
|
* kmap on 32bit).
|
|
|
|
*/
|
|
|
|
static void kvm_flush_dcache_pte(pte_t pte)
|
|
|
|
{
|
|
|
|
__kvm_flush_dcache_pte(pte);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void kvm_flush_dcache_pmd(pmd_t pmd)
|
|
|
|
{
|
|
|
|
__kvm_flush_dcache_pmd(pmd);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void kvm_flush_dcache_pud(pud_t pud)
|
|
|
|
{
|
|
|
|
__kvm_flush_dcache_pud(pud);
|
|
|
|
}
|
|
|
|
|
ARM/arm64: KVM: test properly for a PTE's uncachedness
The open coded tests for checking whether a PTE maps a page as
uncached use a flawed '(pte_val(xxx) & CONST) != CONST' pattern,
which is not guaranteed to work since the type of a mapping is
not a set of mutually exclusive bits
For HYP mappings, the type is an index into the MAIR table (i.e, the
index itself does not contain any information whatsoever about the
type of the mapping), and for stage-2 mappings it is a bit field where
normal memory and device types are defined as follows:
#define MT_S2_NORMAL 0xf
#define MT_S2_DEVICE_nGnRE 0x1
I.e., masking *and* comparing with the latter matches on the former,
and we have been getting lucky merely because the S2 device mappings
also have the PTE_UXN bit set, or we would misidentify memory mappings
as device mappings.
Since the unmap_range() code path (which contains one instance of the
flawed test) is used both for HYP mappings and stage-2 mappings, and
considering the difference between the two, it is non-trivial to fix
this by rewriting the tests in place, as it would involve passing
down the type of mapping through all the functions.
However, since HYP mappings and stage-2 mappings both deal with host
physical addresses, we can simply check whether the mapping is backed
by memory that is managed by the host kernel, and only perform the
D-cache maintenance if this is the case.
Cc: stable@vger.kernel.org
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
Tested-by: Pavel Fedin <p.fedin@samsung.com>
Reviewed-by: Christoffer Dall <christoffer.dall@linaro.org>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
2015-11-10 22:11:20 +08:00
|
|
|
static bool kvm_is_device_pfn(unsigned long pfn)
|
|
|
|
{
|
|
|
|
return !pfn_valid(pfn);
|
|
|
|
}
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
/**
|
|
|
|
* stage2_dissolve_pmd() - clear and flush huge PMD entry
|
2019-01-05 04:09:05 +08:00
|
|
|
* @mmu: pointer to mmu structure to operate on
|
2015-01-16 07:58:58 +08:00
|
|
|
* @addr: IPA
|
|
|
|
* @pmd: pmd pointer for IPA
|
|
|
|
*
|
2019-03-25 16:02:05 +08:00
|
|
|
* Function clears a PMD entry, flushes addr 1st and 2nd stage TLBs.
|
2015-01-16 07:58:58 +08:00
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_dissolve_pmd(struct kvm_s2_mmu *mmu, phys_addr_t addr, pmd_t *pmd)
|
2015-01-16 07:58:58 +08:00
|
|
|
{
|
2016-03-01 20:00:39 +08:00
|
|
|
if (!pmd_thp_or_huge(*pmd))
|
2015-01-16 07:58:58 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
pmd_clear(pmd);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PMD_LEVEL);
|
2015-01-16 07:58:58 +08:00
|
|
|
put_page(virt_to_page(pmd));
|
|
|
|
}
|
|
|
|
|
2018-12-12 01:10:41 +08:00
|
|
|
/**
|
|
|
|
* stage2_dissolve_pud() - clear and flush huge PUD entry
|
2019-01-05 04:09:05 +08:00
|
|
|
* @mmu: pointer to mmu structure to operate on
|
2018-12-12 01:10:41 +08:00
|
|
|
* @addr: IPA
|
|
|
|
* @pud: pud pointer for IPA
|
|
|
|
*
|
2019-03-25 16:02:05 +08:00
|
|
|
* Function clears a PUD entry, flushes addr 1st and 2nd stage TLBs.
|
2018-12-12 01:10:41 +08:00
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_dissolve_pud(struct kvm_s2_mmu *mmu, phys_addr_t addr, pud_t *pudp)
|
2018-12-12 01:10:41 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
|
|
|
|
2018-12-12 01:10:41 +08:00
|
|
|
if (!stage2_pud_huge(kvm, *pudp))
|
|
|
|
return;
|
|
|
|
|
|
|
|
stage2_pud_clear(kvm, pudp);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PUD_LEVEL);
|
2018-12-12 01:10:41 +08:00
|
|
|
put_page(virt_to_page(pudp));
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void clear_stage2_pgd_entry(struct kvm_s2_mmu *mmu, pgd_t *pgd, phys_addr_t addr)
|
arm64: KVM: fix 2-level page tables unmapping
When using 64kB pages, we only have two levels of page tables,
meaning that PGD, PUD and PMD are fused. In this case, trying
to refcount PUDs and PMDs independently is a a complete disaster,
as they are the same.
We manage to get it right for the allocation (stage2_set_pte uses
{pmd,pud}_none), but the unmapping path clears both pud and pmd
refcounts, which fails spectacularly with 2-level page tables.
The fix is to avoid calling clear_pud_entry when both the pmd and
pud pages are empty. For this, and instead of introducing another
pud_empty function, consolidate both pte_empty and pmd_empty into
page_empty (the code is actually identical) and use that to also
test the validity of the pud.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
2013-08-06 20:05:48 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-06-05 07:46:23 +08:00
|
|
|
p4d_t *p4d_table __maybe_unused = stage2_p4d_offset(kvm, pgd, 0UL);
|
2018-09-27 00:32:44 +08:00
|
|
|
stage2_pgd_clear(kvm, pgd);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_NO_LEVEL_HINT);
|
2020-06-05 07:46:23 +08:00
|
|
|
stage2_p4d_free(kvm, p4d_table);
|
2014-05-10 05:31:31 +08:00
|
|
|
put_page(virt_to_page(pgd));
|
arm64: KVM: fix 2-level page tables unmapping
When using 64kB pages, we only have two levels of page tables,
meaning that PGD, PUD and PMD are fused. In this case, trying
to refcount PUDs and PMDs independently is a a complete disaster,
as they are the same.
We manage to get it right for the allocation (stage2_set_pte uses
{pmd,pud}_none), but the unmapping path clears both pud and pmd
refcounts, which fails spectacularly with 2-level page tables.
The fix is to avoid calling clear_pud_entry when both the pmd and
pud pages are empty. For this, and instead of introducing another
pud_empty function, consolidate both pte_empty and pmd_empty into
page_empty (the code is actually identical) and use that to also
test the validity of the pud.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
2013-08-06 20:05:48 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void clear_stage2_p4d_entry(struct kvm_s2_mmu *mmu, p4d_t *p4d, phys_addr_t addr)
|
2020-06-05 07:46:23 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-06-05 07:46:23 +08:00
|
|
|
pud_t *pud_table __maybe_unused = stage2_pud_offset(kvm, p4d, 0);
|
|
|
|
stage2_p4d_clear(kvm, p4d);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_NO_LEVEL_HINT);
|
2020-06-05 07:46:23 +08:00
|
|
|
stage2_pud_free(kvm, pud_table);
|
|
|
|
put_page(virt_to_page(p4d));
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void clear_stage2_pud_entry(struct kvm_s2_mmu *mmu, pud_t *pud, phys_addr_t addr)
|
2013-01-21 07:28:06 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2018-09-27 00:32:44 +08:00
|
|
|
pmd_t *pmd_table __maybe_unused = stage2_pmd_offset(kvm, pud, 0);
|
2019-01-05 04:09:05 +08:00
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
VM_BUG_ON(stage2_pud_huge(kvm, *pud));
|
|
|
|
stage2_pud_clear(kvm, pud);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_NO_LEVEL_HINT);
|
2018-09-27 00:32:44 +08:00
|
|
|
stage2_pmd_free(kvm, pmd_table);
|
2013-04-13 02:12:05 +08:00
|
|
|
put_page(virt_to_page(pud));
|
|
|
|
}
|
2013-01-21 07:28:06 +08:00
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void clear_stage2_pmd_entry(struct kvm_s2_mmu *mmu, pmd_t *pmd, phys_addr_t addr)
|
2013-04-13 02:12:05 +08:00
|
|
|
{
|
2014-05-10 05:31:31 +08:00
|
|
|
pte_t *pte_table = pte_offset_kernel(pmd, 0);
|
2016-03-01 20:00:39 +08:00
|
|
|
VM_BUG_ON(pmd_thp_or_huge(*pmd));
|
2014-05-10 05:31:31 +08:00
|
|
|
pmd_clear(pmd);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_NO_LEVEL_HINT);
|
2019-03-12 21:25:45 +08:00
|
|
|
free_page((unsigned long)pte_table);
|
2013-04-13 02:12:05 +08:00
|
|
|
put_page(virt_to_page(pmd));
|
|
|
|
}
|
|
|
|
|
2018-05-25 19:23:11 +08:00
|
|
|
static inline void kvm_set_pte(pte_t *ptep, pte_t new_pte)
|
|
|
|
{
|
|
|
|
WRITE_ONCE(*ptep, new_pte);
|
|
|
|
dsb(ishst);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void kvm_set_pmd(pmd_t *pmdp, pmd_t new_pmd)
|
|
|
|
{
|
|
|
|
WRITE_ONCE(*pmdp, new_pmd);
|
|
|
|
dsb(ishst);
|
|
|
|
}
|
|
|
|
|
2018-06-27 22:51:05 +08:00
|
|
|
static inline void kvm_pmd_populate(pmd_t *pmdp, pte_t *ptep)
|
|
|
|
{
|
|
|
|
kvm_set_pmd(pmdp, kvm_mk_pmd(ptep));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void kvm_pud_populate(pud_t *pudp, pmd_t *pmdp)
|
|
|
|
{
|
|
|
|
WRITE_ONCE(*pudp, kvm_mk_pud(pmdp));
|
|
|
|
dsb(ishst);
|
|
|
|
}
|
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
static inline void kvm_p4d_populate(p4d_t *p4dp, pud_t *pudp)
|
2018-06-27 22:51:05 +08:00
|
|
|
{
|
2020-06-05 07:46:23 +08:00
|
|
|
WRITE_ONCE(*p4dp, kvm_mk_p4d(pudp));
|
2018-06-27 22:51:05 +08:00
|
|
|
dsb(ishst);
|
|
|
|
}
|
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
static inline void kvm_pgd_populate(pgd_t *pgdp, p4d_t *p4dp)
|
|
|
|
{
|
|
|
|
#ifndef __PAGETABLE_P4D_FOLDED
|
|
|
|
WRITE_ONCE(*pgdp, kvm_mk_pgd(p4dp));
|
|
|
|
dsb(ishst);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2014-12-20 00:48:06 +08:00
|
|
|
/*
|
|
|
|
* Unmapping vs dcache management:
|
|
|
|
*
|
|
|
|
* If a guest maps certain memory pages as uncached, all writes will
|
|
|
|
* bypass the data cache and go directly to RAM. However, the CPUs
|
|
|
|
* can still speculate reads (not writes) and fill cache lines with
|
|
|
|
* data.
|
|
|
|
*
|
|
|
|
* Those cache lines will be *clean* cache lines though, so a
|
|
|
|
* clean+invalidate operation is equivalent to an invalidate
|
|
|
|
* operation, because no cache lines are marked dirty.
|
|
|
|
*
|
|
|
|
* Those clean cache lines could be filled prior to an uncached write
|
|
|
|
* by the guest, and the cache coherent IO subsystem would therefore
|
|
|
|
* end up writing old data to disk.
|
|
|
|
*
|
|
|
|
* This is why right after unmapping a page/section and invalidating
|
2020-09-11 21:25:17 +08:00
|
|
|
* the corresponding TLBs, we flush to make sure the IO subsystem will
|
|
|
|
* never hit in the cache.
|
2018-04-06 19:27:28 +08:00
|
|
|
*
|
|
|
|
* This is all avoided on systems that have ARM64_HAS_STAGE2_FWB, as
|
|
|
|
* we then fully enforce cacheability of RAM, no matter what the guest
|
|
|
|
* does.
|
2014-12-20 00:48:06 +08:00
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void unmap_stage2_ptes(struct kvm_s2_mmu *mmu, pmd_t *pmd,
|
2014-05-10 05:31:31 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
2013-04-13 02:12:05 +08:00
|
|
|
{
|
2014-05-10 05:31:31 +08:00
|
|
|
phys_addr_t start_addr = addr;
|
|
|
|
pte_t *pte, *start_pte;
|
|
|
|
|
|
|
|
start_pte = pte = pte_offset_kernel(pmd, addr);
|
|
|
|
do {
|
|
|
|
if (!pte_none(*pte)) {
|
2014-12-20 00:48:06 +08:00
|
|
|
pte_t old_pte = *pte;
|
|
|
|
|
2014-05-10 05:31:31 +08:00
|
|
|
kvm_set_pte(pte, __pte(0));
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PTE_LEVEL);
|
2014-12-20 00:48:06 +08:00
|
|
|
|
|
|
|
/* No need to invalidate the cache for device mappings */
|
2015-12-03 16:25:22 +08:00
|
|
|
if (!kvm_is_device_pfn(pte_pfn(old_pte)))
|
2014-12-20 00:48:06 +08:00
|
|
|
kvm_flush_dcache_pte(old_pte);
|
|
|
|
|
|
|
|
put_page(virt_to_page(pte));
|
2014-05-10 05:31:31 +08:00
|
|
|
}
|
|
|
|
} while (pte++, addr += PAGE_SIZE, addr != end);
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
if (stage2_pte_table_empty(mmu->kvm, start_pte))
|
|
|
|
clear_stage2_pmd_entry(mmu, pmd, start_addr);
|
2013-01-21 07:28:06 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void unmap_stage2_pmds(struct kvm_s2_mmu *mmu, pud_t *pud,
|
2014-05-10 05:31:31 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
2013-03-05 10:43:17 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2014-05-10 05:31:31 +08:00
|
|
|
phys_addr_t next, start_addr = addr;
|
|
|
|
pmd_t *pmd, *start_pmd;
|
2013-03-05 10:43:17 +08:00
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
start_pmd = pmd = stage2_pmd_offset(kvm, pud, addr);
|
2014-05-10 05:31:31 +08:00
|
|
|
do {
|
2018-09-27 00:32:44 +08:00
|
|
|
next = stage2_pmd_addr_end(kvm, addr, end);
|
2014-05-10 05:31:31 +08:00
|
|
|
if (!pmd_none(*pmd)) {
|
2016-03-01 20:00:39 +08:00
|
|
|
if (pmd_thp_or_huge(*pmd)) {
|
2014-12-20 00:48:06 +08:00
|
|
|
pmd_t old_pmd = *pmd;
|
|
|
|
|
2014-05-10 05:31:31 +08:00
|
|
|
pmd_clear(pmd);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PMD_LEVEL);
|
2014-12-20 00:48:06 +08:00
|
|
|
|
|
|
|
kvm_flush_dcache_pmd(old_pmd);
|
|
|
|
|
2014-05-10 05:31:31 +08:00
|
|
|
put_page(virt_to_page(pmd));
|
|
|
|
} else {
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_ptes(mmu, pmd, addr, next);
|
2014-05-10 05:31:31 +08:00
|
|
|
}
|
2012-11-02 00:14:45 +08:00
|
|
|
}
|
2014-05-10 05:31:31 +08:00
|
|
|
} while (pmd++, addr = next, addr != end);
|
2012-11-02 00:14:45 +08:00
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
if (stage2_pmd_table_empty(kvm, start_pmd))
|
2019-01-05 04:09:05 +08:00
|
|
|
clear_stage2_pud_entry(mmu, pud, start_addr);
|
2014-05-10 05:31:31 +08:00
|
|
|
}
|
2013-03-05 10:43:17 +08:00
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void unmap_stage2_puds(struct kvm_s2_mmu *mmu, p4d_t *p4d,
|
2014-05-10 05:31:31 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2014-05-10 05:31:31 +08:00
|
|
|
phys_addr_t next, start_addr = addr;
|
|
|
|
pud_t *pud, *start_pud;
|
2013-04-13 02:12:05 +08:00
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
start_pud = pud = stage2_pud_offset(kvm, p4d, addr);
|
2014-05-10 05:31:31 +08:00
|
|
|
do {
|
2018-09-27 00:32:44 +08:00
|
|
|
next = stage2_pud_addr_end(kvm, addr, end);
|
|
|
|
if (!stage2_pud_none(kvm, *pud)) {
|
|
|
|
if (stage2_pud_huge(kvm, *pud)) {
|
2014-12-20 00:48:06 +08:00
|
|
|
pud_t old_pud = *pud;
|
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
stage2_pud_clear(kvm, pud);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PUD_LEVEL);
|
2014-12-20 00:48:06 +08:00
|
|
|
kvm_flush_dcache_pud(old_pud);
|
2014-05-10 05:31:31 +08:00
|
|
|
put_page(virt_to_page(pud));
|
|
|
|
} else {
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_pmds(mmu, pud, addr, next);
|
2013-04-13 02:12:05 +08:00
|
|
|
}
|
|
|
|
}
|
2014-05-10 05:31:31 +08:00
|
|
|
} while (pud++, addr = next, addr != end);
|
2013-04-13 02:12:05 +08:00
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
if (stage2_pud_table_empty(kvm, start_pud))
|
2019-01-05 04:09:05 +08:00
|
|
|
clear_stage2_p4d_entry(mmu, p4d, start_addr);
|
2020-06-05 07:46:23 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void unmap_stage2_p4ds(struct kvm_s2_mmu *mmu, pgd_t *pgd,
|
2020-06-05 07:46:23 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-06-05 07:46:23 +08:00
|
|
|
phys_addr_t next, start_addr = addr;
|
|
|
|
p4d_t *p4d, *start_p4d;
|
|
|
|
|
|
|
|
start_p4d = p4d = stage2_p4d_offset(kvm, pgd, addr);
|
|
|
|
do {
|
|
|
|
next = stage2_p4d_addr_end(kvm, addr, end);
|
|
|
|
if (!stage2_p4d_none(kvm, *p4d))
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_puds(mmu, p4d, addr, next);
|
2020-06-05 07:46:23 +08:00
|
|
|
} while (p4d++, addr = next, addr != end);
|
|
|
|
|
|
|
|
if (stage2_p4d_table_empty(kvm, start_p4d))
|
2019-01-05 04:09:05 +08:00
|
|
|
clear_stage2_pgd_entry(mmu, pgd, start_addr);
|
2014-05-10 05:31:31 +08:00
|
|
|
}
|
|
|
|
|
2016-03-23 20:08:02 +08:00
|
|
|
/**
|
|
|
|
* unmap_stage2_range -- Clear stage2 page table entries to unmap a range
|
|
|
|
* @kvm: The VM pointer
|
|
|
|
* @start: The intermediate physical base address of the range to unmap
|
|
|
|
* @size: The size of the area to unmap
|
|
|
|
*
|
|
|
|
* Clear a range of stage-2 mappings, lowering the various ref-counts. Must
|
|
|
|
* be called while holding mmu_lock (unless for freeing the stage2 pgd before
|
|
|
|
* destroying the VM), otherwise another faulting VCPU may come in and mess
|
|
|
|
* with things behind our backs.
|
|
|
|
*/
|
2020-08-11 18:27:25 +08:00
|
|
|
static void __unmap_stage2_range(struct kvm_s2_mmu *mmu, phys_addr_t start, u64 size,
|
|
|
|
bool may_block)
|
2014-05-10 05:31:31 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-09-11 21:25:17 +08:00
|
|
|
phys_addr_t end = start + size;
|
2014-05-10 05:31:31 +08:00
|
|
|
|
2017-04-03 22:12:43 +08:00
|
|
|
assert_spin_locked(&kvm->mmu_lock);
|
2018-05-21 11:05:30 +08:00
|
|
|
WARN_ON(size & ~PAGE_MASK);
|
2020-09-11 21:25:17 +08:00
|
|
|
WARN_ON(stage2_apply_range(kvm, start, end, kvm_pgtable_stage2_unmap,
|
|
|
|
may_block));
|
2013-03-05 10:43:17 +08:00
|
|
|
}
|
|
|
|
|
2020-08-11 18:27:25 +08:00
|
|
|
static void unmap_stage2_range(struct kvm_s2_mmu *mmu, phys_addr_t start, u64 size)
|
|
|
|
{
|
|
|
|
__unmap_stage2_range(mmu, start, size, true);
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_flush_ptes(struct kvm_s2_mmu *mmu, pmd_t *pmd,
|
2014-01-15 20:50:23 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
|
|
|
pte_t *pte;
|
|
|
|
|
|
|
|
pte = pte_offset_kernel(pmd, addr);
|
|
|
|
do {
|
2015-12-03 16:25:22 +08:00
|
|
|
if (!pte_none(*pte) && !kvm_is_device_pfn(pte_pfn(*pte)))
|
2014-12-20 00:48:06 +08:00
|
|
|
kvm_flush_dcache_pte(*pte);
|
2014-01-15 20:50:23 +08:00
|
|
|
} while (pte++, addr += PAGE_SIZE, addr != end);
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_flush_pmds(struct kvm_s2_mmu *mmu, pud_t *pud,
|
2014-01-15 20:50:23 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2014-01-15 20:50:23 +08:00
|
|
|
pmd_t *pmd;
|
|
|
|
phys_addr_t next;
|
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
pmd = stage2_pmd_offset(kvm, pud, addr);
|
2014-01-15 20:50:23 +08:00
|
|
|
do {
|
2018-09-27 00:32:44 +08:00
|
|
|
next = stage2_pmd_addr_end(kvm, addr, end);
|
2014-01-15 20:50:23 +08:00
|
|
|
if (!pmd_none(*pmd)) {
|
2016-03-01 20:00:39 +08:00
|
|
|
if (pmd_thp_or_huge(*pmd))
|
2014-12-20 00:48:06 +08:00
|
|
|
kvm_flush_dcache_pmd(*pmd);
|
|
|
|
else
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_flush_ptes(mmu, pmd, addr, next);
|
2014-01-15 20:50:23 +08:00
|
|
|
}
|
|
|
|
} while (pmd++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_flush_puds(struct kvm_s2_mmu *mmu, p4d_t *p4d,
|
2014-01-15 20:50:23 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2014-01-15 20:50:23 +08:00
|
|
|
pud_t *pud;
|
|
|
|
phys_addr_t next;
|
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
pud = stage2_pud_offset(kvm, p4d, addr);
|
2014-01-15 20:50:23 +08:00
|
|
|
do {
|
2018-09-27 00:32:44 +08:00
|
|
|
next = stage2_pud_addr_end(kvm, addr, end);
|
|
|
|
if (!stage2_pud_none(kvm, *pud)) {
|
|
|
|
if (stage2_pud_huge(kvm, *pud))
|
2014-12-20 00:48:06 +08:00
|
|
|
kvm_flush_dcache_pud(*pud);
|
|
|
|
else
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_flush_pmds(mmu, pud, addr, next);
|
2014-01-15 20:50:23 +08:00
|
|
|
}
|
|
|
|
} while (pud++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_flush_p4ds(struct kvm_s2_mmu *mmu, pgd_t *pgd,
|
2020-06-05 07:46:23 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-06-05 07:46:23 +08:00
|
|
|
p4d_t *p4d;
|
|
|
|
phys_addr_t next;
|
|
|
|
|
|
|
|
p4d = stage2_p4d_offset(kvm, pgd, addr);
|
|
|
|
do {
|
|
|
|
next = stage2_p4d_addr_end(kvm, addr, end);
|
|
|
|
if (!stage2_p4d_none(kvm, *p4d))
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_flush_puds(mmu, p4d, addr, next);
|
2020-06-05 07:46:23 +08:00
|
|
|
} while (p4d++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
2014-01-15 20:50:23 +08:00
|
|
|
static void stage2_flush_memslot(struct kvm *kvm,
|
|
|
|
struct kvm_memory_slot *memslot)
|
|
|
|
{
|
|
|
|
phys_addr_t addr = memslot->base_gfn << PAGE_SHIFT;
|
|
|
|
phys_addr_t end = addr + PAGE_SIZE * memslot->npages;
|
|
|
|
|
2020-09-11 21:25:23 +08:00
|
|
|
stage2_apply_range_resched(kvm, addr, end, kvm_pgtable_stage2_flush);
|
2014-01-15 20:50:23 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* stage2_flush_vm - Invalidate cache for pages mapped in stage 2
|
|
|
|
* @kvm: The struct kvm pointer
|
|
|
|
*
|
|
|
|
* Go through the stage 2 page tables and invalidate any cache lines
|
|
|
|
* backing memory already mapped to the VM.
|
|
|
|
*/
|
2014-12-20 00:05:31 +08:00
|
|
|
static void stage2_flush_vm(struct kvm *kvm)
|
2014-01-15 20:50:23 +08:00
|
|
|
{
|
|
|
|
struct kvm_memslots *slots;
|
|
|
|
struct kvm_memory_slot *memslot;
|
|
|
|
int idx;
|
|
|
|
|
|
|
|
idx = srcu_read_lock(&kvm->srcu);
|
|
|
|
spin_lock(&kvm->mmu_lock);
|
|
|
|
|
|
|
|
slots = kvm_memslots(kvm);
|
|
|
|
kvm_for_each_memslot(memslot, slots)
|
|
|
|
stage2_flush_memslot(kvm, memslot);
|
|
|
|
|
|
|
|
spin_unlock(&kvm->mmu_lock);
|
|
|
|
srcu_read_unlock(&kvm->srcu, idx);
|
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:06 +08:00
|
|
|
/**
|
2013-04-13 02:12:05 +08:00
|
|
|
* free_hyp_pgds - free Hyp-mode page tables
|
2013-01-21 07:28:06 +08:00
|
|
|
*/
|
2013-04-13 02:12:05 +08:00
|
|
|
void free_hyp_pgds(void)
|
2013-01-21 07:28:06 +08:00
|
|
|
{
|
2013-04-13 02:12:07 +08:00
|
|
|
mutex_lock(&kvm_hyp_pgd_mutex);
|
2020-09-11 21:25:12 +08:00
|
|
|
if (hyp_pgtable) {
|
|
|
|
kvm_pgtable_hyp_destroy(hyp_pgtable);
|
|
|
|
kfree(hyp_pgtable);
|
2016-07-01 01:40:46 +08:00
|
|
|
}
|
2013-01-21 07:28:06 +08:00
|
|
|
mutex_unlock(&kvm_hyp_pgd_mutex);
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
static int __create_hyp_mappings(unsigned long start, unsigned long size,
|
|
|
|
unsigned long phys, enum kvm_pgtable_prot prot)
|
2013-01-21 07:28:06 +08:00
|
|
|
{
|
2020-09-11 21:25:12 +08:00
|
|
|
int err;
|
2013-01-21 07:28:06 +08:00
|
|
|
|
|
|
|
mutex_lock(&kvm_hyp_pgd_mutex);
|
2020-09-11 21:25:12 +08:00
|
|
|
err = kvm_pgtable_hyp_map(hyp_pgtable, start, size, phys, prot);
|
2013-01-21 07:28:06 +08:00
|
|
|
mutex_unlock(&kvm_hyp_pgd_mutex);
|
2020-09-11 21:25:12 +08:00
|
|
|
|
2013-01-21 07:28:06 +08:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2013-11-16 05:14:12 +08:00
|
|
|
static phys_addr_t kvm_kaddr_to_phys(void *kaddr)
|
|
|
|
{
|
|
|
|
if (!is_vmalloc_addr(kaddr)) {
|
|
|
|
BUG_ON(!virt_addr_valid(kaddr));
|
|
|
|
return __pa(kaddr);
|
|
|
|
} else {
|
|
|
|
return page_to_phys(vmalloc_to_page(kaddr)) +
|
|
|
|
offset_in_page(kaddr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:06 +08:00
|
|
|
/**
|
2012-10-28 08:09:14 +08:00
|
|
|
* create_hyp_mappings - duplicate a kernel virtual address range in Hyp mode
|
2013-01-21 07:28:06 +08:00
|
|
|
* @from: The virtual kernel start address of the range
|
|
|
|
* @to: The virtual kernel end address of the range (exclusive)
|
2016-06-13 22:00:45 +08:00
|
|
|
* @prot: The protection to be applied to this range
|
2013-01-21 07:28:06 +08:00
|
|
|
*
|
2012-10-28 08:09:14 +08:00
|
|
|
* The same virtual address as the kernel virtual address is also used
|
|
|
|
* in Hyp-mode mapping (modulo HYP_PAGE_OFFSET) to the same underlying
|
|
|
|
* physical pages.
|
2013-01-21 07:28:06 +08:00
|
|
|
*/
|
2020-09-11 21:25:12 +08:00
|
|
|
int create_hyp_mappings(void *from, void *to, enum kvm_pgtable_prot prot)
|
2013-01-21 07:28:06 +08:00
|
|
|
{
|
2013-11-16 05:14:12 +08:00
|
|
|
phys_addr_t phys_addr;
|
|
|
|
unsigned long virt_addr;
|
2016-07-01 01:40:51 +08:00
|
|
|
unsigned long start = kern_hyp_va((unsigned long)from);
|
|
|
|
unsigned long end = kern_hyp_va((unsigned long)to);
|
2013-04-13 02:12:01 +08:00
|
|
|
|
2015-01-29 19:59:54 +08:00
|
|
|
if (is_kernel_in_hyp_mode())
|
|
|
|
return 0;
|
|
|
|
|
2013-11-16 05:14:12 +08:00
|
|
|
start = start & PAGE_MASK;
|
|
|
|
end = PAGE_ALIGN(end);
|
2013-04-13 02:12:01 +08:00
|
|
|
|
2013-11-16 05:14:12 +08:00
|
|
|
for (virt_addr = start; virt_addr < end; virt_addr += PAGE_SIZE) {
|
|
|
|
int err;
|
2013-04-13 02:12:01 +08:00
|
|
|
|
2013-11-16 05:14:12 +08:00
|
|
|
phys_addr = kvm_kaddr_to_phys(from + virt_addr - start);
|
2020-09-11 21:25:12 +08:00
|
|
|
err = __create_hyp_mappings(virt_addr, PAGE_SIZE, phys_addr,
|
2016-06-13 22:00:45 +08:00
|
|
|
prot);
|
2013-11-16 05:14:12 +08:00
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2013-01-21 07:28:06 +08:00
|
|
|
}
|
|
|
|
|
2018-02-13 19:00:29 +08:00
|
|
|
static int __create_hyp_private_mapping(phys_addr_t phys_addr, size_t size,
|
2020-09-11 21:25:12 +08:00
|
|
|
unsigned long *haddr,
|
|
|
|
enum kvm_pgtable_prot prot)
|
2013-01-21 07:28:06 +08:00
|
|
|
{
|
2017-12-05 01:04:38 +08:00
|
|
|
unsigned long base;
|
|
|
|
int ret = 0;
|
2013-04-13 02:12:01 +08:00
|
|
|
|
2017-12-05 01:04:38 +08:00
|
|
|
mutex_lock(&kvm_hyp_pgd_mutex);
|
2013-04-13 02:12:01 +08:00
|
|
|
|
2017-12-05 01:04:38 +08:00
|
|
|
/*
|
2020-04-01 22:03:10 +08:00
|
|
|
* This assumes that we have enough space below the idmap
|
2017-12-05 01:04:38 +08:00
|
|
|
* page to allocate our VAs. If not, the check below will
|
|
|
|
* kick. A potential alternative would be to detect that
|
|
|
|
* overflow and switch to an allocation above the idmap.
|
|
|
|
*
|
|
|
|
* The allocated size is always a multiple of PAGE_SIZE.
|
|
|
|
*/
|
|
|
|
size = PAGE_ALIGN(size + offset_in_page(phys_addr));
|
|
|
|
base = io_map_base - size;
|
2017-12-05 00:43:23 +08:00
|
|
|
|
2017-12-05 01:04:38 +08:00
|
|
|
/*
|
|
|
|
* Verify that BIT(VA_BITS - 1) hasn't been flipped by
|
|
|
|
* allocating the new area, as it would indicate we've
|
|
|
|
* overflowed the idmap/IO address range.
|
|
|
|
*/
|
|
|
|
if ((base ^ io_map_base) & BIT(VA_BITS - 1))
|
|
|
|
ret = -ENOMEM;
|
|
|
|
else
|
|
|
|
io_map_base = base;
|
|
|
|
|
|
|
|
mutex_unlock(&kvm_hyp_pgd_mutex);
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
ret = __create_hyp_mappings(base, size, phys_addr, prot);
|
2017-12-05 01:04:38 +08:00
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
2018-02-13 19:00:29 +08:00
|
|
|
*haddr = base + offset_in_page(phys_addr);
|
2017-12-05 01:04:38 +08:00
|
|
|
out:
|
2018-02-13 19:00:29 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* create_hyp_io_mappings - Map IO into both kernel and HYP
|
|
|
|
* @phys_addr: The physical start address which gets mapped
|
|
|
|
* @size: Size of the region being mapped
|
|
|
|
* @kaddr: Kernel VA for this mapping
|
|
|
|
* @haddr: HYP VA for this mapping
|
|
|
|
*/
|
|
|
|
int create_hyp_io_mappings(phys_addr_t phys_addr, size_t size,
|
|
|
|
void __iomem **kaddr,
|
|
|
|
void __iomem **haddr)
|
|
|
|
{
|
|
|
|
unsigned long addr;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
*kaddr = ioremap(phys_addr, size);
|
|
|
|
if (!*kaddr)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
if (is_kernel_in_hyp_mode()) {
|
|
|
|
*haddr = *kaddr;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = __create_hyp_private_mapping(phys_addr, size,
|
|
|
|
&addr, PAGE_HYP_DEVICE);
|
2017-12-05 00:43:23 +08:00
|
|
|
if (ret) {
|
|
|
|
iounmap(*kaddr);
|
|
|
|
*kaddr = NULL;
|
2018-02-13 19:00:29 +08:00
|
|
|
*haddr = NULL;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
*haddr = (void __iomem *)addr;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* create_hyp_exec_mappings - Map an executable range into HYP
|
|
|
|
* @phys_addr: The physical start address which gets mapped
|
|
|
|
* @size: Size of the region being mapped
|
|
|
|
* @haddr: HYP VA for this mapping
|
|
|
|
*/
|
|
|
|
int create_hyp_exec_mappings(phys_addr_t phys_addr, size_t size,
|
|
|
|
void **haddr)
|
|
|
|
{
|
|
|
|
unsigned long addr;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
BUG_ON(is_kernel_in_hyp_mode());
|
|
|
|
|
|
|
|
ret = __create_hyp_private_mapping(phys_addr, size,
|
|
|
|
&addr, PAGE_HYP_EXEC);
|
|
|
|
if (ret) {
|
|
|
|
*haddr = NULL;
|
2017-12-05 00:43:23 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-02-13 19:00:29 +08:00
|
|
|
*haddr = (void *)addr;
|
2017-12-05 00:43:23 +08:00
|
|
|
return 0;
|
2013-01-21 07:28:06 +08:00
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:07 +08:00
|
|
|
/**
|
2019-01-05 04:09:05 +08:00
|
|
|
* kvm_init_stage2_mmu - Initialise a S2 MMU strucrure
|
|
|
|
* @kvm: The pointer to the KVM structure
|
|
|
|
* @mmu: The pointer to the s2 MMU structure
|
2013-01-21 07:28:07 +08:00
|
|
|
*
|
2020-09-11 21:25:13 +08:00
|
|
|
* Allocates only the stage-2 HW PGD level table(s).
|
2013-01-21 07:28:07 +08:00
|
|
|
* Note we don't need locking here as this is only called when the VM is
|
|
|
|
* created, which can only be done once.
|
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
int kvm_init_stage2_mmu(struct kvm *kvm, struct kvm_s2_mmu *mmu)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2020-09-11 21:25:13 +08:00
|
|
|
int cpu, err;
|
|
|
|
struct kvm_pgtable *pgt;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2020-09-11 21:25:13 +08:00
|
|
|
if (mmu->pgt != NULL) {
|
2013-01-21 07:28:07 +08:00
|
|
|
kvm_err("kvm_arch already initialized?\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:13 +08:00
|
|
|
pgt = kzalloc(sizeof(*pgt), GFP_KERNEL);
|
|
|
|
if (!pgt)
|
2015-03-11 03:06:59 +08:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2020-09-11 21:25:13 +08:00
|
|
|
err = kvm_pgtable_stage2_init(pgt, kvm);
|
|
|
|
if (err)
|
|
|
|
goto out_free_pgtable;
|
2018-12-11 22:26:31 +08:00
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
mmu->last_vcpu_ran = alloc_percpu(typeof(*mmu->last_vcpu_ran));
|
|
|
|
if (!mmu->last_vcpu_ran) {
|
2020-09-11 21:25:13 +08:00
|
|
|
err = -ENOMEM;
|
|
|
|
goto out_destroy_pgtable;
|
2019-01-05 04:09:05 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
for_each_possible_cpu(cpu)
|
|
|
|
*per_cpu_ptr(mmu->last_vcpu_ran, cpu) = -1;
|
|
|
|
|
|
|
|
mmu->kvm = kvm;
|
2020-09-11 21:25:13 +08:00
|
|
|
mmu->pgt = pgt;
|
|
|
|
mmu->pgd_phys = __pa(pgt->pgd);
|
|
|
|
mmu->pgd = (void *)pgt->pgd;
|
2019-01-05 04:09:05 +08:00
|
|
|
mmu->vmid.vmid_gen = 0;
|
2013-01-21 07:28:07 +08:00
|
|
|
return 0;
|
2020-09-11 21:25:13 +08:00
|
|
|
|
|
|
|
out_destroy_pgtable:
|
|
|
|
kvm_pgtable_stage2_destroy(pgt);
|
|
|
|
out_free_pgtable:
|
|
|
|
kfree(pgt);
|
|
|
|
return err;
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2014-11-27 17:35:03 +08:00
|
|
|
static void stage2_unmap_memslot(struct kvm *kvm,
|
|
|
|
struct kvm_memory_slot *memslot)
|
|
|
|
{
|
|
|
|
hva_t hva = memslot->userspace_addr;
|
|
|
|
phys_addr_t addr = memslot->base_gfn << PAGE_SHIFT;
|
|
|
|
phys_addr_t size = PAGE_SIZE * memslot->npages;
|
|
|
|
hva_t reg_end = hva + size;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A memory region could potentially cover multiple VMAs, and any holes
|
|
|
|
* between them, so iterate over all of them to find out if we should
|
|
|
|
* unmap any of them.
|
|
|
|
*
|
|
|
|
* +--------------------------------------------+
|
|
|
|
* +---------------+----------------+ +----------------+
|
|
|
|
* | : VMA 1 | VMA 2 | | VMA 3 : |
|
|
|
|
* +---------------+----------------+ +----------------+
|
|
|
|
* | memory region |
|
|
|
|
* +--------------------------------------------+
|
|
|
|
*/
|
|
|
|
do {
|
|
|
|
struct vm_area_struct *vma = find_vma(current->mm, hva);
|
|
|
|
hva_t vm_start, vm_end;
|
|
|
|
|
|
|
|
if (!vma || vma->vm_start >= reg_end)
|
|
|
|
break;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Take the intersection of this VMA with the memory region
|
|
|
|
*/
|
|
|
|
vm_start = max(hva, vma->vm_start);
|
|
|
|
vm_end = min(reg_end, vma->vm_end);
|
|
|
|
|
|
|
|
if (!(vma->vm_flags & VM_PFNMAP)) {
|
|
|
|
gpa_t gpa = addr + (vm_start - memslot->userspace_addr);
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_range(&kvm->arch.mmu, gpa, vm_end - vm_start);
|
2014-11-27 17:35:03 +08:00
|
|
|
}
|
|
|
|
hva = vm_end;
|
|
|
|
} while (hva < reg_end);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* stage2_unmap_vm - Unmap Stage-2 RAM mappings
|
|
|
|
* @kvm: The struct kvm pointer
|
|
|
|
*
|
2020-04-01 22:03:10 +08:00
|
|
|
* Go through the memregions and unmap any regular RAM
|
2014-11-27 17:35:03 +08:00
|
|
|
* backing memory already mapped to the VM.
|
|
|
|
*/
|
|
|
|
void stage2_unmap_vm(struct kvm *kvm)
|
|
|
|
{
|
|
|
|
struct kvm_memslots *slots;
|
|
|
|
struct kvm_memory_slot *memslot;
|
|
|
|
int idx;
|
|
|
|
|
|
|
|
idx = srcu_read_lock(&kvm->srcu);
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_lock(current->mm);
|
2014-11-27 17:35:03 +08:00
|
|
|
spin_lock(&kvm->mmu_lock);
|
|
|
|
|
|
|
|
slots = kvm_memslots(kvm);
|
|
|
|
kvm_for_each_memslot(memslot, slots)
|
|
|
|
stage2_unmap_memslot(kvm, memslot);
|
|
|
|
|
|
|
|
spin_unlock(&kvm->mmu_lock);
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_unlock(current->mm);
|
2014-11-27 17:35:03 +08:00
|
|
|
srcu_read_unlock(&kvm->srcu, idx);
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
void kvm_free_stage2_pgd(struct kvm_s2_mmu *mmu)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-09-11 21:25:13 +08:00
|
|
|
struct kvm_pgtable *pgt = NULL;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2017-04-03 22:12:43 +08:00
|
|
|
spin_lock(&kvm->mmu_lock);
|
2020-09-11 21:25:13 +08:00
|
|
|
pgt = mmu->pgt;
|
|
|
|
if (pgt) {
|
2019-01-05 04:09:05 +08:00
|
|
|
mmu->pgd = NULL;
|
2020-09-11 21:25:13 +08:00
|
|
|
mmu->pgd_phys = 0;
|
|
|
|
mmu->pgt = NULL;
|
|
|
|
free_percpu(mmu->last_vcpu_ran);
|
2017-05-03 22:17:51 +08:00
|
|
|
}
|
2017-04-03 22:12:43 +08:00
|
|
|
spin_unlock(&kvm->mmu_lock);
|
|
|
|
|
2020-09-11 21:25:13 +08:00
|
|
|
if (pgt) {
|
|
|
|
kvm_pgtable_stage2_destroy(pgt);
|
|
|
|
kfree(pgt);
|
2019-01-05 04:09:05 +08:00
|
|
|
}
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static p4d_t *stage2_get_p4d(struct kvm_s2_mmu *mmu, struct kvm_mmu_memory_cache *cache,
|
2012-11-02 00:14:45 +08:00
|
|
|
phys_addr_t addr)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2013-01-21 07:28:07 +08:00
|
|
|
pgd_t *pgd;
|
2020-06-05 07:46:23 +08:00
|
|
|
p4d_t *p4d;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
pgd = mmu->pgd + stage2_pgd_index(kvm, addr);
|
2018-09-27 00:32:44 +08:00
|
|
|
if (stage2_pgd_none(kvm, *pgd)) {
|
2014-10-10 18:14:28 +08:00
|
|
|
if (!cache)
|
|
|
|
return NULL;
|
2020-07-03 10:35:42 +08:00
|
|
|
p4d = kvm_mmu_memory_cache_alloc(cache);
|
2020-06-05 07:46:23 +08:00
|
|
|
stage2_pgd_populate(kvm, pgd, p4d);
|
2014-10-10 18:14:28 +08:00
|
|
|
get_page(virt_to_page(pgd));
|
|
|
|
}
|
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
return stage2_p4d_offset(kvm, pgd, addr);
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static pud_t *stage2_get_pud(struct kvm_s2_mmu *mmu, struct kvm_mmu_memory_cache *cache,
|
2020-06-05 07:46:23 +08:00
|
|
|
phys_addr_t addr)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-06-05 07:46:23 +08:00
|
|
|
p4d_t *p4d;
|
|
|
|
pud_t *pud;
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
p4d = stage2_get_p4d(mmu, cache, addr);
|
2020-06-05 07:46:23 +08:00
|
|
|
if (stage2_p4d_none(kvm, *p4d)) {
|
|
|
|
if (!cache)
|
|
|
|
return NULL;
|
2020-07-03 10:35:42 +08:00
|
|
|
pud = kvm_mmu_memory_cache_alloc(cache);
|
2020-06-05 07:46:23 +08:00
|
|
|
stage2_p4d_populate(kvm, p4d, pud);
|
|
|
|
get_page(virt_to_page(p4d));
|
|
|
|
}
|
|
|
|
|
|
|
|
return stage2_pud_offset(kvm, p4d, addr);
|
2014-10-10 18:14:28 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static pmd_t *stage2_get_pmd(struct kvm_s2_mmu *mmu, struct kvm_mmu_memory_cache *cache,
|
2014-10-10 18:14:28 +08:00
|
|
|
phys_addr_t addr)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2014-10-10 18:14:28 +08:00
|
|
|
pud_t *pud;
|
|
|
|
pmd_t *pmd;
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
pud = stage2_get_pud(mmu, cache, addr);
|
2018-12-12 01:10:41 +08:00
|
|
|
if (!pud || stage2_pud_huge(kvm, *pud))
|
2017-06-06 02:17:18 +08:00
|
|
|
return NULL;
|
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
if (stage2_pud_none(kvm, *pud)) {
|
2013-01-21 07:28:07 +08:00
|
|
|
if (!cache)
|
2012-11-02 00:14:45 +08:00
|
|
|
return NULL;
|
2020-07-03 10:35:42 +08:00
|
|
|
pmd = kvm_mmu_memory_cache_alloc(cache);
|
2018-09-27 00:32:44 +08:00
|
|
|
stage2_pud_populate(kvm, pud, pmd);
|
2013-01-21 07:28:07 +08:00
|
|
|
get_page(virt_to_page(pud));
|
2012-10-15 18:27:37 +08:00
|
|
|
}
|
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
return stage2_pmd_offset(kvm, pud, addr);
|
2012-11-02 00:14:45 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static int stage2_set_pmd_huge(struct kvm_s2_mmu *mmu,
|
|
|
|
struct kvm_mmu_memory_cache *cache,
|
|
|
|
phys_addr_t addr, const pmd_t *new_pmd)
|
2012-11-02 00:14:45 +08:00
|
|
|
{
|
|
|
|
pmd_t *pmd, old_pmd;
|
|
|
|
|
2019-03-20 22:57:19 +08:00
|
|
|
retry:
|
2019-01-05 04:09:05 +08:00
|
|
|
pmd = stage2_get_pmd(mmu, cache, addr);
|
2012-11-02 00:14:45 +08:00
|
|
|
VM_BUG_ON(!pmd);
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2012-11-02 00:14:45 +08:00
|
|
|
old_pmd = *pmd;
|
2019-03-20 22:57:19 +08:00
|
|
|
/*
|
|
|
|
* Multiple vcpus faulting on the same PMD entry, can
|
|
|
|
* lead to them sequentially updating the PMD with the
|
|
|
|
* same value. Following the break-before-make
|
|
|
|
* (pmd_clear() followed by tlb_flush()) process can
|
|
|
|
* hinder forward progress due to refaults generated
|
|
|
|
* on missing translations.
|
|
|
|
*
|
|
|
|
* Skip updating the page table if the entry is
|
|
|
|
* unchanged.
|
|
|
|
*/
|
|
|
|
if (pmd_val(old_pmd) == pmd_val(*new_pmd))
|
|
|
|
return 0;
|
|
|
|
|
2016-04-28 23:16:31 +08:00
|
|
|
if (pmd_present(old_pmd)) {
|
2018-08-13 18:43:50 +08:00
|
|
|
/*
|
2019-03-20 22:57:19 +08:00
|
|
|
* If we already have PTE level mapping for this block,
|
|
|
|
* we must unmap it to avoid inconsistent TLB state and
|
|
|
|
* leaking the table page. We could end up in this situation
|
|
|
|
* if the memory slot was marked for dirty logging and was
|
|
|
|
* reverted, leaving PTE level mappings for the pages accessed
|
|
|
|
* during the period. So, unmap the PTE level mapping for this
|
|
|
|
* block and retry, as we could have released the upper level
|
|
|
|
* table in the process.
|
2018-08-13 18:43:50 +08:00
|
|
|
*
|
2019-03-20 22:57:19 +08:00
|
|
|
* Normal THP split/merge follows mmu_notifier callbacks and do
|
|
|
|
* get handled accordingly.
|
2018-08-13 18:43:50 +08:00
|
|
|
*/
|
2019-03-20 22:57:19 +08:00
|
|
|
if (!pmd_thp_or_huge(old_pmd)) {
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_range(mmu, addr & S2_PMD_MASK, S2_PMD_SIZE);
|
2019-03-20 22:57:19 +08:00
|
|
|
goto retry;
|
|
|
|
}
|
2018-08-13 18:43:50 +08:00
|
|
|
/*
|
|
|
|
* Mapping in huge pages should only happen through a
|
|
|
|
* fault. If a page is merged into a transparent huge
|
|
|
|
* page, the individual subpages of that huge page
|
|
|
|
* should be unmapped through MMU notifiers before we
|
|
|
|
* get here.
|
|
|
|
*
|
|
|
|
* Merging of CompoundPages is not supported; they
|
|
|
|
* should become splitting first, unmapped, merged,
|
|
|
|
* and mapped back in on-demand.
|
|
|
|
*/
|
2019-03-20 22:57:19 +08:00
|
|
|
WARN_ON_ONCE(pmd_pfn(old_pmd) != pmd_pfn(*new_pmd));
|
2016-04-28 23:16:31 +08:00
|
|
|
pmd_clear(pmd);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PMD_LEVEL);
|
2016-04-28 23:16:31 +08:00
|
|
|
} else {
|
2012-11-02 00:14:45 +08:00
|
|
|
get_page(virt_to_page(pmd));
|
2016-04-28 23:16:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
kvm_set_pmd(pmd, *new_pmd);
|
2012-11-02 00:14:45 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static int stage2_set_pud_huge(struct kvm_s2_mmu *mmu,
|
|
|
|
struct kvm_mmu_memory_cache *cache,
|
2018-12-12 01:10:41 +08:00
|
|
|
phys_addr_t addr, const pud_t *new_pudp)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2018-12-12 01:10:41 +08:00
|
|
|
pud_t *pudp, old_pud;
|
|
|
|
|
2019-03-20 22:57:19 +08:00
|
|
|
retry:
|
2019-01-05 04:09:05 +08:00
|
|
|
pudp = stage2_get_pud(mmu, cache, addr);
|
2018-12-12 01:10:41 +08:00
|
|
|
VM_BUG_ON(!pudp);
|
|
|
|
|
|
|
|
old_pud = *pudp;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A large number of vcpus faulting on the same stage 2 entry,
|
2019-03-20 22:57:19 +08:00
|
|
|
* can lead to a refault due to the stage2_pud_clear()/tlb_flush().
|
|
|
|
* Skip updating the page tables if there is no change.
|
2018-12-12 01:10:41 +08:00
|
|
|
*/
|
|
|
|
if (pud_val(old_pud) == pud_val(*new_pudp))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (stage2_pud_present(kvm, old_pud)) {
|
2019-03-20 22:57:19 +08:00
|
|
|
/*
|
|
|
|
* If we already have table level mapping for this block, unmap
|
|
|
|
* the range for this block and retry.
|
|
|
|
*/
|
|
|
|
if (!stage2_pud_huge(kvm, old_pud)) {
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_range(mmu, addr & S2_PUD_MASK, S2_PUD_SIZE);
|
2019-03-20 22:57:19 +08:00
|
|
|
goto retry;
|
|
|
|
}
|
|
|
|
|
|
|
|
WARN_ON_ONCE(kvm_pud_pfn(old_pud) != kvm_pud_pfn(*new_pudp));
|
2018-12-12 01:10:41 +08:00
|
|
|
stage2_pud_clear(kvm, pudp);
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PUD_LEVEL);
|
2018-12-12 01:10:41 +08:00
|
|
|
} else {
|
|
|
|
get_page(virt_to_page(pudp));
|
|
|
|
}
|
|
|
|
|
|
|
|
kvm_set_pud(pudp, *new_pudp);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-12-12 01:10:38 +08:00
|
|
|
/*
|
|
|
|
* stage2_get_leaf_entry - walk the stage2 VM page tables and return
|
|
|
|
* true if a valid and present leaf-entry is found. A pointer to the
|
|
|
|
* leaf-entry is returned in the appropriate level variable - pudpp,
|
|
|
|
* pmdpp, ptepp.
|
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static bool stage2_get_leaf_entry(struct kvm_s2_mmu *mmu, phys_addr_t addr,
|
2018-12-12 01:10:38 +08:00
|
|
|
pud_t **pudpp, pmd_t **pmdpp, pte_t **ptepp)
|
2017-10-24 00:11:21 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2018-12-12 01:10:38 +08:00
|
|
|
pud_t *pudp;
|
2017-10-24 00:11:21 +08:00
|
|
|
pmd_t *pmdp;
|
|
|
|
pte_t *ptep;
|
|
|
|
|
2018-12-12 01:10:38 +08:00
|
|
|
*pudpp = NULL;
|
|
|
|
*pmdpp = NULL;
|
|
|
|
*ptepp = NULL;
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
pudp = stage2_get_pud(mmu, NULL, addr);
|
2018-12-12 01:10:38 +08:00
|
|
|
if (!pudp || stage2_pud_none(kvm, *pudp) || !stage2_pud_present(kvm, *pudp))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
if (stage2_pud_huge(kvm, *pudp)) {
|
|
|
|
*pudpp = pudp;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
pmdp = stage2_pmd_offset(kvm, pudp, addr);
|
2017-10-24 00:11:21 +08:00
|
|
|
if (!pmdp || pmd_none(*pmdp) || !pmd_present(*pmdp))
|
|
|
|
return false;
|
|
|
|
|
2018-12-12 01:10:38 +08:00
|
|
|
if (pmd_thp_or_huge(*pmdp)) {
|
|
|
|
*pmdpp = pmdp;
|
|
|
|
return true;
|
|
|
|
}
|
2017-10-24 00:11:21 +08:00
|
|
|
|
|
|
|
ptep = pte_offset_kernel(pmdp, addr);
|
|
|
|
if (!ptep || pte_none(*ptep) || !pte_present(*ptep))
|
|
|
|
return false;
|
|
|
|
|
2018-12-12 01:10:38 +08:00
|
|
|
*ptepp = ptep;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2020-08-10 00:58:23 +08:00
|
|
|
static bool stage2_is_exec(struct kvm_s2_mmu *mmu, phys_addr_t addr, unsigned long sz)
|
2018-12-12 01:10:38 +08:00
|
|
|
{
|
|
|
|
pud_t *pudp;
|
|
|
|
pmd_t *pmdp;
|
|
|
|
pte_t *ptep;
|
|
|
|
bool found;
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
found = stage2_get_leaf_entry(mmu, addr, &pudp, &pmdp, &ptep);
|
2018-12-12 01:10:38 +08:00
|
|
|
if (!found)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
if (pudp)
|
2020-07-23 18:17:14 +08:00
|
|
|
return sz <= PUD_SIZE && kvm_s2pud_exec(pudp);
|
2018-12-12 01:10:38 +08:00
|
|
|
else if (pmdp)
|
2020-07-23 18:17:14 +08:00
|
|
|
return sz <= PMD_SIZE && kvm_s2pmd_exec(pmdp);
|
2018-12-12 01:10:38 +08:00
|
|
|
else
|
2020-07-23 18:17:14 +08:00
|
|
|
return sz == PAGE_SIZE && kvm_s2pte_exec(ptep);
|
2017-10-24 00:11:21 +08:00
|
|
|
}
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
static int stage2_set_pte(struct kvm_s2_mmu *mmu,
|
|
|
|
struct kvm_mmu_memory_cache *cache,
|
2015-01-16 07:58:58 +08:00
|
|
|
phys_addr_t addr, const pte_t *new_pte,
|
|
|
|
unsigned long flags)
|
2012-11-02 00:14:45 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2018-12-12 01:10:41 +08:00
|
|
|
pud_t *pud;
|
2012-11-02 00:14:45 +08:00
|
|
|
pmd_t *pmd;
|
|
|
|
pte_t *pte, old_pte;
|
2015-01-16 07:58:58 +08:00
|
|
|
bool iomap = flags & KVM_S2PTE_FLAG_IS_IOMAP;
|
|
|
|
bool logging_active = flags & KVM_S2_FLAG_LOGGING_ACTIVE;
|
|
|
|
|
|
|
|
VM_BUG_ON(logging_active && !cache);
|
2012-11-02 00:14:45 +08:00
|
|
|
|
2014-10-10 18:14:28 +08:00
|
|
|
/* Create stage-2 page table mapping - Levels 0 and 1 */
|
2019-01-05 04:09:05 +08:00
|
|
|
pud = stage2_get_pud(mmu, cache, addr);
|
2018-12-12 01:10:41 +08:00
|
|
|
if (!pud) {
|
|
|
|
/*
|
|
|
|
* Ignore calls from kvm_set_spte_hva for unallocated
|
|
|
|
* address ranges.
|
|
|
|
*/
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* While dirty page logging - dissolve huge PUD, then continue
|
|
|
|
* on to allocate page.
|
|
|
|
*/
|
|
|
|
if (logging_active)
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_dissolve_pud(mmu, addr, pud);
|
2018-12-12 01:10:41 +08:00
|
|
|
|
|
|
|
if (stage2_pud_none(kvm, *pud)) {
|
|
|
|
if (!cache)
|
|
|
|
return 0; /* ignore calls from kvm_set_spte_hva */
|
2020-07-03 10:35:42 +08:00
|
|
|
pmd = kvm_mmu_memory_cache_alloc(cache);
|
2018-12-12 01:10:41 +08:00
|
|
|
stage2_pud_populate(kvm, pud, pmd);
|
|
|
|
get_page(virt_to_page(pud));
|
|
|
|
}
|
|
|
|
|
|
|
|
pmd = stage2_pmd_offset(kvm, pud, addr);
|
2012-11-02 00:14:45 +08:00
|
|
|
if (!pmd) {
|
|
|
|
/*
|
|
|
|
* Ignore calls from kvm_set_spte_hva for unallocated
|
|
|
|
* address ranges.
|
|
|
|
*/
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
/*
|
|
|
|
* While dirty page logging - dissolve huge PMD, then continue on to
|
|
|
|
* allocate page.
|
|
|
|
*/
|
|
|
|
if (logging_active)
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_dissolve_pmd(mmu, addr, pmd);
|
2015-01-16 07:58:58 +08:00
|
|
|
|
2012-11-02 00:14:45 +08:00
|
|
|
/* Create stage-2 page mappings - Level 2 */
|
2013-01-21 07:28:07 +08:00
|
|
|
if (pmd_none(*pmd)) {
|
|
|
|
if (!cache)
|
|
|
|
return 0; /* ignore calls from kvm_set_spte_hva */
|
2020-07-03 10:35:42 +08:00
|
|
|
pte = kvm_mmu_memory_cache_alloc(cache);
|
2018-06-27 22:51:05 +08:00
|
|
|
kvm_pmd_populate(pmd, pte);
|
2013-01-21 07:28:07 +08:00
|
|
|
get_page(virt_to_page(pmd));
|
2012-10-15 18:27:37 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
pte = pte_offset_kernel(pmd, addr);
|
2013-01-21 07:28:07 +08:00
|
|
|
|
|
|
|
if (iomap && pte_present(*pte))
|
|
|
|
return -EFAULT;
|
|
|
|
|
|
|
|
/* Create 2nd stage page table mapping - Level 3 */
|
|
|
|
old_pte = *pte;
|
2016-04-28 23:16:31 +08:00
|
|
|
if (pte_present(old_pte)) {
|
2018-08-13 18:43:51 +08:00
|
|
|
/* Skip page table update if there is no change */
|
|
|
|
if (pte_val(old_pte) == pte_val(*new_pte))
|
|
|
|
return 0;
|
|
|
|
|
2016-04-28 23:16:31 +08:00
|
|
|
kvm_set_pte(pte, __pte(0));
|
2019-01-02 20:34:25 +08:00
|
|
|
kvm_tlb_flush_vmid_ipa(mmu, addr, S2_PTE_LEVEL);
|
2016-04-28 23:16:31 +08:00
|
|
|
} else {
|
2013-01-21 07:28:07 +08:00
|
|
|
get_page(virt_to_page(pte));
|
2016-04-28 23:16:31 +08:00
|
|
|
}
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2016-04-28 23:16:31 +08:00
|
|
|
kvm_set_pte(pte, *new_pte);
|
2013-01-21 07:28:07 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-14 00:57:37 +08:00
|
|
|
#ifndef __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
|
|
|
|
static int stage2_ptep_test_and_clear_young(pte_t *pte)
|
|
|
|
{
|
|
|
|
if (pte_young(*pte)) {
|
|
|
|
*pte = pte_mkold(*pte);
|
|
|
|
return 1;
|
|
|
|
}
|
2013-01-21 07:28:07 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2016-04-14 00:57:37 +08:00
|
|
|
#else
|
|
|
|
static int stage2_ptep_test_and_clear_young(pte_t *pte)
|
|
|
|
{
|
|
|
|
return __ptep_test_and_clear_young(pte);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static int stage2_pmdp_test_and_clear_young(pmd_t *pmd)
|
|
|
|
{
|
|
|
|
return stage2_ptep_test_and_clear_young((pte_t *)pmd);
|
|
|
|
}
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2018-12-12 01:10:40 +08:00
|
|
|
static int stage2_pudp_test_and_clear_young(pud_t *pud)
|
|
|
|
{
|
|
|
|
return stage2_ptep_test_and_clear_young((pte_t *)pud);
|
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:07 +08:00
|
|
|
/**
|
|
|
|
* kvm_phys_addr_ioremap - map a device range to guest IPA
|
|
|
|
*
|
|
|
|
* @kvm: The KVM pointer
|
|
|
|
* @guest_ipa: The IPA at which to insert the mapping
|
|
|
|
* @pa: The physical address of the device
|
|
|
|
* @size: The size of the mapping
|
|
|
|
*/
|
|
|
|
int kvm_phys_addr_ioremap(struct kvm *kvm, phys_addr_t guest_ipa,
|
2014-09-18 05:56:18 +08:00
|
|
|
phys_addr_t pa, unsigned long size, bool writable)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2020-09-11 21:25:15 +08:00
|
|
|
phys_addr_t addr;
|
2013-01-21 07:28:07 +08:00
|
|
|
int ret = 0;
|
2020-07-03 10:35:42 +08:00
|
|
|
struct kvm_mmu_memory_cache cache = { 0, __GFP_ZERO, NULL, };
|
2020-09-11 21:25:15 +08:00
|
|
|
struct kvm_pgtable *pgt = kvm->arch.mmu.pgt;
|
|
|
|
enum kvm_pgtable_prot prot = KVM_PGTABLE_PROT_DEVICE |
|
|
|
|
KVM_PGTABLE_PROT_R |
|
|
|
|
(writable ? KVM_PGTABLE_PROT_W : 0);
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2020-09-11 21:25:15 +08:00
|
|
|
size += offset_in_page(guest_ipa);
|
|
|
|
guest_ipa &= PAGE_MASK;
|
2014-09-18 05:56:18 +08:00
|
|
|
|
2020-09-11 21:25:15 +08:00
|
|
|
for (addr = guest_ipa; addr < guest_ipa + size; addr += PAGE_SIZE) {
|
2020-07-03 10:35:42 +08:00
|
|
|
ret = kvm_mmu_topup_memory_cache(&cache,
|
|
|
|
kvm_mmu_cache_min_pages(kvm));
|
2013-01-21 07:28:07 +08:00
|
|
|
if (ret)
|
2020-09-11 21:25:15 +08:00
|
|
|
break;
|
|
|
|
|
2013-01-21 07:28:07 +08:00
|
|
|
spin_lock(&kvm->mmu_lock);
|
2020-09-11 21:25:15 +08:00
|
|
|
ret = kvm_pgtable_stage2_map(pgt, addr, PAGE_SIZE, pa, prot,
|
|
|
|
&cache);
|
2013-01-21 07:28:07 +08:00
|
|
|
spin_unlock(&kvm->mmu_lock);
|
|
|
|
if (ret)
|
2020-09-11 21:25:15 +08:00
|
|
|
break;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2020-09-11 21:25:15 +08:00
|
|
|
pa += PAGE_SIZE;
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2020-07-03 10:35:42 +08:00
|
|
|
kvm_mmu_free_memory_cache(&cache);
|
2013-01-21 07:28:07 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-01-16 07:58:56 +08:00
|
|
|
/**
|
|
|
|
* stage2_wp_ptes - write protect PMD range
|
|
|
|
* @pmd: pointer to pmd entry
|
|
|
|
* @addr: range start address
|
|
|
|
* @end: range end address
|
|
|
|
*/
|
|
|
|
static void stage2_wp_ptes(pmd_t *pmd, phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
|
|
|
pte_t *pte;
|
|
|
|
|
|
|
|
pte = pte_offset_kernel(pmd, addr);
|
|
|
|
do {
|
|
|
|
if (!pte_none(*pte)) {
|
|
|
|
if (!kvm_s2pte_readonly(pte))
|
|
|
|
kvm_set_s2pte_readonly(pte);
|
|
|
|
}
|
|
|
|
} while (pte++, addr += PAGE_SIZE, addr != end);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* stage2_wp_pmds - write protect PUD range
|
2018-09-27 00:32:44 +08:00
|
|
|
* kvm: kvm instance for the VM
|
2015-01-16 07:58:56 +08:00
|
|
|
* @pud: pointer to pud entry
|
|
|
|
* @addr: range start address
|
|
|
|
* @end: range end address
|
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_wp_pmds(struct kvm_s2_mmu *mmu, pud_t *pud,
|
2018-09-27 00:32:44 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
2015-01-16 07:58:56 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2015-01-16 07:58:56 +08:00
|
|
|
pmd_t *pmd;
|
|
|
|
phys_addr_t next;
|
|
|
|
|
2018-09-27 00:32:44 +08:00
|
|
|
pmd = stage2_pmd_offset(kvm, pud, addr);
|
2015-01-16 07:58:56 +08:00
|
|
|
|
|
|
|
do {
|
2018-09-27 00:32:44 +08:00
|
|
|
next = stage2_pmd_addr_end(kvm, addr, end);
|
2015-01-16 07:58:56 +08:00
|
|
|
if (!pmd_none(*pmd)) {
|
2016-03-01 20:00:39 +08:00
|
|
|
if (pmd_thp_or_huge(*pmd)) {
|
2015-01-16 07:58:56 +08:00
|
|
|
if (!kvm_s2pmd_readonly(pmd))
|
|
|
|
kvm_set_s2pmd_readonly(pmd);
|
|
|
|
} else {
|
|
|
|
stage2_wp_ptes(pmd, addr, next);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} while (pmd++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2020-06-05 07:46:23 +08:00
|
|
|
* stage2_wp_puds - write protect P4D range
|
2019-01-05 04:09:05 +08:00
|
|
|
* @p4d: pointer to p4d entry
|
2019-03-25 16:02:05 +08:00
|
|
|
* @addr: range start address
|
|
|
|
* @end: range end address
|
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_wp_puds(struct kvm_s2_mmu *mmu, p4d_t *p4d,
|
2018-09-27 00:32:44 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
2015-01-16 07:58:56 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2015-01-16 07:58:56 +08:00
|
|
|
pud_t *pud;
|
|
|
|
phys_addr_t next;
|
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
pud = stage2_pud_offset(kvm, p4d, addr);
|
2015-01-16 07:58:56 +08:00
|
|
|
do {
|
2018-09-27 00:32:44 +08:00
|
|
|
next = stage2_pud_addr_end(kvm, addr, end);
|
|
|
|
if (!stage2_pud_none(kvm, *pud)) {
|
2018-12-12 01:10:37 +08:00
|
|
|
if (stage2_pud_huge(kvm, *pud)) {
|
|
|
|
if (!kvm_s2pud_readonly(pud))
|
|
|
|
kvm_set_s2pud_readonly(pud);
|
|
|
|
} else {
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_wp_pmds(mmu, pud, addr, next);
|
2018-12-12 01:10:37 +08:00
|
|
|
}
|
2015-01-16 07:58:56 +08:00
|
|
|
}
|
|
|
|
} while (pud++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
2020-06-05 07:46:23 +08:00
|
|
|
/**
|
|
|
|
* stage2_wp_p4ds - write protect PGD range
|
|
|
|
* @pgd: pointer to pgd entry
|
|
|
|
* @addr: range start address
|
|
|
|
* @end: range end address
|
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_wp_p4ds(struct kvm_s2_mmu *mmu, pgd_t *pgd,
|
2020-06-05 07:46:23 +08:00
|
|
|
phys_addr_t addr, phys_addr_t end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-06-05 07:46:23 +08:00
|
|
|
p4d_t *p4d;
|
|
|
|
phys_addr_t next;
|
|
|
|
|
|
|
|
p4d = stage2_p4d_offset(kvm, pgd, addr);
|
|
|
|
do {
|
|
|
|
next = stage2_p4d_addr_end(kvm, addr, end);
|
|
|
|
if (!stage2_p4d_none(kvm, *p4d))
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_wp_puds(mmu, p4d, addr, next);
|
2020-06-05 07:46:23 +08:00
|
|
|
} while (p4d++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
2015-01-16 07:58:56 +08:00
|
|
|
/**
|
|
|
|
* stage2_wp_range() - write protect stage2 memory region range
|
|
|
|
* @kvm: The KVM pointer
|
|
|
|
* @addr: Start address of range
|
|
|
|
* @end: End address of range
|
|
|
|
*/
|
2019-01-05 04:09:05 +08:00
|
|
|
static void stage2_wp_range(struct kvm_s2_mmu *mmu, phys_addr_t addr, phys_addr_t end)
|
2015-01-16 07:58:56 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
struct kvm *kvm = mmu->kvm;
|
2020-09-11 21:25:21 +08:00
|
|
|
stage2_apply_range_resched(kvm, addr, end, kvm_pgtable_stage2_wrprotect);
|
2015-01-16 07:58:56 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* kvm_mmu_wp_memory_region() - write protect stage 2 entries for memory slot
|
|
|
|
* @kvm: The KVM pointer
|
|
|
|
* @slot: The memory slot to write protect
|
|
|
|
*
|
|
|
|
* Called to start logging dirty pages after memory region
|
|
|
|
* KVM_MEM_LOG_DIRTY_PAGES operation is called. After this function returns
|
2018-12-12 01:10:37 +08:00
|
|
|
* all present PUD, PMD and PTEs are write protected in the memory region.
|
2015-01-16 07:58:56 +08:00
|
|
|
* Afterwards read of dirty page log can be called.
|
|
|
|
*
|
|
|
|
* Acquires kvm_mmu_lock. Called with kvm->slots_lock mutex acquired,
|
|
|
|
* serializing operations for VM memory regions.
|
|
|
|
*/
|
|
|
|
void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot)
|
|
|
|
{
|
2015-05-17 22:20:07 +08:00
|
|
|
struct kvm_memslots *slots = kvm_memslots(kvm);
|
|
|
|
struct kvm_memory_slot *memslot = id_to_memslot(slots, slot);
|
2020-02-19 05:07:31 +08:00
|
|
|
phys_addr_t start, end;
|
|
|
|
|
|
|
|
if (WARN_ON_ONCE(!memslot))
|
|
|
|
return;
|
|
|
|
|
|
|
|
start = memslot->base_gfn << PAGE_SHIFT;
|
|
|
|
end = (memslot->base_gfn + memslot->npages) << PAGE_SHIFT;
|
2015-01-16 07:58:56 +08:00
|
|
|
|
|
|
|
spin_lock(&kvm->mmu_lock);
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_wp_range(&kvm->arch.mmu, start, end);
|
2015-01-16 07:58:56 +08:00
|
|
|
spin_unlock(&kvm->mmu_lock);
|
|
|
|
kvm_flush_remote_tlbs(kvm);
|
|
|
|
}
|
2015-01-16 07:58:57 +08:00
|
|
|
|
|
|
|
/**
|
2015-01-28 10:54:23 +08:00
|
|
|
* kvm_mmu_write_protect_pt_masked() - write protect dirty pages
|
2015-01-16 07:58:57 +08:00
|
|
|
* @kvm: The KVM pointer
|
|
|
|
* @slot: The memory slot associated with mask
|
|
|
|
* @gfn_offset: The gfn offset in memory slot
|
|
|
|
* @mask: The mask of dirty pages at offset 'gfn_offset' in this memory
|
|
|
|
* slot to be write protected
|
|
|
|
*
|
|
|
|
* Walks bits set in mask write protects the associated pte's. Caller must
|
|
|
|
* acquire kvm_mmu_lock.
|
|
|
|
*/
|
2015-01-28 10:54:23 +08:00
|
|
|
static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
|
2015-01-16 07:58:57 +08:00
|
|
|
struct kvm_memory_slot *slot,
|
|
|
|
gfn_t gfn_offset, unsigned long mask)
|
|
|
|
{
|
|
|
|
phys_addr_t base_gfn = slot->base_gfn + gfn_offset;
|
|
|
|
phys_addr_t start = (base_gfn + __ffs(mask)) << PAGE_SHIFT;
|
|
|
|
phys_addr_t end = (base_gfn + __fls(mask) + 1) << PAGE_SHIFT;
|
|
|
|
|
2019-01-05 04:09:05 +08:00
|
|
|
stage2_wp_range(&kvm->arch.mmu, start, end);
|
2015-01-16 07:58:57 +08:00
|
|
|
}
|
2015-01-16 07:58:56 +08:00
|
|
|
|
2015-01-28 10:54:23 +08:00
|
|
|
/*
|
|
|
|
* kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
|
|
|
|
* dirty pages.
|
|
|
|
*
|
|
|
|
* It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
|
|
|
|
* enable dirty logging for them.
|
|
|
|
*/
|
|
|
|
void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
|
|
|
|
struct kvm_memory_slot *slot,
|
|
|
|
gfn_t gfn_offset, unsigned long mask)
|
|
|
|
{
|
|
|
|
kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
|
|
|
|
}
|
|
|
|
|
2017-10-24 00:11:22 +08:00
|
|
|
static void clean_dcache_guest_page(kvm_pfn_t pfn, unsigned long size)
|
arm/arm64: KVM: Use kernel mapping to perform invalidation on page fault
When handling a fault in stage-2, we need to resync I$ and D$, just
to be sure we don't leave any old cache line behind.
That's very good, except that we do so using the *user* address.
Under heavy load (swapping like crazy), we may end up in a situation
where the page gets mapped in stage-2 while being unmapped from
userspace by another CPU.
At that point, the DC/IC instructions can generate a fault, which
we handle with kvm->mmu_lock held. The box quickly deadlocks, user
is unhappy.
Instead, perform this invalidation through the kernel mapping,
which is guaranteed to be present. The box is much happier, and so
am I.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
2015-01-06 05:13:24 +08:00
|
|
|
{
|
2017-10-24 00:11:22 +08:00
|
|
|
__clean_dcache_guest_page(pfn, size);
|
2017-10-24 00:11:15 +08:00
|
|
|
}
|
|
|
|
|
2017-10-24 00:11:22 +08:00
|
|
|
static void invalidate_icache_guest_page(kvm_pfn_t pfn, unsigned long size)
|
2017-10-24 00:11:15 +08:00
|
|
|
{
|
2017-10-24 00:11:22 +08:00
|
|
|
__invalidate_icache_guest_page(pfn, size);
|
arm/arm64: KVM: Use kernel mapping to perform invalidation on page fault
When handling a fault in stage-2, we need to resync I$ and D$, just
to be sure we don't leave any old cache line behind.
That's very good, except that we do so using the *user* address.
Under heavy load (swapping like crazy), we may end up in a situation
where the page gets mapped in stage-2 while being unmapped from
userspace by another CPU.
At that point, the DC/IC instructions can generate a fault, which
we handle with kvm->mmu_lock held. The box quickly deadlocks, user
is unhappy.
Instead, perform this invalidation through the kernel mapping,
which is guaranteed to be present. The box is much happier, and so
am I.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
2015-01-06 05:13:24 +08:00
|
|
|
}
|
|
|
|
|
2019-12-17 20:38:09 +08:00
|
|
|
static void kvm_send_hwpoison_signal(unsigned long address, short lsb)
|
2017-06-21 00:11:48 +08:00
|
|
|
{
|
2018-04-17 02:39:10 +08:00
|
|
|
send_sig_mceerr(BUS_MCEERR_AR, (void __user *)address, lsb, current);
|
2017-06-21 00:11:48 +08:00
|
|
|
}
|
|
|
|
|
2019-03-12 17:52:51 +08:00
|
|
|
static bool fault_supports_stage2_huge_mapping(struct kvm_memory_slot *memslot,
|
|
|
|
unsigned long hva,
|
|
|
|
unsigned long map_size)
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
{
|
2019-02-19 17:22:21 +08:00
|
|
|
gpa_t gpa_start;
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
hva_t uaddr_start, uaddr_end;
|
|
|
|
size_t size;
|
|
|
|
|
2020-05-07 20:35:45 +08:00
|
|
|
/* The memslot and the VMA are guaranteed to be aligned to PAGE_SIZE */
|
|
|
|
if (map_size == PAGE_SIZE)
|
|
|
|
return true;
|
|
|
|
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
size = memslot->npages * PAGE_SIZE;
|
|
|
|
|
|
|
|
gpa_start = memslot->base_gfn << PAGE_SHIFT;
|
|
|
|
|
|
|
|
uaddr_start = memslot->userspace_addr;
|
|
|
|
uaddr_end = uaddr_start + size;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Pages belonging to memslots that don't have the same alignment
|
2019-03-12 17:52:51 +08:00
|
|
|
* within a PMD/PUD for userspace and IPA cannot be mapped with stage-2
|
|
|
|
* PMD/PUD entries, because we'll end up mapping the wrong pages.
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
*
|
|
|
|
* Consider a layout like the following:
|
|
|
|
*
|
|
|
|
* memslot->userspace_addr:
|
|
|
|
* +-----+--------------------+--------------------+---+
|
2019-03-12 17:52:51 +08:00
|
|
|
* |abcde|fgh Stage-1 block | Stage-1 block tv|xyz|
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
* +-----+--------------------+--------------------+---+
|
|
|
|
*
|
2020-05-07 20:35:45 +08:00
|
|
|
* memslot->base_gfn << PAGE_SHIFT:
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
* +---+--------------------+--------------------+-----+
|
2019-03-12 17:52:51 +08:00
|
|
|
* |abc|def Stage-2 block | Stage-2 block |tvxyz|
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
* +---+--------------------+--------------------+-----+
|
|
|
|
*
|
2019-03-12 17:52:51 +08:00
|
|
|
* If we create those stage-2 blocks, we'll end up with this incorrect
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
* mapping:
|
|
|
|
* d -> f
|
|
|
|
* e -> g
|
|
|
|
* f -> h
|
|
|
|
*/
|
2019-03-12 17:52:51 +08:00
|
|
|
if ((gpa_start & (map_size - 1)) != (uaddr_start & (map_size - 1)))
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
return false;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Next, let's make sure we're not trying to map anything not covered
|
2019-03-12 17:52:51 +08:00
|
|
|
* by the memslot. This means we have to prohibit block size mappings
|
|
|
|
* for the beginning and end of a non-block aligned and non-block sized
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
* memory slot (illustrated by the head and tail parts of the
|
|
|
|
* userspace view above containing pages 'abcde' and 'xyz',
|
|
|
|
* respectively).
|
|
|
|
*
|
|
|
|
* Note that it doesn't matter if we do the check using the
|
|
|
|
* userspace_addr or the base_gfn, as both are equally aligned (per
|
|
|
|
* the check above) and equally sized.
|
|
|
|
*/
|
2019-03-12 17:52:51 +08:00
|
|
|
return (hva & ~(map_size - 1)) >= uaddr_start &&
|
|
|
|
(hva & ~(map_size - 1)) + map_size <= uaddr_end;
|
KVM: arm/arm64: Fix unintended stage 2 PMD mappings
There are two things we need to take care of when we create block
mappings in the stage 2 page tables:
(1) The alignment within a PMD between the host address range and the
guest IPA range must be the same, since otherwise we end up mapping
pages with the wrong offset.
(2) The head and tail of a memory slot may not cover a full block
size, and we have to take care to not map those with block
descriptors, since we could expose memory to the guest that the host
did not intend to expose.
So far, we have been taking care of (1), but not (2), and our commentary
describing (1) was somewhat confusing.
This commit attempts to factor out the checks of both into a common
function, and if we don't pass the check, we won't attempt any PMD
mappings for neither hugetlbfs nor THP.
Note that we used to only check the alignment for THP, not for
hugetlbfs, but as far as I can tell the check needs to be applied to
both scenarios.
Cc: Ralph Palutke <ralph.palutke@fau.de>
Cc: Lukas Braun <koomi@moshbit.net>
Reported-by: Lukas Braun <koomi@moshbit.net>
Signed-off-by: Christoffer Dall <christoffer.dall@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2018-11-02 15:53:22 +08:00
|
|
|
}
|
|
|
|
|
2020-05-07 20:35:46 +08:00
|
|
|
/*
|
|
|
|
* Check if the given hva is backed by a transparent huge page (THP) and
|
|
|
|
* whether it can be mapped using block mapping in stage2. If so, adjust
|
|
|
|
* the stage2 PFN and IPA accordingly. Only PMD_SIZE THPs are currently
|
|
|
|
* supported. This will need to be updated to support other THP sizes.
|
|
|
|
*
|
|
|
|
* Returns the size of the mapping.
|
|
|
|
*/
|
|
|
|
static unsigned long
|
|
|
|
transparent_hugepage_adjust(struct kvm_memory_slot *memslot,
|
|
|
|
unsigned long hva, kvm_pfn_t *pfnp,
|
|
|
|
phys_addr_t *ipap)
|
|
|
|
{
|
|
|
|
kvm_pfn_t pfn = *pfnp;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Make sure the adjustment is done only for THP pages. Also make
|
|
|
|
* sure that the HVA and IPA are sufficiently aligned and that the
|
|
|
|
* block map is contained within the memslot.
|
|
|
|
*/
|
|
|
|
if (kvm_is_transparent_hugepage(pfn) &&
|
|
|
|
fault_supports_stage2_huge_mapping(memslot, hva, PMD_SIZE)) {
|
|
|
|
/*
|
|
|
|
* The address we faulted on is backed by a transparent huge
|
|
|
|
* page. However, because we map the compound huge page and
|
|
|
|
* not the individual tail page, we need to transfer the
|
|
|
|
* refcount to the head page. We have to be careful that the
|
|
|
|
* THP doesn't start to split while we are adjusting the
|
|
|
|
* refcounts.
|
|
|
|
*
|
|
|
|
* We are sure this doesn't happen, because mmu_notifier_retry
|
|
|
|
* was successful and we are holding the mmu_lock, so if this
|
|
|
|
* THP is trying to split, it will be blocked in the mmu
|
|
|
|
* notifier before touching any of the pages, specifically
|
|
|
|
* before being able to call __split_huge_page_refcount().
|
|
|
|
*
|
|
|
|
* We can therefore safely transfer the refcount from PG_tail
|
|
|
|
* to PG_head and switch the pfn from a tail page to the head
|
|
|
|
* page accordingly.
|
|
|
|
*/
|
|
|
|
*ipap &= PMD_MASK;
|
|
|
|
kvm_release_pfn_clean(pfn);
|
|
|
|
pfn &= ~(PTRS_PER_PMD - 1);
|
|
|
|
kvm_get_pfn(pfn);
|
|
|
|
*pfnp = pfn;
|
|
|
|
|
|
|
|
return PMD_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Use page mapping if we cannot use block mapping. */
|
|
|
|
return PAGE_SIZE;
|
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:12 +08:00
|
|
|
static int user_mem_abort(struct kvm_vcpu *vcpu, phys_addr_t fault_ipa,
|
2014-08-19 18:18:04 +08:00
|
|
|
struct kvm_memory_slot *memslot, unsigned long hva,
|
2013-01-21 07:28:12 +08:00
|
|
|
unsigned long fault_status)
|
|
|
|
{
|
|
|
|
int ret;
|
2018-12-12 01:10:35 +08:00
|
|
|
bool write_fault, writable, force_pte = false;
|
2020-09-11 21:25:25 +08:00
|
|
|
bool exec_fault;
|
|
|
|
bool device = false;
|
2013-01-21 07:28:12 +08:00
|
|
|
unsigned long mmu_seq;
|
2012-11-02 00:14:45 +08:00
|
|
|
struct kvm *kvm = vcpu->kvm;
|
2013-01-21 07:28:12 +08:00
|
|
|
struct kvm_mmu_memory_cache *memcache = &vcpu->arch.mmu_page_cache;
|
2012-11-02 00:14:45 +08:00
|
|
|
struct vm_area_struct *vma;
|
2019-12-17 20:38:09 +08:00
|
|
|
short vma_shift;
|
2020-09-11 21:25:25 +08:00
|
|
|
gfn_t gfn;
|
kvm: rename pfn_t to kvm_pfn_t
To date, we have implemented two I/O usage models for persistent memory,
PMEM (a persistent "ram disk") and DAX (mmap persistent memory into
userspace). This series adds a third, DAX-GUP, that allows DAX mappings
to be the target of direct-i/o. It allows userspace to coordinate
DMA/RDMA from/to persistent memory.
The implementation leverages the ZONE_DEVICE mm-zone that went into
4.3-rc1 (also discussed at kernel summit) to flag pages that are owned
and dynamically mapped by a device driver. The pmem driver, after
mapping a persistent memory range into the system memmap via
devm_memremap_pages(), arranges for DAX to distinguish pfn-only versus
page-backed pmem-pfns via flags in the new pfn_t type.
The DAX code, upon seeing a PFN_DEV+PFN_MAP flagged pfn, flags the
resulting pte(s) inserted into the process page tables with a new
_PAGE_DEVMAP flag. Later, when get_user_pages() is walking ptes it keys
off _PAGE_DEVMAP to pin the device hosting the page range active.
Finally, get_page() and put_page() are modified to take references
against the device driver established page mapping.
Finally, this need for "struct page" for persistent memory requires
memory capacity to store the memmap array. Given the memmap array for a
large pool of persistent may exhaust available DRAM introduce a
mechanism to allocate the memmap from persistent memory. The new
"struct vmem_altmap *" parameter to devm_memremap_pages() enables
arch_add_memory() to use reserved pmem capacity rather than the page
allocator.
This patch (of 18):
The core has developed a need for a "pfn_t" type [1]. Move the existing
pfn_t in KVM to kvm_pfn_t [2].
[1]: https://lists.01.org/pipermail/linux-nvdimm/2015-September/002199.html
[2]: https://lists.01.org/pipermail/linux-nvdimm/2015-September/002218.html
Signed-off-by: Dan Williams <dan.j.williams@intel.com>
Acked-by: Christoffer Dall <christoffer.dall@linaro.org>
Cc: Paolo Bonzini <pbonzini@redhat.com>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2016-01-16 08:56:11 +08:00
|
|
|
kvm_pfn_t pfn;
|
2015-01-16 07:58:58 +08:00
|
|
|
bool logging_active = memslot_is_logging(memslot);
|
2020-09-11 21:25:25 +08:00
|
|
|
unsigned long vma_pagesize;
|
|
|
|
enum kvm_pgtable_prot prot = KVM_PGTABLE_PROT_R;
|
|
|
|
struct kvm_pgtable *pgt;
|
2013-01-21 07:28:12 +08:00
|
|
|
|
2014-09-09 18:27:09 +08:00
|
|
|
write_fault = kvm_is_write_fault(vcpu);
|
2017-10-24 00:11:19 +08:00
|
|
|
exec_fault = kvm_vcpu_trap_is_iabt(vcpu);
|
|
|
|
VM_BUG_ON(write_fault && exec_fault);
|
|
|
|
|
|
|
|
if (fault_status == FSC_PERM && !write_fault && !exec_fault) {
|
2013-01-21 07:28:12 +08:00
|
|
|
kvm_err("Unexpected L2 read permission error\n");
|
|
|
|
return -EFAULT;
|
|
|
|
}
|
|
|
|
|
2012-11-02 00:14:45 +08:00
|
|
|
/* Let's check if we will get back a huge page backed by hugetlbfs */
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_lock(current->mm);
|
2012-11-02 00:14:45 +08:00
|
|
|
vma = find_vma_intersection(current->mm, hva, hva + 1);
|
2014-09-18 05:56:17 +08:00
|
|
|
if (unlikely(!vma)) {
|
|
|
|
kvm_err("Failed to find VMA for hva 0x%lx\n", hva);
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_unlock(current->mm);
|
2014-09-18 05:56:17 +08:00
|
|
|
return -EFAULT;
|
|
|
|
}
|
|
|
|
|
2019-12-17 20:38:09 +08:00
|
|
|
if (is_vm_hugetlb_page(vma))
|
|
|
|
vma_shift = huge_page_shift(hstate_vma(vma));
|
|
|
|
else
|
|
|
|
vma_shift = PAGE_SHIFT;
|
|
|
|
|
|
|
|
vma_pagesize = 1ULL << vma_shift;
|
2019-03-12 17:52:51 +08:00
|
|
|
if (logging_active ||
|
2019-12-12 00:56:48 +08:00
|
|
|
(vma->vm_flags & VM_PFNMAP) ||
|
2019-03-12 17:52:51 +08:00
|
|
|
!fault_supports_stage2_huge_mapping(memslot, hva, vma_pagesize)) {
|
|
|
|
force_pte = true;
|
|
|
|
vma_pagesize = PAGE_SIZE;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
if (vma_pagesize == PMD_SIZE || vma_pagesize == PUD_SIZE)
|
|
|
|
fault_ipa &= huge_page_mask(hstate_vma(vma));
|
|
|
|
|
|
|
|
gfn = fault_ipa >> PAGE_SHIFT;
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_unlock(current->mm);
|
2012-11-02 00:14:45 +08:00
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
/*
|
|
|
|
* Permission faults just need to update the existing leaf entry,
|
|
|
|
* and so normally don't require allocations from the memcache. The
|
|
|
|
* only exception to this is when dirty logging is enabled at runtime
|
|
|
|
* and a write fault needs to collapse a block entry into a table.
|
|
|
|
*/
|
|
|
|
if (fault_status != FSC_PERM || (logging_active && write_fault)) {
|
|
|
|
ret = kvm_mmu_topup_memory_cache(memcache,
|
|
|
|
kvm_mmu_cache_min_pages(kvm));
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
2013-01-21 07:28:12 +08:00
|
|
|
|
|
|
|
mmu_seq = vcpu->kvm->mmu_notifier_seq;
|
|
|
|
/*
|
|
|
|
* Ensure the read of mmu_notifier_seq happens before we call
|
|
|
|
* gfn_to_pfn_prot (which calls get_user_pages), so that we don't risk
|
|
|
|
* the page we just got a reference to gets unmapped before we have a
|
|
|
|
* chance to grab the mmu_lock, which ensure that if the page gets
|
|
|
|
* unmapped afterwards, the call to kvm_unmap_hva will take it away
|
|
|
|
* from us again properly. This smp_rmb() interacts with the smp_wmb()
|
|
|
|
* in kvm_mmu_notifier_invalidate_<page|range_end>.
|
|
|
|
*/
|
|
|
|
smp_rmb();
|
|
|
|
|
2012-11-02 00:14:45 +08:00
|
|
|
pfn = gfn_to_pfn_prot(kvm, gfn, write_fault, &writable);
|
2017-06-21 00:11:48 +08:00
|
|
|
if (pfn == KVM_PFN_ERR_HWPOISON) {
|
2019-12-17 20:38:09 +08:00
|
|
|
kvm_send_hwpoison_signal(hva, vma_shift);
|
2017-06-21 00:11:48 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2016-08-17 16:46:10 +08:00
|
|
|
if (is_error_noslot_pfn(pfn))
|
2013-01-21 07:28:12 +08:00
|
|
|
return -EFAULT;
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
if (kvm_is_device_pfn(pfn)) {
|
2020-09-11 21:25:25 +08:00
|
|
|
device = true;
|
|
|
|
} else if (logging_active && !write_fault) {
|
2015-01-16 07:58:58 +08:00
|
|
|
/*
|
|
|
|
* Only actually map the page as writable if this was a write
|
|
|
|
* fault.
|
|
|
|
*/
|
2020-09-11 21:25:25 +08:00
|
|
|
writable = false;
|
2015-01-16 07:58:58 +08:00
|
|
|
}
|
2014-06-26 08:45:51 +08:00
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
if (exec_fault && device)
|
2019-12-12 00:56:48 +08:00
|
|
|
return -ENOEXEC;
|
|
|
|
|
2012-11-02 00:14:45 +08:00
|
|
|
spin_lock(&kvm->mmu_lock);
|
2020-09-11 21:25:25 +08:00
|
|
|
pgt = vcpu->arch.hw_mmu->pgt;
|
2012-11-02 00:14:45 +08:00
|
|
|
if (mmu_notifier_retry(kvm, mmu_seq))
|
2013-01-21 07:28:12 +08:00
|
|
|
goto out_unlock;
|
2015-01-16 07:58:58 +08:00
|
|
|
|
2020-05-07 20:35:46 +08:00
|
|
|
/*
|
|
|
|
* If we are not forced to use page mapping, check if we are
|
|
|
|
* backed by a THP and thus use block mapping if possible.
|
|
|
|
*/
|
|
|
|
if (vma_pagesize == PAGE_SIZE && !force_pte)
|
|
|
|
vma_pagesize = transparent_hugepage_adjust(memslot, hva,
|
|
|
|
&pfn, &fault_ipa);
|
2020-09-11 21:25:25 +08:00
|
|
|
if (writable) {
|
|
|
|
prot |= KVM_PGTABLE_PROT_W;
|
2018-12-12 01:10:34 +08:00
|
|
|
kvm_set_pfn_dirty(pfn);
|
2020-09-11 21:25:25 +08:00
|
|
|
mark_page_dirty(kvm, gfn);
|
|
|
|
}
|
2012-11-02 00:14:45 +08:00
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
if (fault_status != FSC_PERM && !device)
|
2018-12-12 01:10:34 +08:00
|
|
|
clean_dcache_guest_page(pfn, vma_pagesize);
|
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
if (exec_fault) {
|
|
|
|
prot |= KVM_PGTABLE_PROT_X;
|
2018-12-12 01:10:34 +08:00
|
|
|
invalidate_icache_guest_page(pfn, vma_pagesize);
|
2020-09-11 21:25:25 +08:00
|
|
|
}
|
2018-12-12 01:10:34 +08:00
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
if (device)
|
|
|
|
prot |= KVM_PGTABLE_PROT_DEVICE;
|
|
|
|
else if (cpus_have_const_cap(ARM64_HAS_CACHE_DIC))
|
|
|
|
prot |= KVM_PGTABLE_PROT_X;
|
2017-10-24 00:11:15 +08:00
|
|
|
|
2020-09-11 21:25:25 +08:00
|
|
|
if (fault_status == FSC_PERM && !(logging_active && writable)) {
|
|
|
|
ret = kvm_pgtable_stage2_relax_perms(pgt, fault_ipa, prot);
|
2012-11-02 00:14:45 +08:00
|
|
|
} else {
|
2020-09-11 21:25:25 +08:00
|
|
|
ret = kvm_pgtable_stage2_map(pgt, fault_ipa, vma_pagesize,
|
|
|
|
__pfn_to_phys(pfn), prot,
|
|
|
|
memcache);
|
2013-01-21 07:28:12 +08:00
|
|
|
}
|
2012-11-02 00:14:45 +08:00
|
|
|
|
2013-01-21 07:28:12 +08:00
|
|
|
out_unlock:
|
2012-11-02 00:14:45 +08:00
|
|
|
spin_unlock(&kvm->mmu_lock);
|
2015-03-13 02:16:51 +08:00
|
|
|
kvm_set_pfn_accessed(pfn);
|
2013-01-21 07:28:12 +08:00
|
|
|
kvm_release_pfn_clean(pfn);
|
2012-11-02 00:14:45 +08:00
|
|
|
return ret;
|
2013-01-21 07:28:12 +08:00
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:19 +08:00
|
|
|
/* Resolve the access fault by making the page young again. */
|
2015-03-13 02:16:52 +08:00
|
|
|
static void handle_access_fault(struct kvm_vcpu *vcpu, phys_addr_t fault_ipa)
|
|
|
|
{
|
2020-09-11 21:25:19 +08:00
|
|
|
pte_t pte;
|
|
|
|
kvm_pte_t kpte;
|
|
|
|
struct kvm_s2_mmu *mmu;
|
2015-03-13 02:16:52 +08:00
|
|
|
|
|
|
|
trace_kvm_access_fault(fault_ipa);
|
|
|
|
|
|
|
|
spin_lock(&vcpu->kvm->mmu_lock);
|
2020-09-11 21:25:19 +08:00
|
|
|
mmu = vcpu->arch.hw_mmu;
|
|
|
|
kpte = kvm_pgtable_stage2_mkyoung(mmu->pgt, fault_ipa);
|
2015-03-13 02:16:52 +08:00
|
|
|
spin_unlock(&vcpu->kvm->mmu_lock);
|
2020-09-11 21:25:19 +08:00
|
|
|
|
|
|
|
pte = __pte(kpte);
|
|
|
|
if (pte_valid(pte))
|
|
|
|
kvm_set_pfn_accessed(pte_pfn(pte));
|
2015-03-13 02:16:52 +08:00
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:12 +08:00
|
|
|
/**
|
|
|
|
* kvm_handle_guest_abort - handles all 2nd stage aborts
|
|
|
|
* @vcpu: the VCPU pointer
|
|
|
|
*
|
|
|
|
* Any abort that gets to the host is almost guaranteed to be caused by a
|
|
|
|
* missing second stage translation table entry, which can mean that either the
|
|
|
|
* guest simply needs more memory and we must allocate an appropriate page or it
|
|
|
|
* can mean that the guest tried to access I/O memory, which is emulated by user
|
|
|
|
* space. The distinction is based on the IPA causing the fault and whether this
|
|
|
|
* memory region has been registered as standard RAM by user space.
|
|
|
|
*/
|
2020-06-23 21:14:15 +08:00
|
|
|
int kvm_handle_guest_abort(struct kvm_vcpu *vcpu)
|
2013-01-21 07:28:06 +08:00
|
|
|
{
|
2013-01-21 07:28:12 +08:00
|
|
|
unsigned long fault_status;
|
|
|
|
phys_addr_t fault_ipa;
|
|
|
|
struct kvm_memory_slot *memslot;
|
2014-08-19 18:18:04 +08:00
|
|
|
unsigned long hva;
|
|
|
|
bool is_iabt, write_fault, writable;
|
2013-01-21 07:28:12 +08:00
|
|
|
gfn_t gfn;
|
|
|
|
int ret, idx;
|
|
|
|
|
2017-06-22 02:17:14 +08:00
|
|
|
fault_status = kvm_vcpu_trap_get_fault_type(vcpu);
|
|
|
|
|
|
|
|
fault_ipa = kvm_vcpu_get_fault_ipa(vcpu);
|
2017-07-18 20:37:41 +08:00
|
|
|
is_iabt = kvm_vcpu_trap_is_iabt(vcpu);
|
2017-06-22 02:17:14 +08:00
|
|
|
|
2017-07-18 20:37:41 +08:00
|
|
|
/* Synchronous External Abort? */
|
2020-07-29 18:28:18 +08:00
|
|
|
if (kvm_vcpu_abt_issea(vcpu)) {
|
2017-07-18 20:37:41 +08:00
|
|
|
/*
|
|
|
|
* For RAS the host kernel may handle this abort.
|
|
|
|
* There is no need to pass the error into the guest.
|
|
|
|
*/
|
2020-07-29 18:28:19 +08:00
|
|
|
if (kvm_handle_guest_sea(fault_ipa, kvm_vcpu_get_esr(vcpu)))
|
2017-07-18 20:37:41 +08:00
|
|
|
kvm_inject_vabt(vcpu);
|
2020-07-29 18:28:19 +08:00
|
|
|
|
|
|
|
return 1;
|
2016-09-06 21:02:15 +08:00
|
|
|
}
|
|
|
|
|
2020-06-30 09:57:05 +08:00
|
|
|
trace_kvm_guest_fault(*vcpu_pc(vcpu), kvm_vcpu_get_esr(vcpu),
|
2012-09-18 02:27:09 +08:00
|
|
|
kvm_vcpu_get_hfar(vcpu), fault_ipa);
|
2013-01-21 07:28:12 +08:00
|
|
|
|
|
|
|
/* Check the stage-2 fault is trans. fault or write fault */
|
2015-03-13 02:16:51 +08:00
|
|
|
if (fault_status != FSC_FAULT && fault_status != FSC_PERM &&
|
|
|
|
fault_status != FSC_ACCESS) {
|
2014-09-26 18:29:34 +08:00
|
|
|
kvm_err("Unsupported FSC: EC=%#x xFSC=%#lx ESR_EL2=%#lx\n",
|
|
|
|
kvm_vcpu_trap_get_class(vcpu),
|
|
|
|
(unsigned long)kvm_vcpu_trap_get_fault(vcpu),
|
2020-06-30 09:57:05 +08:00
|
|
|
(unsigned long)kvm_vcpu_get_esr(vcpu));
|
2013-01-21 07:28:12 +08:00
|
|
|
return -EFAULT;
|
|
|
|
}
|
|
|
|
|
|
|
|
idx = srcu_read_lock(&vcpu->kvm->srcu);
|
|
|
|
|
|
|
|
gfn = fault_ipa >> PAGE_SHIFT;
|
2014-08-19 18:18:04 +08:00
|
|
|
memslot = gfn_to_memslot(vcpu->kvm, gfn);
|
|
|
|
hva = gfn_to_hva_memslot_prot(memslot, gfn, &writable);
|
2014-09-09 18:27:09 +08:00
|
|
|
write_fault = kvm_is_write_fault(vcpu);
|
2014-08-19 18:18:04 +08:00
|
|
|
if (kvm_is_error_hva(hva) || (write_fault && !writable)) {
|
2020-07-29 18:28:21 +08:00
|
|
|
/*
|
|
|
|
* The guest has put either its instructions or its page-tables
|
|
|
|
* somewhere it shouldn't have. Userspace won't be able to do
|
|
|
|
* anything about this (there's no syndrome for a start), so
|
|
|
|
* re-inject the abort back into the guest.
|
|
|
|
*/
|
2013-01-21 07:28:12 +08:00
|
|
|
if (is_iabt) {
|
2019-12-12 00:56:48 +08:00
|
|
|
ret = -ENOEXEC;
|
|
|
|
goto out;
|
2013-01-21 07:28:12 +08:00
|
|
|
}
|
|
|
|
|
2020-07-29 18:28:21 +08:00
|
|
|
if (kvm_vcpu_dabt_iss1tw(vcpu)) {
|
|
|
|
kvm_inject_dabt(vcpu, kvm_vcpu_get_hfar(vcpu));
|
|
|
|
ret = 1;
|
|
|
|
goto out_unlock;
|
|
|
|
}
|
|
|
|
|
2016-01-29 23:01:28 +08:00
|
|
|
/*
|
|
|
|
* Check for a cache maintenance operation. Since we
|
|
|
|
* ended-up here, we know it is outside of any memory
|
|
|
|
* slot. But we can't find out if that is for a device,
|
|
|
|
* or if the guest is just being stupid. The only thing
|
|
|
|
* we know for sure is that this range cannot be cached.
|
|
|
|
*
|
|
|
|
* So let's assume that the guest is just being
|
|
|
|
* cautious, and skip the instruction.
|
|
|
|
*/
|
2020-07-29 18:28:20 +08:00
|
|
|
if (kvm_is_error_hva(hva) && kvm_vcpu_dabt_is_cm(vcpu)) {
|
2016-01-29 23:01:28 +08:00
|
|
|
kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
|
|
|
|
ret = 1;
|
|
|
|
goto out_unlock;
|
|
|
|
}
|
|
|
|
|
2012-12-12 22:42:09 +08:00
|
|
|
/*
|
|
|
|
* The IPA is reported as [MAX:12], so we need to
|
|
|
|
* complement it with the bottom 12 bits from the
|
|
|
|
* faulting VA. This is always 12 bits, irrespective
|
|
|
|
* of the page size.
|
|
|
|
*/
|
|
|
|
fault_ipa |= kvm_vcpu_get_hfar(vcpu) & ((1 << 12) - 1);
|
2020-06-23 21:14:15 +08:00
|
|
|
ret = io_mem_abort(vcpu, fault_ipa);
|
2013-01-21 07:28:12 +08:00
|
|
|
goto out_unlock;
|
|
|
|
}
|
|
|
|
|
2014-10-10 18:14:29 +08:00
|
|
|
/* Userspace should not be able to register out-of-bounds IPAs */
|
2018-09-27 00:32:44 +08:00
|
|
|
VM_BUG_ON(fault_ipa >= kvm_phys_size(vcpu->kvm));
|
2014-10-10 18:14:29 +08:00
|
|
|
|
2015-03-13 02:16:52 +08:00
|
|
|
if (fault_status == FSC_ACCESS) {
|
|
|
|
handle_access_fault(vcpu, fault_ipa);
|
|
|
|
ret = 1;
|
|
|
|
goto out_unlock;
|
|
|
|
}
|
|
|
|
|
2014-08-19 18:18:04 +08:00
|
|
|
ret = user_mem_abort(vcpu, fault_ipa, memslot, hva, fault_status);
|
2013-01-21 07:28:12 +08:00
|
|
|
if (ret == 0)
|
|
|
|
ret = 1;
|
2019-12-12 00:56:48 +08:00
|
|
|
out:
|
|
|
|
if (ret == -ENOEXEC) {
|
|
|
|
kvm_inject_pabt(vcpu, kvm_vcpu_get_hfar(vcpu));
|
|
|
|
ret = 1;
|
|
|
|
}
|
2013-01-21 07:28:12 +08:00
|
|
|
out_unlock:
|
|
|
|
srcu_read_unlock(&vcpu->kvm->srcu, idx);
|
|
|
|
return ret;
|
2013-01-21 07:28:06 +08:00
|
|
|
}
|
|
|
|
|
2015-03-13 02:16:50 +08:00
|
|
|
static int handle_hva_to_gpa(struct kvm *kvm,
|
|
|
|
unsigned long start,
|
|
|
|
unsigned long end,
|
|
|
|
int (*handler)(struct kvm *kvm,
|
2017-03-21 02:26:42 +08:00
|
|
|
gpa_t gpa, u64 size,
|
|
|
|
void *data),
|
2015-03-13 02:16:50 +08:00
|
|
|
void *data)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
|
|
|
struct kvm_memslots *slots;
|
|
|
|
struct kvm_memory_slot *memslot;
|
2015-03-13 02:16:50 +08:00
|
|
|
int ret = 0;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
|
|
|
slots = kvm_memslots(kvm);
|
|
|
|
|
|
|
|
/* we only care about the pages that the guest sees */
|
|
|
|
kvm_for_each_memslot(memslot, slots) {
|
|
|
|
unsigned long hva_start, hva_end;
|
2017-03-21 02:26:42 +08:00
|
|
|
gfn_t gpa;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
|
|
|
hva_start = max(start, memslot->userspace_addr);
|
|
|
|
hva_end = min(end, memslot->userspace_addr +
|
|
|
|
(memslot->npages << PAGE_SHIFT));
|
|
|
|
if (hva_start >= hva_end)
|
|
|
|
continue;
|
|
|
|
|
2017-03-21 02:26:42 +08:00
|
|
|
gpa = hva_to_gfn_memslot(hva_start, memslot) << PAGE_SHIFT;
|
|
|
|
ret |= handler(kvm, gpa, (u64)(hva_end - hva_start), data);
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
2015-03-13 02:16:50 +08:00
|
|
|
|
|
|
|
return ret;
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2017-03-21 02:26:42 +08:00
|
|
|
static int kvm_unmap_hva_handler(struct kvm *kvm, gpa_t gpa, u64 size, void *data)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2020-08-11 18:27:25 +08:00
|
|
|
unsigned flags = *(unsigned *)data;
|
|
|
|
bool may_block = flags & MMU_NOTIFIER_RANGE_BLOCKABLE;
|
|
|
|
|
|
|
|
__unmap_stage2_range(&kvm->arch.mmu, gpa, size, may_block);
|
2015-03-13 02:16:50 +08:00
|
|
|
return 0;
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_unmap_hva_range(struct kvm *kvm,
|
2020-08-11 18:27:24 +08:00
|
|
|
unsigned long start, unsigned long end, unsigned flags)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
if (!kvm->arch.mmu.pgd)
|
2013-01-21 07:28:07 +08:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
trace_kvm_unmap_hva_range(start, end);
|
2020-08-11 18:27:25 +08:00
|
|
|
handle_hva_to_gpa(kvm, start, end, &kvm_unmap_hva_handler, &flags);
|
2013-01-21 07:28:07 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-03-21 02:26:42 +08:00
|
|
|
static int kvm_set_spte_handler(struct kvm *kvm, gpa_t gpa, u64 size, void *data)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
2020-09-11 21:25:16 +08:00
|
|
|
kvm_pfn_t *pfn = (kvm_pfn_t *)data;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2017-03-21 02:26:42 +08:00
|
|
|
WARN_ON(size != PAGE_SIZE);
|
2020-09-11 21:25:16 +08:00
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
/*
|
2020-09-11 21:25:16 +08:00
|
|
|
* The MMU notifiers will have unmapped a huge PMD before calling
|
|
|
|
* ->change_pte() (which in turn calls kvm_set_spte_hva()) and
|
|
|
|
* therefore we never need to clear out a huge PMD through this
|
|
|
|
* calling path and a memcache is not required.
|
2015-01-16 07:58:58 +08:00
|
|
|
*/
|
2020-09-11 21:25:16 +08:00
|
|
|
kvm_pgtable_stage2_map(kvm->arch.mmu.pgt, gpa, PAGE_SIZE,
|
|
|
|
__pfn_to_phys(*pfn), KVM_PGTABLE_PROT_R, NULL);
|
2015-03-13 02:16:50 +08:00
|
|
|
return 0;
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2018-12-06 21:21:10 +08:00
|
|
|
int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
|
2013-01-21 07:28:07 +08:00
|
|
|
{
|
|
|
|
unsigned long end = hva + PAGE_SIZE;
|
2018-08-23 16:58:27 +08:00
|
|
|
kvm_pfn_t pfn = pte_pfn(pte);
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2020-09-11 21:25:16 +08:00
|
|
|
if (!kvm->arch.mmu.pgt)
|
2018-12-06 21:21:10 +08:00
|
|
|
return 0;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
|
|
|
trace_kvm_set_spte_hva(hva);
|
2018-08-23 16:58:27 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We've moved a page around, probably through CoW, so let's treat it
|
|
|
|
* just like a translation fault and clean the cache to the PoC.
|
|
|
|
*/
|
|
|
|
clean_dcache_guest_page(pfn, PAGE_SIZE);
|
2020-09-11 21:25:16 +08:00
|
|
|
handle_hva_to_gpa(kvm, hva, end, &kvm_set_spte_handler, &pfn);
|
2018-12-06 21:21:10 +08:00
|
|
|
return 0;
|
2013-01-21 07:28:07 +08:00
|
|
|
}
|
|
|
|
|
2017-03-21 02:26:42 +08:00
|
|
|
static int kvm_age_hva_handler(struct kvm *kvm, gpa_t gpa, u64 size, void *data)
|
2015-03-13 02:16:51 +08:00
|
|
|
{
|
2020-09-11 21:25:19 +08:00
|
|
|
pte_t pte;
|
|
|
|
kvm_pte_t kpte;
|
2015-03-13 02:16:51 +08:00
|
|
|
|
2018-12-12 01:10:40 +08:00
|
|
|
WARN_ON(size != PAGE_SIZE && size != PMD_SIZE && size != PUD_SIZE);
|
2020-09-11 21:25:19 +08:00
|
|
|
kpte = kvm_pgtable_stage2_mkold(kvm->arch.mmu.pgt, gpa);
|
|
|
|
pte = __pte(kpte);
|
|
|
|
return pte_valid(pte) && pte_young(pte);
|
2015-03-13 02:16:51 +08:00
|
|
|
}
|
|
|
|
|
2017-03-21 02:26:42 +08:00
|
|
|
static int kvm_test_age_hva_handler(struct kvm *kvm, gpa_t gpa, u64 size, void *data)
|
2015-03-13 02:16:51 +08:00
|
|
|
{
|
2018-12-12 01:10:40 +08:00
|
|
|
WARN_ON(size != PAGE_SIZE && size != PMD_SIZE && size != PUD_SIZE);
|
2020-09-11 21:25:19 +08:00
|
|
|
return kvm_pgtable_stage2_is_young(kvm->arch.mmu.pgt, gpa);
|
2015-03-13 02:16:51 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
if (!kvm->arch.mmu.pgd)
|
2017-07-05 16:57:00 +08:00
|
|
|
return 0;
|
2015-03-13 02:16:51 +08:00
|
|
|
trace_kvm_age_hva(start, end);
|
|
|
|
return handle_hva_to_gpa(kvm, start, end, kvm_age_hva_handler, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
if (!kvm->arch.mmu.pgd)
|
2017-07-05 16:57:00 +08:00
|
|
|
return 0;
|
2015-03-13 02:16:51 +08:00
|
|
|
trace_kvm_test_age_hva(hva);
|
2020-01-21 13:56:59 +08:00
|
|
|
return handle_hva_to_gpa(kvm, hva, hva + PAGE_SIZE,
|
|
|
|
kvm_test_age_hva_handler, NULL);
|
2015-03-13 02:16:51 +08:00
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:06 +08:00
|
|
|
phys_addr_t kvm_mmu_get_httbr(void)
|
|
|
|
{
|
2020-09-11 21:25:12 +08:00
|
|
|
return __pa(hyp_pgtable->pgd);
|
2013-01-21 07:28:06 +08:00
|
|
|
}
|
|
|
|
|
ARM: KVM: switch to a dual-step HYP init code
Our HYP init code suffers from two major design issues:
- it cannot support CPU hotplug, as we tear down the idmap very early
- it cannot perform a TLB invalidation when switching from init to
runtime mappings, as pages are manipulated from PL1 exclusively
The hotplug problem mandates that we keep two sets of page tables
(boot and runtime). The TLB problem mandates that we're able to
transition from one PGD to another while in HYP, invalidating the TLBs
in the process.
To be able to do this, we need to share a page between the two page
tables. A page that will have the same VA in both configurations. All we
need is a VA that has the following properties:
- This VA can't be used to represent a kernel mapping.
- This VA will not conflict with the physical address of the kernel text
The vectors page seems to satisfy this requirement:
- The kernel never maps anything else there
- The kernel text being copied at the beginning of the physical memory,
it is unlikely to use the last 64kB (I doubt we'll ever support KVM
on a system with something like 4MB of RAM, but patches are very
welcome).
Let's call this VA the trampoline VA.
Now, we map our init page at 3 locations:
- idmap in the boot pgd
- trampoline VA in the boot pgd
- trampoline VA in the runtime pgd
The init scenario is now the following:
- We jump in HYP with four parameters: boot HYP pgd, runtime HYP pgd,
runtime stack, runtime vectors
- Enable the MMU with the boot pgd
- Jump to a target into the trampoline page (remember, this is the same
physical page!)
- Now switch to the runtime pgd (same VA, and still the same physical
page!)
- Invalidate TLBs
- Set stack and vectors
- Profit! (or eret, if you only care about the code).
Note that we keep the boot mapping permanently (it is not strictly an
idmap anymore) to allow for CPU hotplug in later patches.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <cdall@cs.columbia.edu>
2013-04-13 02:12:06 +08:00
|
|
|
phys_addr_t kvm_get_idmap_vector(void)
|
|
|
|
{
|
|
|
|
return hyp_idmap_vector;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
static int kvm_map_idmap_text(void)
|
2016-07-01 01:40:43 +08:00
|
|
|
{
|
2020-09-11 21:25:12 +08:00
|
|
|
unsigned long size = hyp_idmap_end - hyp_idmap_start;
|
|
|
|
int err = __create_hyp_mappings(hyp_idmap_start, size, hyp_idmap_start,
|
|
|
|
PAGE_HYP_EXEC);
|
2016-07-01 01:40:43 +08:00
|
|
|
if (err)
|
|
|
|
kvm_err("Failed to idmap %lx-%lx\n",
|
|
|
|
hyp_idmap_start, hyp_idmap_end);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2013-01-21 07:28:06 +08:00
|
|
|
int kvm_mmu_init(void)
|
|
|
|
{
|
2013-04-13 02:12:03 +08:00
|
|
|
int err;
|
2020-09-11 21:25:12 +08:00
|
|
|
u32 hyp_va_bits;
|
2013-04-13 02:12:03 +08:00
|
|
|
|
2020-05-19 18:40:36 +08:00
|
|
|
hyp_idmap_start = __pa_symbol(__hyp_idmap_text_start);
|
2018-03-12 22:25:10 +08:00
|
|
|
hyp_idmap_start = ALIGN_DOWN(hyp_idmap_start, PAGE_SIZE);
|
2020-05-19 18:40:36 +08:00
|
|
|
hyp_idmap_end = __pa_symbol(__hyp_idmap_text_end);
|
2018-03-12 22:25:10 +08:00
|
|
|
hyp_idmap_end = ALIGN(hyp_idmap_end, PAGE_SIZE);
|
2020-05-19 18:40:36 +08:00
|
|
|
hyp_idmap_vector = __pa_symbol(__kvm_hyp_init);
|
ARM: KVM: switch to a dual-step HYP init code
Our HYP init code suffers from two major design issues:
- it cannot support CPU hotplug, as we tear down the idmap very early
- it cannot perform a TLB invalidation when switching from init to
runtime mappings, as pages are manipulated from PL1 exclusively
The hotplug problem mandates that we keep two sets of page tables
(boot and runtime). The TLB problem mandates that we're able to
transition from one PGD to another while in HYP, invalidating the TLBs
in the process.
To be able to do this, we need to share a page between the two page
tables. A page that will have the same VA in both configurations. All we
need is a VA that has the following properties:
- This VA can't be used to represent a kernel mapping.
- This VA will not conflict with the physical address of the kernel text
The vectors page seems to satisfy this requirement:
- The kernel never maps anything else there
- The kernel text being copied at the beginning of the physical memory,
it is unlikely to use the last 64kB (I doubt we'll ever support KVM
on a system with something like 4MB of RAM, but patches are very
welcome).
Let's call this VA the trampoline VA.
Now, we map our init page at 3 locations:
- idmap in the boot pgd
- trampoline VA in the boot pgd
- trampoline VA in the runtime pgd
The init scenario is now the following:
- We jump in HYP with four parameters: boot HYP pgd, runtime HYP pgd,
runtime stack, runtime vectors
- Enable the MMU with the boot pgd
- Jump to a target into the trampoline page (remember, this is the same
physical page!)
- Now switch to the runtime pgd (same VA, and still the same physical
page!)
- Invalidate TLBs
- Set stack and vectors
- Profit! (or eret, if you only care about the code).
Note that we keep the boot mapping permanently (it is not strictly an
idmap anymore) to allow for CPU hotplug in later patches.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <cdall@cs.columbia.edu>
2013-04-13 02:12:06 +08:00
|
|
|
|
ARM, arm64: kvm: get rid of the bounce page
The HYP init bounce page is a runtime construct that ensures that the
HYP init code does not cross a page boundary. However, this is something
we can do perfectly well at build time, by aligning the code appropriately.
For arm64, we just align to 4 KB, and enforce that the code size is less
than 4 KB, regardless of the chosen page size.
For ARM, the whole code is less than 256 bytes, so we tweak the linker
script to align at a power of 2 upper bound of the code size
Note that this also fixes a benign off-by-one error in the original bounce
page code, where a bounce page would be allocated unnecessarily if the code
was exactly 1 page in size.
On ARM, it also fixes an issue with very large kernels reported by Arnd
Bergmann, where stub sections with linker emitted veneers could erroneously
trigger the size/alignment ASSERT() in the linker script.
Tested-by: Marc Zyngier <marc.zyngier@arm.com>
Reviewed-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
Signed-off-by: Will Deacon <will.deacon@arm.com>
2015-03-20 00:42:26 +08:00
|
|
|
/*
|
|
|
|
* We rely on the linker script to ensure at build time that the HYP
|
|
|
|
* init code does not cross a page boundary.
|
|
|
|
*/
|
|
|
|
BUG_ON((hyp_idmap_start ^ (hyp_idmap_end - 1)) & PAGE_MASK);
|
ARM: KVM: switch to a dual-step HYP init code
Our HYP init code suffers from two major design issues:
- it cannot support CPU hotplug, as we tear down the idmap very early
- it cannot perform a TLB invalidation when switching from init to
runtime mappings, as pages are manipulated from PL1 exclusively
The hotplug problem mandates that we keep two sets of page tables
(boot and runtime). The TLB problem mandates that we're able to
transition from one PGD to another while in HYP, invalidating the TLBs
in the process.
To be able to do this, we need to share a page between the two page
tables. A page that will have the same VA in both configurations. All we
need is a VA that has the following properties:
- This VA can't be used to represent a kernel mapping.
- This VA will not conflict with the physical address of the kernel text
The vectors page seems to satisfy this requirement:
- The kernel never maps anything else there
- The kernel text being copied at the beginning of the physical memory,
it is unlikely to use the last 64kB (I doubt we'll ever support KVM
on a system with something like 4MB of RAM, but patches are very
welcome).
Let's call this VA the trampoline VA.
Now, we map our init page at 3 locations:
- idmap in the boot pgd
- trampoline VA in the boot pgd
- trampoline VA in the runtime pgd
The init scenario is now the following:
- We jump in HYP with four parameters: boot HYP pgd, runtime HYP pgd,
runtime stack, runtime vectors
- Enable the MMU with the boot pgd
- Jump to a target into the trampoline page (remember, this is the same
physical page!)
- Now switch to the runtime pgd (same VA, and still the same physical
page!)
- Invalidate TLBs
- Set stack and vectors
- Profit! (or eret, if you only care about the code).
Note that we keep the boot mapping permanently (it is not strictly an
idmap anymore) to allow for CPU hotplug in later patches.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <cdall@cs.columbia.edu>
2013-04-13 02:12:06 +08:00
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
hyp_va_bits = 64 - ((idmap_t0sz & TCR_T0SZ_MASK) >> TCR_T0SZ_OFFSET);
|
|
|
|
kvm_debug("Using %u-bit virtual addresses at EL2\n", hyp_va_bits);
|
2017-12-04 04:04:51 +08:00
|
|
|
kvm_debug("IDMAP page: %lx\n", hyp_idmap_start);
|
|
|
|
kvm_debug("HYP VA range: %lx:%lx\n",
|
|
|
|
kern_hyp_va(PAGE_OFFSET),
|
|
|
|
kern_hyp_va((unsigned long)high_memory - 1));
|
2016-07-01 01:40:50 +08:00
|
|
|
|
2016-07-01 01:40:51 +08:00
|
|
|
if (hyp_idmap_start >= kern_hyp_va(PAGE_OFFSET) &&
|
arm64: KVM: Introduce EL2 VA randomisation
The main idea behind randomising the EL2 VA is that we usually have
a few spare bits between the most significant bit of the VA mask
and the most significant bit of the linear mapping.
Those bits could be a bunch of zeroes, and could be useful
to move things around a bit. Of course, the more memory you have,
the less randomisation you get...
Alternatively, these bits could be the result of KASLR, in which
case they are already random. But it would be nice to have a
*different* randomization, just to make the job of a potential
attacker a bit more difficult.
Inserting these random bits is a bit involved. We don't have a spare
register (short of rewriting all the kern_hyp_va call sites), and
the immediate we want to insert is too random to be used with the
ORR instruction. The best option I could come up with is the following
sequence:
and x0, x0, #va_mask
ror x0, x0, #first_random_bit
add x0, x0, #(random & 0xfff)
add x0, x0, #(random >> 12), lsl #12
ror x0, x0, #(63 - first_random_bit)
making it a fairly long sequence, but one that a decent CPU should
be able to execute without breaking a sweat. It is of course NOPed
out on VHE. The last 4 instructions can also be turned into NOPs
if it appears that there is no free bits to use.
Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Reviewed-by: James Morse <james.morse@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2017-12-04 02:22:49 +08:00
|
|
|
hyp_idmap_start < kern_hyp_va((unsigned long)high_memory - 1) &&
|
2016-08-22 16:01:17 +08:00
|
|
|
hyp_idmap_start != (unsigned long)__hyp_idmap_text_start) {
|
2016-07-01 01:40:50 +08:00
|
|
|
/*
|
|
|
|
* The idmap page is intersecting with the VA space,
|
|
|
|
* it is not safe to continue further.
|
|
|
|
*/
|
|
|
|
kvm_err("IDMAP intersecting with HYP VA, unable to continue\n");
|
|
|
|
err = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
hyp_pgtable = kzalloc(sizeof(*hyp_pgtable), GFP_KERNEL);
|
|
|
|
if (!hyp_pgtable) {
|
|
|
|
kvm_err("Hyp mode page-table not allocated\n");
|
2013-04-13 02:12:03 +08:00
|
|
|
err = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
err = kvm_pgtable_hyp_init(hyp_pgtable, hyp_va_bits);
|
|
|
|
if (err)
|
|
|
|
goto out_free_pgtable;
|
2013-01-21 07:28:07 +08:00
|
|
|
|
2020-09-11 21:25:12 +08:00
|
|
|
err = kvm_map_idmap_text();
|
|
|
|
if (err)
|
|
|
|
goto out_destroy_pgtable;
|
ARM: KVM: switch to a dual-step HYP init code
Our HYP init code suffers from two major design issues:
- it cannot support CPU hotplug, as we tear down the idmap very early
- it cannot perform a TLB invalidation when switching from init to
runtime mappings, as pages are manipulated from PL1 exclusively
The hotplug problem mandates that we keep two sets of page tables
(boot and runtime). The TLB problem mandates that we're able to
transition from one PGD to another while in HYP, invalidating the TLBs
in the process.
To be able to do this, we need to share a page between the two page
tables. A page that will have the same VA in both configurations. All we
need is a VA that has the following properties:
- This VA can't be used to represent a kernel mapping.
- This VA will not conflict with the physical address of the kernel text
The vectors page seems to satisfy this requirement:
- The kernel never maps anything else there
- The kernel text being copied at the beginning of the physical memory,
it is unlikely to use the last 64kB (I doubt we'll ever support KVM
on a system with something like 4MB of RAM, but patches are very
welcome).
Let's call this VA the trampoline VA.
Now, we map our init page at 3 locations:
- idmap in the boot pgd
- trampoline VA in the boot pgd
- trampoline VA in the runtime pgd
The init scenario is now the following:
- We jump in HYP with four parameters: boot HYP pgd, runtime HYP pgd,
runtime stack, runtime vectors
- Enable the MMU with the boot pgd
- Jump to a target into the trampoline page (remember, this is the same
physical page!)
- Now switch to the runtime pgd (same VA, and still the same physical
page!)
- Invalidate TLBs
- Set stack and vectors
- Profit! (or eret, if you only care about the code).
Note that we keep the boot mapping permanently (it is not strictly an
idmap anymore) to allow for CPU hotplug in later patches.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <cdall@cs.columbia.edu>
2013-04-13 02:12:06 +08:00
|
|
|
|
2017-12-05 01:04:38 +08:00
|
|
|
io_map_base = hyp_idmap_start;
|
2013-01-21 07:28:07 +08:00
|
|
|
return 0;
|
2020-09-11 21:25:12 +08:00
|
|
|
|
|
|
|
out_destroy_pgtable:
|
|
|
|
kvm_pgtable_hyp_destroy(hyp_pgtable);
|
|
|
|
out_free_pgtable:
|
|
|
|
kfree(hyp_pgtable);
|
|
|
|
hyp_pgtable = NULL;
|
2013-04-13 02:12:03 +08:00
|
|
|
out:
|
|
|
|
return err;
|
2013-01-21 07:28:06 +08:00
|
|
|
}
|
2014-06-06 17:10:23 +08:00
|
|
|
|
|
|
|
void kvm_arch_commit_memory_region(struct kvm *kvm,
|
2015-05-18 19:59:39 +08:00
|
|
|
const struct kvm_userspace_memory_region *mem,
|
2020-02-19 05:07:24 +08:00
|
|
|
struct kvm_memory_slot *old,
|
2015-05-18 19:20:23 +08:00
|
|
|
const struct kvm_memory_slot *new,
|
2014-06-06 17:10:23 +08:00
|
|
|
enum kvm_mr_change change)
|
|
|
|
{
|
2015-01-16 07:58:56 +08:00
|
|
|
/*
|
|
|
|
* At this point memslot has been committed and there is an
|
2020-04-01 22:03:10 +08:00
|
|
|
* allocated dirty_bitmap[], dirty pages will be tracked while the
|
2015-01-16 07:58:56 +08:00
|
|
|
* memory slot is write protected.
|
|
|
|
*/
|
2020-04-13 20:20:23 +08:00
|
|
|
if (change != KVM_MR_DELETE && mem->flags & KVM_MEM_LOG_DIRTY_PAGES) {
|
|
|
|
/*
|
|
|
|
* If we're with initial-all-set, we don't need to write
|
|
|
|
* protect any pages because they're all reported as dirty.
|
|
|
|
* Huge pages and normal pages will be write protect gradually.
|
|
|
|
*/
|
|
|
|
if (!kvm_dirty_log_manual_protect_and_init_set(kvm)) {
|
|
|
|
kvm_mmu_wp_memory_region(kvm, mem->slot);
|
|
|
|
}
|
|
|
|
}
|
2014-06-06 17:10:23 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int kvm_arch_prepare_memory_region(struct kvm *kvm,
|
|
|
|
struct kvm_memory_slot *memslot,
|
2015-05-18 19:59:39 +08:00
|
|
|
const struct kvm_userspace_memory_region *mem,
|
2014-06-06 17:10:23 +08:00
|
|
|
enum kvm_mr_change change)
|
|
|
|
{
|
2014-10-10 23:00:32 +08:00
|
|
|
hva_t hva = mem->userspace_addr;
|
|
|
|
hva_t reg_end = hva + mem->memory_size;
|
|
|
|
bool writable = !(mem->flags & KVM_MEM_READONLY);
|
|
|
|
int ret = 0;
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
if (change != KVM_MR_CREATE && change != KVM_MR_MOVE &&
|
|
|
|
change != KVM_MR_FLAGS_ONLY)
|
2014-10-10 23:00:32 +08:00
|
|
|
return 0;
|
|
|
|
|
2014-10-10 18:14:29 +08:00
|
|
|
/*
|
|
|
|
* Prevent userspace from creating a memory region outside of the IPA
|
|
|
|
* space addressable by the KVM guest IPA space.
|
|
|
|
*/
|
|
|
|
if (memslot->base_gfn + memslot->npages >=
|
2018-09-27 00:32:44 +08:00
|
|
|
(kvm_phys_size(kvm) >> PAGE_SHIFT))
|
2014-10-10 18:14:29 +08:00
|
|
|
return -EFAULT;
|
|
|
|
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_lock(current->mm);
|
2014-10-10 23:00:32 +08:00
|
|
|
/*
|
|
|
|
* A memory region could potentially cover multiple VMAs, and any holes
|
|
|
|
* between them, so iterate over all of them to find out if we can map
|
|
|
|
* any of them right now.
|
|
|
|
*
|
|
|
|
* +--------------------------------------------+
|
|
|
|
* +---------------+----------------+ +----------------+
|
|
|
|
* | : VMA 1 | VMA 2 | | VMA 3 : |
|
|
|
|
* +---------------+----------------+ +----------------+
|
|
|
|
* | memory region |
|
|
|
|
* +--------------------------------------------+
|
|
|
|
*/
|
|
|
|
do {
|
|
|
|
struct vm_area_struct *vma = find_vma(current->mm, hva);
|
|
|
|
hva_t vm_start, vm_end;
|
|
|
|
|
|
|
|
if (!vma || vma->vm_start >= reg_end)
|
|
|
|
break;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Take the intersection of this VMA with the memory region
|
|
|
|
*/
|
|
|
|
vm_start = max(hva, vma->vm_start);
|
|
|
|
vm_end = min(reg_end, vma->vm_end);
|
|
|
|
|
|
|
|
if (vma->vm_flags & VM_PFNMAP) {
|
|
|
|
gpa_t gpa = mem->guest_phys_addr +
|
|
|
|
(vm_start - mem->userspace_addr);
|
2015-09-16 18:04:55 +08:00
|
|
|
phys_addr_t pa;
|
|
|
|
|
|
|
|
pa = (phys_addr_t)vma->vm_pgoff << PAGE_SHIFT;
|
|
|
|
pa += vm_start - vma->vm_start;
|
2014-10-10 23:00:32 +08:00
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
/* IO region dirty page logging not allowed */
|
2017-03-17 02:20:50 +08:00
|
|
|
if (memslot->flags & KVM_MEM_LOG_DIRTY_PAGES) {
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
2015-01-16 07:58:58 +08:00
|
|
|
|
2014-10-10 23:00:32 +08:00
|
|
|
ret = kvm_phys_addr_ioremap(kvm, gpa, pa,
|
|
|
|
vm_end - vm_start,
|
|
|
|
writable);
|
|
|
|
if (ret)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
hva = vm_end;
|
|
|
|
} while (hva < reg_end);
|
|
|
|
|
2015-01-16 07:58:58 +08:00
|
|
|
if (change == KVM_MR_FLAGS_ONLY)
|
2017-03-17 02:20:50 +08:00
|
|
|
goto out;
|
2015-01-16 07:58:58 +08:00
|
|
|
|
2014-11-17 22:58:53 +08:00
|
|
|
spin_lock(&kvm->mmu_lock);
|
|
|
|
if (ret)
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_range(&kvm->arch.mmu, mem->guest_phys_addr, mem->memory_size);
|
2014-11-17 22:58:53 +08:00
|
|
|
else
|
|
|
|
stage2_flush_memslot(kvm, memslot);
|
|
|
|
spin_unlock(&kvm->mmu_lock);
|
2017-03-17 02:20:50 +08:00
|
|
|
out:
|
2020-06-09 12:33:29 +08:00
|
|
|
mmap_read_unlock(current->mm);
|
2014-10-10 23:00:32 +08:00
|
|
|
return ret;
|
2014-06-06 17:10:23 +08:00
|
|
|
}
|
|
|
|
|
2020-02-19 05:07:27 +08:00
|
|
|
void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
|
2014-06-06 17:10:23 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2019-02-06 04:54:17 +08:00
|
|
|
void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
|
2014-06-06 17:10:23 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
void kvm_arch_flush_shadow_all(struct kvm *kvm)
|
|
|
|
{
|
2019-01-05 04:09:05 +08:00
|
|
|
kvm_free_stage2_pgd(&kvm->arch.mmu);
|
2014-06-06 17:10:23 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
|
|
|
|
struct kvm_memory_slot *slot)
|
|
|
|
{
|
2014-10-10 23:00:32 +08:00
|
|
|
gpa_t gpa = slot->base_gfn << PAGE_SHIFT;
|
|
|
|
phys_addr_t size = slot->npages << PAGE_SHIFT;
|
|
|
|
|
|
|
|
spin_lock(&kvm->mmu_lock);
|
2019-01-05 04:09:05 +08:00
|
|
|
unmap_stage2_range(&kvm->arch.mmu, gpa, size);
|
2014-10-10 23:00:32 +08:00
|
|
|
spin_unlock(&kvm->mmu_lock);
|
2014-06-06 17:10:23 +08:00
|
|
|
}
|
2014-12-20 00:05:31 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* See note at ARMv7 ARM B1.14.4 (TL;DR: S/W ops are not easily virtualized).
|
|
|
|
*
|
|
|
|
* Main problems:
|
|
|
|
* - S/W ops are local to a CPU (not broadcast)
|
|
|
|
* - We have line migration behind our back (speculation)
|
|
|
|
* - System caches don't support S/W at all (damn!)
|
|
|
|
*
|
|
|
|
* In the face of the above, the best we can do is to try and convert
|
|
|
|
* S/W ops to VA ops. Because the guest is not allowed to infer the
|
|
|
|
* S/W to PA mapping, it can only use S/W to nuke the whole cache,
|
|
|
|
* which is a rather good thing for us.
|
|
|
|
*
|
|
|
|
* Also, it is only used when turning caches on/off ("The expected
|
|
|
|
* usage of the cache maintenance instructions that operate by set/way
|
|
|
|
* is associated with the cache maintenance instructions associated
|
|
|
|
* with the powerdown and powerup of caches, if this is required by
|
|
|
|
* the implementation.").
|
|
|
|
*
|
|
|
|
* We use the following policy:
|
|
|
|
*
|
|
|
|
* - If we trap a S/W operation, we enable VM trapping to detect
|
|
|
|
* caches being turned on/off, and do a full clean.
|
|
|
|
*
|
|
|
|
* - We flush the caches on both caches being turned on and off.
|
|
|
|
*
|
|
|
|
* - Once the caches are enabled, we stop trapping VM ops.
|
|
|
|
*/
|
|
|
|
void kvm_set_way_flush(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2017-08-03 18:09:05 +08:00
|
|
|
unsigned long hcr = *vcpu_hcr(vcpu);
|
2014-12-20 00:05:31 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If this is the first time we do a S/W operation
|
|
|
|
* (i.e. HCR_TVM not set) flush the whole memory, and set the
|
|
|
|
* VM trapping.
|
|
|
|
*
|
|
|
|
* Otherwise, rely on the VM trapping to wait for the MMU +
|
|
|
|
* Caches to be turned off. At that point, we'll be able to
|
|
|
|
* clean the caches again.
|
|
|
|
*/
|
|
|
|
if (!(hcr & HCR_TVM)) {
|
|
|
|
trace_kvm_set_way_flush(*vcpu_pc(vcpu),
|
|
|
|
vcpu_has_cache_enabled(vcpu));
|
|
|
|
stage2_flush_vm(vcpu->kvm);
|
2017-08-03 18:09:05 +08:00
|
|
|
*vcpu_hcr(vcpu) = hcr | HCR_TVM;
|
2014-12-20 00:05:31 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void kvm_toggle_cache(struct kvm_vcpu *vcpu, bool was_enabled)
|
|
|
|
{
|
|
|
|
bool now_enabled = vcpu_has_cache_enabled(vcpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If switching the MMU+caches on, need to invalidate the caches.
|
|
|
|
* If switching it off, need to clean the caches.
|
|
|
|
* Clean + invalidate does the trick always.
|
|
|
|
*/
|
|
|
|
if (now_enabled != was_enabled)
|
|
|
|
stage2_flush_vm(vcpu->kvm);
|
|
|
|
|
|
|
|
/* Caches are now on, stop trapping VM ops (until a S/W op) */
|
|
|
|
if (now_enabled)
|
2017-08-03 18:09:05 +08:00
|
|
|
*vcpu_hcr(vcpu) &= ~HCR_TVM;
|
2014-12-20 00:05:31 +08:00
|
|
|
|
|
|
|
trace_kvm_toggle_cache(*vcpu_pc(vcpu), was_enabled, now_enabled);
|
|
|
|
}
|