2009-12-11 17:24:15 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2007 Ben Skeggs.
|
|
|
|
* All Rights Reserved.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining
|
|
|
|
* a copy of this software and associated documentation files (the
|
|
|
|
* "Software"), to deal in the Software without restriction, including
|
|
|
|
* without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
* distribute, sublicense, and/or sell copies of the Software, and to
|
|
|
|
* permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
* the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
* next paragraph) shall be included in all copies or substantial
|
|
|
|
* portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
|
|
|
|
* IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
|
|
|
|
* LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
|
|
|
|
* OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
|
|
|
|
* WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "drmP.h"
|
|
|
|
#include "drm.h"
|
|
|
|
#include "nouveau_drv.h"
|
2010-09-01 13:24:35 +08:00
|
|
|
#include "nouveau_ramht.h"
|
2009-12-11 17:24:15 +08:00
|
|
|
|
2010-09-01 13:24:35 +08:00
|
|
|
#define NV04_RAMFC(c) (dev_priv->ramfc->pinst + ((c) * NV04_RAMFC__SIZE))
|
2009-12-11 17:24:15 +08:00
|
|
|
#define NV04_RAMFC__SIZE 32
|
|
|
|
#define NV04_RAMFC_DMA_PUT 0x00
|
|
|
|
#define NV04_RAMFC_DMA_GET 0x04
|
|
|
|
#define NV04_RAMFC_DMA_INSTANCE 0x08
|
|
|
|
#define NV04_RAMFC_DMA_STATE 0x0C
|
|
|
|
#define NV04_RAMFC_DMA_FETCH 0x10
|
|
|
|
#define NV04_RAMFC_ENGINE 0x14
|
|
|
|
#define NV04_RAMFC_PULL1_ENGINE 0x18
|
|
|
|
|
2010-09-01 13:24:31 +08:00
|
|
|
#define RAMFC_WR(offset, val) nv_wo32(chan->ramfc, NV04_RAMFC_##offset, (val))
|
|
|
|
#define RAMFC_RD(offset) nv_ro32(chan->ramfc, NV04_RAMFC_##offset)
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
void
|
|
|
|
nv04_fifo_disable(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
uint32_t tmp;
|
|
|
|
|
|
|
|
tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_PUSH);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUSH, tmp & ~1);
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH0, 0);
|
|
|
|
tmp = nv_rd32(dev, NV03_PFIFO_CACHE1_PULL1);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_PULL0, tmp & ~1);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
nv04_fifo_enable(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH0, 1);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_PULL0, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool
|
|
|
|
nv04_fifo_reassign(struct drm_device *dev, bool enable)
|
|
|
|
{
|
|
|
|
uint32_t reassign = nv_rd32(dev, NV03_PFIFO_CACHES);
|
|
|
|
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHES, enable ? 1 : 0);
|
|
|
|
return (reassign == 1);
|
|
|
|
}
|
|
|
|
|
2009-12-14 03:07:42 +08:00
|
|
|
bool
|
|
|
|
nv04_fifo_cache_pull(struct drm_device *dev, bool enable)
|
|
|
|
{
|
2010-09-08 00:24:52 +08:00
|
|
|
int pull = nv_mask(dev, NV04_PFIFO_CACHE1_PULL0, 1, enable);
|
|
|
|
|
|
|
|
if (!enable) {
|
|
|
|
/* In some cases the PFIFO puller may be left in an
|
|
|
|
* inconsistent state if you try to stop it when it's
|
|
|
|
* busy translating handles. Sometimes you get a
|
|
|
|
* PFIFO_CACHE_ERROR, sometimes it just fails silently
|
|
|
|
* sending incorrect instance offsets to PGRAPH after
|
|
|
|
* it's started up again. To avoid the latter we
|
|
|
|
* invalidate the most recently calculated instance.
|
|
|
|
*/
|
|
|
|
if (!nv_wait(dev, NV04_PFIFO_CACHE1_PULL0,
|
|
|
|
NV04_PFIFO_CACHE1_PULL0_HASH_BUSY, 0))
|
|
|
|
NV_ERROR(dev, "Timeout idling the PFIFO puller.\n");
|
|
|
|
|
|
|
|
if (nv_rd32(dev, NV04_PFIFO_CACHE1_PULL0) &
|
|
|
|
NV04_PFIFO_CACHE1_PULL0_HASH_FAILED)
|
|
|
|
nv_wr32(dev, NV03_PFIFO_INTR_0,
|
|
|
|
NV_PFIFO_INTR_CACHE_ERROR);
|
2009-12-14 03:07:42 +08:00
|
|
|
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_HASH, 0);
|
|
|
|
}
|
|
|
|
|
2010-09-08 00:24:52 +08:00
|
|
|
return pull & 1;
|
2009-12-14 03:07:42 +08:00
|
|
|
}
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
int
|
|
|
|
nv04_fifo_channel_id(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
return nv_rd32(dev, NV03_PFIFO_CACHE1_PUSH1) &
|
|
|
|
NV03_PFIFO_CACHE1_PUSH1_CHID_MASK;
|
|
|
|
}
|
|
|
|
|
2010-07-04 00:36:39 +08:00
|
|
|
#ifdef __BIG_ENDIAN
|
|
|
|
#define DMA_FETCH_ENDIANNESS NV_PFIFO_CACHE1_BIG_ENDIAN
|
|
|
|
#else
|
|
|
|
#define DMA_FETCH_ENDIANNESS 0
|
|
|
|
#endif
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
int
|
|
|
|
nv04_fifo_create_context(struct nouveau_channel *chan)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = chan->dev;
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
2010-02-02 03:58:27 +08:00
|
|
|
unsigned long flags;
|
2009-12-11 17:24:15 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = nouveau_gpuobj_new_fake(dev, NV04_RAMFC(chan->id), ~0,
|
|
|
|
NV04_RAMFC__SIZE,
|
|
|
|
NVOBJ_FLAG_ZERO_ALLOC |
|
|
|
|
NVOBJ_FLAG_ZERO_FREE,
|
2010-09-01 13:24:31 +08:00
|
|
|
&chan->ramfc);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-02-02 03:58:27 +08:00
|
|
|
spin_lock_irqsave(&dev_priv->context_switch_lock, flags);
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
/* Setup initial state */
|
|
|
|
RAMFC_WR(DMA_PUT, chan->pushbuf_base);
|
|
|
|
RAMFC_WR(DMA_GET, chan->pushbuf_base);
|
2010-09-01 13:24:31 +08:00
|
|
|
RAMFC_WR(DMA_INSTANCE, chan->pushbuf->pinst >> 4);
|
2009-12-11 17:24:15 +08:00
|
|
|
RAMFC_WR(DMA_FETCH, (NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES |
|
|
|
|
NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES |
|
|
|
|
NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8 |
|
2010-07-04 00:36:39 +08:00
|
|
|
DMA_FETCH_ENDIANNESS));
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
/* enable the fifo dma operation */
|
|
|
|
nv_wr32(dev, NV04_PFIFO_MODE,
|
|
|
|
nv_rd32(dev, NV04_PFIFO_MODE) | (1 << chan->id));
|
2010-02-02 03:58:27 +08:00
|
|
|
|
|
|
|
spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags);
|
2009-12-11 17:24:15 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
nv04_fifo_destroy_context(struct nouveau_channel *chan)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = chan->dev;
|
|
|
|
|
|
|
|
nv_wr32(dev, NV04_PFIFO_MODE,
|
|
|
|
nv_rd32(dev, NV04_PFIFO_MODE) & ~(1 << chan->id));
|
|
|
|
|
2010-09-01 13:24:31 +08:00
|
|
|
nouveau_gpuobj_ref(NULL, &chan->ramfc);
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv04_fifo_do_load_context(struct drm_device *dev, int chid)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
uint32_t fc = NV04_RAMFC(chid), tmp;
|
|
|
|
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUT, nv_ri32(dev, fc + 0));
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_GET, nv_ri32(dev, fc + 4));
|
|
|
|
tmp = nv_ri32(dev, fc + 8);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE, tmp & 0xFFFF);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT, tmp >> 16);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_STATE, nv_ri32(dev, fc + 12));
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_FETCH, nv_ri32(dev, fc + 16));
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_ENGINE, nv_ri32(dev, fc + 20));
|
|
|
|
nv_wr32(dev, NV04_PFIFO_CACHE1_PULL1, nv_ri32(dev, fc + 24));
|
|
|
|
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHE1_GET, 0);
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHE1_PUT, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
nv04_fifo_load_context(struct nouveau_channel *chan)
|
|
|
|
{
|
|
|
|
uint32_t tmp;
|
|
|
|
|
|
|
|
nv_wr32(chan->dev, NV03_PFIFO_CACHE1_PUSH1,
|
|
|
|
NV03_PFIFO_CACHE1_PUSH1_DMA | chan->id);
|
|
|
|
nv04_fifo_do_load_context(chan->dev, chan->id);
|
|
|
|
nv_wr32(chan->dev, NV04_PFIFO_CACHE1_DMA_PUSH, 1);
|
|
|
|
|
|
|
|
/* Reset NV04_PFIFO_CACHE1_DMA_CTL_AT_INFO to INVALID */
|
|
|
|
tmp = nv_rd32(chan->dev, NV04_PFIFO_CACHE1_DMA_CTL) & ~(1 << 31);
|
|
|
|
nv_wr32(chan->dev, NV04_PFIFO_CACHE1_DMA_CTL, tmp);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
nv04_fifo_unload_context(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
|
|
|
|
struct nouveau_channel *chan = NULL;
|
|
|
|
uint32_t tmp;
|
|
|
|
int chid;
|
|
|
|
|
|
|
|
chid = pfifo->channel_id(dev);
|
|
|
|
if (chid < 0 || chid >= dev_priv->engine.fifo.channels)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
chan = dev_priv->fifos[chid];
|
|
|
|
if (!chan) {
|
|
|
|
NV_ERROR(dev, "Inactive channel on PFIFO: %d\n", chid);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
RAMFC_WR(DMA_PUT, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_PUT));
|
|
|
|
RAMFC_WR(DMA_GET, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_GET));
|
|
|
|
tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT) << 16;
|
|
|
|
tmp |= nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE);
|
|
|
|
RAMFC_WR(DMA_INSTANCE, tmp);
|
|
|
|
RAMFC_WR(DMA_STATE, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_STATE));
|
|
|
|
RAMFC_WR(DMA_FETCH, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_FETCH));
|
|
|
|
RAMFC_WR(ENGINE, nv_rd32(dev, NV04_PFIFO_CACHE1_ENGINE));
|
|
|
|
RAMFC_WR(PULL1_ENGINE, nv_rd32(dev, NV04_PFIFO_CACHE1_PULL1));
|
|
|
|
|
|
|
|
nv04_fifo_do_load_context(dev, pfifo->channels - 1);
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv04_fifo_init_reset(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
nv_wr32(dev, NV03_PMC_ENABLE,
|
|
|
|
nv_rd32(dev, NV03_PMC_ENABLE) & ~NV_PMC_ENABLE_PFIFO);
|
|
|
|
nv_wr32(dev, NV03_PMC_ENABLE,
|
|
|
|
nv_rd32(dev, NV03_PMC_ENABLE) | NV_PMC_ENABLE_PFIFO);
|
|
|
|
|
|
|
|
nv_wr32(dev, 0x003224, 0x000f0078);
|
|
|
|
nv_wr32(dev, 0x002044, 0x0101ffff);
|
|
|
|
nv_wr32(dev, 0x002040, 0x000000ff);
|
|
|
|
nv_wr32(dev, 0x002500, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003000, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003050, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003200, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003250, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003220, 0x00000000);
|
|
|
|
|
|
|
|
nv_wr32(dev, 0x003250, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003270, 0x00000000);
|
|
|
|
nv_wr32(dev, 0x003210, 0x00000000);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv04_fifo_init_ramxx(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
nv_wr32(dev, NV03_PFIFO_RAMHT, (0x03 << 24) /* search 128 */ |
|
2010-09-01 13:24:35 +08:00
|
|
|
((dev_priv->ramht->bits - 9) << 16) |
|
|
|
|
(dev_priv->ramht->gpuobj->pinst >> 8));
|
|
|
|
nv_wr32(dev, NV03_PFIFO_RAMRO, dev_priv->ramro->pinst >> 8);
|
|
|
|
nv_wr32(dev, NV03_PFIFO_RAMFC, dev_priv->ramfc->pinst >> 8);
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv04_fifo_init_intr(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
nv_wr32(dev, 0x002100, 0xffffffff);
|
|
|
|
nv_wr32(dev, 0x002140, 0xffffffff);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
nv04_fifo_init(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
nv04_fifo_init_reset(dev);
|
|
|
|
nv04_fifo_init_ramxx(dev);
|
|
|
|
|
|
|
|
nv04_fifo_do_load_context(dev, pfifo->channels - 1);
|
|
|
|
nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
|
|
|
|
|
|
|
|
nv04_fifo_init_intr(dev);
|
|
|
|
pfifo->enable(dev);
|
2010-07-11 23:19:15 +08:00
|
|
|
pfifo->reassign(dev, true);
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
|
|
|
|
if (dev_priv->fifos[i]) {
|
|
|
|
uint32_t mode = nv_rd32(dev, NV04_PFIFO_MODE);
|
|
|
|
nv_wr32(dev, NV04_PFIFO_MODE, mode | (1 << i));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|