2017-12-27 02:09:42 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2012-09-07 05:07:19 +08:00
|
|
|
/*
|
|
|
|
* Exynos specific definitions for Samsung pinctrl and gpiolib driver.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 Samsung Electronics Co., Ltd.
|
|
|
|
* http://www.samsung.com
|
|
|
|
* Copyright (c) 2012 Linaro Ltd
|
|
|
|
* http://www.linaro.org
|
|
|
|
*
|
|
|
|
* This file contains the Exynos specific definitions for the Samsung
|
|
|
|
* pinctrl/gpiolib interface drivers.
|
|
|
|
*
|
|
|
|
* Author: Thomas Abraham <thomas.ab@samsung.com>
|
|
|
|
*/
|
|
|
|
|
2017-05-17 04:06:48 +08:00
|
|
|
#ifndef __PINCTRL_SAMSUNG_EXYNOS_H
|
|
|
|
#define __PINCTRL_SAMSUNG_EXYNOS_H
|
|
|
|
|
2012-09-07 05:07:19 +08:00
|
|
|
/* External GPIO and wakeup interrupt related definitions */
|
|
|
|
#define EXYNOS_GPIO_ECON_OFFSET 0x700
|
2013-05-22 22:03:17 +08:00
|
|
|
#define EXYNOS_GPIO_EFLTCON_OFFSET 0x800
|
2012-09-07 05:07:19 +08:00
|
|
|
#define EXYNOS_GPIO_EMASK_OFFSET 0x900
|
|
|
|
#define EXYNOS_GPIO_EPEND_OFFSET 0xA00
|
|
|
|
#define EXYNOS_WKUP_ECON_OFFSET 0xE00
|
|
|
|
#define EXYNOS_WKUP_EMASK_OFFSET 0xF00
|
|
|
|
#define EXYNOS_WKUP_EPEND_OFFSET 0xF40
|
2014-10-09 21:54:31 +08:00
|
|
|
#define EXYNOS7_WKUP_ECON_OFFSET 0x700
|
|
|
|
#define EXYNOS7_WKUP_EMASK_OFFSET 0x900
|
|
|
|
#define EXYNOS7_WKUP_EPEND_OFFSET 0xA00
|
2012-09-07 05:07:19 +08:00
|
|
|
#define EXYNOS_SVC_OFFSET 0xB08
|
|
|
|
|
|
|
|
/* helpers to access interrupt service register */
|
|
|
|
#define EXYNOS_SVC_GROUP_SHIFT 3
|
|
|
|
#define EXYNOS_SVC_GROUP_MASK 0x1f
|
|
|
|
#define EXYNOS_SVC_NUM_MASK 7
|
|
|
|
#define EXYNOS_SVC_GROUP(x) ((x >> EXYNOS_SVC_GROUP_SHIFT) & \
|
|
|
|
EXYNOS_SVC_GROUP_MASK)
|
|
|
|
|
|
|
|
/* Exynos specific external interrupt trigger types */
|
|
|
|
#define EXYNOS_EINT_LEVEL_LOW 0
|
|
|
|
#define EXYNOS_EINT_LEVEL_HIGH 1
|
|
|
|
#define EXYNOS_EINT_EDGE_FALLING 2
|
|
|
|
#define EXYNOS_EINT_EDGE_RISING 3
|
|
|
|
#define EXYNOS_EINT_EDGE_BOTH 4
|
|
|
|
#define EXYNOS_EINT_CON_MASK 0xF
|
|
|
|
#define EXYNOS_EINT_CON_LEN 4
|
|
|
|
|
|
|
|
#define EXYNOS_EINT_MAX_PER_BANK 8
|
|
|
|
#define EXYNOS_EINT_NR_WKUP_EINT
|
|
|
|
|
2012-10-11 16:11:09 +08:00
|
|
|
#define EXYNOS_PIN_BANK_EINTN(pins, reg, id) \
|
2012-09-07 05:07:19 +08:00
|
|
|
{ \
|
2013-03-19 05:31:52 +08:00
|
|
|
.type = &bank_type_off, \
|
2012-09-07 05:07:19 +08:00
|
|
|
.pctl_offset = reg, \
|
2012-10-11 16:11:09 +08:00
|
|
|
.nr_pins = pins, \
|
2012-09-07 05:07:19 +08:00
|
|
|
.eint_type = EINT_TYPE_NONE, \
|
|
|
|
.name = id \
|
|
|
|
}
|
|
|
|
|
2012-10-11 16:11:15 +08:00
|
|
|
#define EXYNOS_PIN_BANK_EINTG(pins, reg, id, offs) \
|
2012-09-07 05:07:19 +08:00
|
|
|
{ \
|
2013-03-19 05:31:52 +08:00
|
|
|
.type = &bank_type_off, \
|
2012-09-07 05:07:19 +08:00
|
|
|
.pctl_offset = reg, \
|
2012-10-11 16:11:09 +08:00
|
|
|
.nr_pins = pins, \
|
2012-09-07 05:07:19 +08:00
|
|
|
.eint_type = EINT_TYPE_GPIO, \
|
2012-10-11 16:11:15 +08:00
|
|
|
.eint_offset = offs, \
|
2012-09-07 05:07:19 +08:00
|
|
|
.name = id \
|
|
|
|
}
|
|
|
|
|
2012-10-11 16:11:18 +08:00
|
|
|
#define EXYNOS_PIN_BANK_EINTW(pins, reg, id, offs) \
|
|
|
|
{ \
|
2013-03-19 05:31:52 +08:00
|
|
|
.type = &bank_type_alive, \
|
2012-10-11 16:11:18 +08:00
|
|
|
.pctl_offset = reg, \
|
|
|
|
.nr_pins = pins, \
|
|
|
|
.eint_type = EINT_TYPE_WKUP, \
|
|
|
|
.eint_offset = offs, \
|
|
|
|
.name = id \
|
|
|
|
}
|
|
|
|
|
2016-12-30 12:14:18 +08:00
|
|
|
#define EXYNOS5433_PIN_BANK_EINTG(pins, reg, id, offs) \
|
|
|
|
{ \
|
|
|
|
.type = &exynos5433_bank_type_off, \
|
|
|
|
.pctl_offset = reg, \
|
|
|
|
.nr_pins = pins, \
|
|
|
|
.eint_type = EINT_TYPE_GPIO, \
|
|
|
|
.eint_offset = offs, \
|
|
|
|
.name = id \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define EXYNOS5433_PIN_BANK_EINTW(pins, reg, id, offs) \
|
|
|
|
{ \
|
|
|
|
.type = &exynos5433_bank_type_alive, \
|
|
|
|
.pctl_offset = reg, \
|
|
|
|
.nr_pins = pins, \
|
|
|
|
.eint_type = EINT_TYPE_WKUP, \
|
|
|
|
.eint_offset = offs, \
|
|
|
|
.name = id \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define EXYNOS5433_PIN_BANK_EINTW_EXT(pins, reg, id, offs, pctl_idx) \
|
|
|
|
{ \
|
|
|
|
.type = &exynos5433_bank_type_alive, \
|
|
|
|
.pctl_offset = reg, \
|
|
|
|
.nr_pins = pins, \
|
|
|
|
.eint_type = EINT_TYPE_WKUP, \
|
|
|
|
.eint_offset = offs, \
|
|
|
|
.name = id, \
|
|
|
|
.pctl_res_idx = pctl_idx, \
|
|
|
|
} \
|
|
|
|
|
2012-09-07 05:07:19 +08:00
|
|
|
/**
|
|
|
|
* struct exynos_weint_data: irq specific data for all the wakeup interrupts
|
|
|
|
* generated by the external wakeup interrupt controller.
|
|
|
|
* @irq: interrupt number within the domain.
|
2012-10-11 16:11:18 +08:00
|
|
|
* @bank: bank responsible for this interrupt
|
2012-09-07 05:07:19 +08:00
|
|
|
*/
|
|
|
|
struct exynos_weint_data {
|
2012-10-11 16:11:18 +08:00
|
|
|
unsigned int irq;
|
|
|
|
struct samsung_pin_bank *bank;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct exynos_muxed_weint_data: irq specific data for muxed wakeup interrupts
|
|
|
|
* generated by the external wakeup interrupt controller.
|
|
|
|
* @nr_banks: count of banks being part of the mux
|
|
|
|
* @banks: array of banks being part of the mux
|
|
|
|
*/
|
|
|
|
struct exynos_muxed_weint_data {
|
|
|
|
unsigned int nr_banks;
|
|
|
|
struct samsung_pin_bank *banks[];
|
2012-09-07 05:07:19 +08:00
|
|
|
};
|
2017-05-17 04:06:48 +08:00
|
|
|
|
2017-05-17 02:56:27 +08:00
|
|
|
int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d);
|
|
|
|
int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d);
|
|
|
|
void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata);
|
|
|
|
void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata);
|
|
|
|
struct samsung_retention_ctrl *
|
|
|
|
exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
|
|
|
|
const struct samsung_retention_data *data);
|
|
|
|
|
2017-05-17 04:06:48 +08:00
|
|
|
#endif /* __PINCTRL_SAMSUNG_EXYNOS_H */
|