2021-02-17 12:09:50 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
/* Copyright(c) 2020 Intel Corporation. All rights reserved. */
|
|
|
|
#ifndef __CXL_PCI_H__
|
|
|
|
#define __CXL_PCI_H__
|
|
|
|
|
|
|
|
#define CXL_MEMORY_PROGIF 0x10
|
|
|
|
|
|
|
|
/*
|
|
|
|
* See section 8.1 Configuration Space Registers in the CXL 2.0
|
|
|
|
* Specification
|
|
|
|
*/
|
2021-02-17 12:09:51 +08:00
|
|
|
#define PCI_DVSEC_HEADER1_LENGTH_MASK GENMASK(31, 20)
|
2021-02-17 12:09:50 +08:00
|
|
|
#define PCI_DVSEC_VENDOR_ID_CXL 0x1E98
|
|
|
|
#define PCI_DVSEC_ID_CXL 0x0
|
|
|
|
|
2021-06-18 08:30:09 +08:00
|
|
|
#define PCI_DVSEC_ID_CXL_REGLOC_DVSEC_ID 0x8
|
2021-02-17 12:09:51 +08:00
|
|
|
#define PCI_DVSEC_ID_CXL_REGLOC_BLOCK1_OFFSET 0xC
|
|
|
|
|
|
|
|
/* BAR Indicator Register (BIR) */
|
|
|
|
#define CXL_REGLOC_BIR_MASK GENMASK(2, 0)
|
|
|
|
|
|
|
|
/* Register Block Identifier (RBI) */
|
2021-10-10 00:44:02 +08:00
|
|
|
enum cxl_regloc_type {
|
|
|
|
CXL_REGLOC_RBI_EMPTY = 0,
|
|
|
|
CXL_REGLOC_RBI_COMPONENT,
|
|
|
|
CXL_REGLOC_RBI_VIRT,
|
|
|
|
CXL_REGLOC_RBI_MEMDEV,
|
|
|
|
CXL_REGLOC_RBI_TYPES
|
|
|
|
};
|
2021-02-17 12:09:51 +08:00
|
|
|
|
2021-10-10 00:44:02 +08:00
|
|
|
#define CXL_REGLOC_RBI_MASK GENMASK(15, 8)
|
2021-02-17 12:09:51 +08:00
|
|
|
#define CXL_REGLOC_ADDR_MASK GENMASK(31, 16)
|
2021-02-17 12:09:50 +08:00
|
|
|
|
|
|
|
#endif /* __CXL_PCI_H__ */
|