2005-07-11 18:41:53 +08:00
|
|
|
/*
|
|
|
|
* linux/drivers/mtd/onenand/onenand_base.c
|
|
|
|
*
|
2007-01-18 10:10:57 +08:00
|
|
|
* Copyright (C) 2005-2007 Samsung Electronics
|
2005-07-11 18:41:53 +08:00
|
|
|
* Kyungmin Park <kyungmin.park@samsung.com>
|
|
|
|
*
|
2007-02-15 08:47:29 +08:00
|
|
|
* Credits:
|
|
|
|
* Adrian Hunter <ext-adrian.hunter@nokia.com>:
|
|
|
|
* auto-placement support, read-while load support, various fixes
|
|
|
|
* Copyright (C) Nokia Corporation, 2007
|
|
|
|
*
|
2005-07-11 18:41:53 +08:00
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
2005-11-09 13:34:28 +08:00
|
|
|
#include <linux/sched.h>
|
2006-11-16 10:23:48 +08:00
|
|
|
#include <linux/interrupt.h>
|
2005-11-09 13:34:28 +08:00
|
|
|
#include <linux/jiffies.h>
|
2005-07-11 18:41:53 +08:00
|
|
|
#include <linux/mtd/mtd.h>
|
|
|
|
#include <linux/mtd/onenand.h>
|
|
|
|
#include <linux/mtd/partitions.h>
|
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_oob_64 - oob info for large (2KB) page
|
|
|
|
*/
|
2006-05-28 04:16:10 +08:00
|
|
|
static struct nand_ecclayout onenand_oob_64 = {
|
2005-07-11 18:41:53 +08:00
|
|
|
.eccbytes = 20,
|
|
|
|
.eccpos = {
|
|
|
|
8, 9, 10, 11, 12,
|
|
|
|
24, 25, 26, 27, 28,
|
|
|
|
40, 41, 42, 43, 44,
|
|
|
|
56, 57, 58, 59, 60,
|
|
|
|
},
|
|
|
|
.oobfree = {
|
|
|
|
{2, 3}, {14, 2}, {18, 3}, {30, 2},
|
2006-05-12 22:02:35 +08:00
|
|
|
{34, 3}, {46, 2}, {50, 3}, {62, 2}
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_oob_32 - oob info for middle (1KB) page
|
|
|
|
*/
|
2006-05-28 04:16:10 +08:00
|
|
|
static struct nand_ecclayout onenand_oob_32 = {
|
2005-07-11 18:41:53 +08:00
|
|
|
.eccbytes = 10,
|
|
|
|
.eccpos = {
|
|
|
|
8, 9, 10, 11, 12,
|
|
|
|
24, 25, 26, 27, 28,
|
|
|
|
},
|
|
|
|
.oobfree = { {2, 3}, {14, 2}, {18, 3}, {30, 2} }
|
|
|
|
};
|
|
|
|
|
|
|
|
static const unsigned char ffchars[] = {
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 16 */
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 32 */
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 48 */
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
|
|
|
|
0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* 64 */
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_readw - [OneNAND Interface] Read OneNAND register
|
|
|
|
* @param addr address to read
|
|
|
|
*
|
|
|
|
* Read OneNAND register
|
|
|
|
*/
|
|
|
|
static unsigned short onenand_readw(void __iomem *addr)
|
|
|
|
{
|
|
|
|
return readw(addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_writew - [OneNAND Interface] Write OneNAND register with value
|
|
|
|
* @param value value to write
|
|
|
|
* @param addr address to write
|
|
|
|
*
|
|
|
|
* Write OneNAND register with value
|
|
|
|
*/
|
|
|
|
static void onenand_writew(unsigned short value, void __iomem *addr)
|
|
|
|
{
|
|
|
|
writew(value, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_block_address - [DEFAULT] Get block address
|
2005-09-29 11:53:16 +08:00
|
|
|
* @param this onenand chip data structure
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param block the block
|
|
|
|
* @return translated block address if DDP, otherwise same
|
|
|
|
*
|
|
|
|
* Setup Start Address 1 Register (F100h)
|
|
|
|
*/
|
2005-09-29 11:53:16 +08:00
|
|
|
static int onenand_block_address(struct onenand_chip *this, int block)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
2007-01-15 16:09:14 +08:00
|
|
|
/* Device Flash Core select, NAND Flash Block Address */
|
|
|
|
if (block & this->density_mask)
|
|
|
|
return ONENAND_DDP_CHIP1 | (block ^ this->density_mask);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
return block;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_bufferram_address - [DEFAULT] Get bufferram address
|
2005-09-29 11:53:16 +08:00
|
|
|
* @param this onenand chip data structure
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param block the block
|
|
|
|
* @return set DBS value if DDP, otherwise 0
|
|
|
|
*
|
|
|
|
* Setup Start Address 2 Register (F101h) for DDP
|
|
|
|
*/
|
2005-09-29 11:53:16 +08:00
|
|
|
static int onenand_bufferram_address(struct onenand_chip *this, int block)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
2007-01-15 16:09:14 +08:00
|
|
|
/* Device BufferRAM Select */
|
|
|
|
if (block & this->density_mask)
|
|
|
|
return ONENAND_DDP_CHIP1;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-15 16:09:14 +08:00
|
|
|
return ONENAND_DDP_CHIP0;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_page_address - [DEFAULT] Get page address
|
|
|
|
* @param page the page address
|
|
|
|
* @param sector the sector address
|
|
|
|
* @return combined page and sector address
|
|
|
|
*
|
|
|
|
* Setup Start Address 8 Register (F107h)
|
|
|
|
*/
|
|
|
|
static int onenand_page_address(int page, int sector)
|
|
|
|
{
|
|
|
|
/* Flash Page Address, Flash Sector Address */
|
|
|
|
int fpa, fsa;
|
|
|
|
|
|
|
|
fpa = page & ONENAND_FPA_MASK;
|
|
|
|
fsa = sector & ONENAND_FSA_MASK;
|
|
|
|
|
|
|
|
return ((fpa << ONENAND_FPA_SHIFT) | fsa);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_buffer_address - [DEFAULT] Get buffer address
|
|
|
|
* @param dataram1 DataRAM index
|
|
|
|
* @param sectors the sector address
|
|
|
|
* @param count the number of sectors
|
|
|
|
* @return the start buffer value
|
|
|
|
*
|
|
|
|
* Setup Start Buffer Register (F200h)
|
|
|
|
*/
|
|
|
|
static int onenand_buffer_address(int dataram1, int sectors, int count)
|
|
|
|
{
|
|
|
|
int bsa, bsc;
|
|
|
|
|
|
|
|
/* BufferRAM Sector Address */
|
|
|
|
bsa = sectors & ONENAND_BSA_MASK;
|
|
|
|
|
|
|
|
if (dataram1)
|
|
|
|
bsa |= ONENAND_BSA_DATARAM1; /* DataRAM1 */
|
|
|
|
else
|
|
|
|
bsa |= ONENAND_BSA_DATARAM0; /* DataRAM0 */
|
|
|
|
|
|
|
|
/* BufferRAM Sector Count */
|
|
|
|
bsc = count & ONENAND_BSC_MASK;
|
|
|
|
|
|
|
|
return ((bsa << ONENAND_BSA_SHIFT) | bsc);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_command - [DEFAULT] Send command to OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param cmd the command to be sent
|
|
|
|
* @param addr offset to read from or write to
|
|
|
|
* @param len number of bytes to read or write
|
|
|
|
*
|
|
|
|
* Send command to OneNAND device. This function is used for middle/large page
|
|
|
|
* devices (1KB/2KB Bytes per page)
|
|
|
|
*/
|
|
|
|
static int onenand_command(struct mtd_info *mtd, int cmd, loff_t addr, size_t len)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2006-05-12 22:03:07 +08:00
|
|
|
int value, readcmd = 0, block_cmd = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
int block, page;
|
|
|
|
|
|
|
|
/* Address translation */
|
|
|
|
switch (cmd) {
|
|
|
|
case ONENAND_CMD_UNLOCK:
|
|
|
|
case ONENAND_CMD_LOCK:
|
|
|
|
case ONENAND_CMD_LOCK_TIGHT:
|
2006-09-26 17:45:28 +08:00
|
|
|
case ONENAND_CMD_UNLOCK_ALL:
|
2005-07-11 18:41:53 +08:00
|
|
|
block = -1;
|
|
|
|
page = -1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case ONENAND_CMD_ERASE:
|
|
|
|
case ONENAND_CMD_BUFFERRAM:
|
2006-05-12 22:03:07 +08:00
|
|
|
case ONENAND_CMD_OTP_ACCESS:
|
|
|
|
block_cmd = 1;
|
2005-07-11 18:41:53 +08:00
|
|
|
block = (int) (addr >> this->erase_shift);
|
|
|
|
page = -1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
block = (int) (addr >> this->erase_shift);
|
|
|
|
page = (int) (addr >> this->page_shift);
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
|
|
|
|
if (ONENAND_IS_2PLANE(this)) {
|
|
|
|
/* Make the even block number */
|
|
|
|
block &= ~1;
|
|
|
|
/* Is it the odd plane? */
|
|
|
|
if (addr & this->writesize)
|
|
|
|
block++;
|
|
|
|
page >>= 1;
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
page &= this->page_mask;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* NOTE: The setting order of the registers is very important! */
|
|
|
|
if (cmd == ONENAND_CMD_BUFFERRAM) {
|
|
|
|
/* Select DataRAM for DDP */
|
2005-09-29 11:53:16 +08:00
|
|
|
value = onenand_bufferram_address(this, block);
|
2005-07-11 18:41:53 +08:00
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (ONENAND_IS_2PLANE(this))
|
|
|
|
/* It is always BufferRAM0 */
|
|
|
|
ONENAND_SET_BUFFERRAM0(this);
|
|
|
|
else
|
|
|
|
/* Switch to the next data buffer */
|
|
|
|
ONENAND_SET_NEXT_BUFFERRAM(this);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (block != -1) {
|
|
|
|
/* Write 'DFS, FBA' of Flash */
|
2005-09-29 11:53:16 +08:00
|
|
|
value = onenand_block_address(this, block);
|
2005-07-11 18:41:53 +08:00
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS1);
|
2006-05-12 22:02:51 +08:00
|
|
|
|
2006-05-12 22:03:23 +08:00
|
|
|
if (block_cmd) {
|
2006-05-12 22:02:51 +08:00
|
|
|
/* Select DataRAM for DDP */
|
|
|
|
value = onenand_bufferram_address(this, block);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (page != -1) {
|
2006-12-22 15:21:54 +08:00
|
|
|
/* Now we use page size operation */
|
|
|
|
int sectors = 4, count = 4;
|
2005-07-11 18:41:53 +08:00
|
|
|
int dataram;
|
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case ONENAND_CMD_READ:
|
|
|
|
case ONENAND_CMD_READOOB:
|
|
|
|
dataram = ONENAND_SET_NEXT_BUFFERRAM(this);
|
|
|
|
readcmd = 1;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (ONENAND_IS_2PLANE(this) && cmd == ONENAND_CMD_PROG)
|
|
|
|
cmd = ONENAND_CMD_2X_PROG;
|
2005-07-11 18:41:53 +08:00
|
|
|
dataram = ONENAND_CURRENT_BUFFERRAM(this);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Write 'FPA, FSA' of Flash */
|
|
|
|
value = onenand_page_address(page, sectors);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS8);
|
|
|
|
|
|
|
|
/* Write 'BSA, BSC' of DataRAM */
|
|
|
|
value = onenand_buffer_address(dataram, sectors, count);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_BUFFER);
|
2005-11-07 19:15:51 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
if (readcmd) {
|
|
|
|
/* Select DataRAM for DDP */
|
2005-09-29 11:53:16 +08:00
|
|
|
value = onenand_bufferram_address(this, block);
|
2005-07-11 18:41:53 +08:00
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Interrupt clear */
|
|
|
|
this->write_word(ONENAND_INT_CLEAR, this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
|
|
|
|
/* Write command */
|
|
|
|
this->write_word(cmd, this->base + ONENAND_REG_COMMAND);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_wait - [DEFAULT] wait until the command is done
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param state state to select the max. timeout value
|
|
|
|
*
|
|
|
|
* Wait for command done. This applies to all OneNAND command
|
|
|
|
* Read can take up to 30us, erase up to 2ms and program up to 350us
|
|
|
|
* according to general OneNAND specs
|
|
|
|
*/
|
|
|
|
static int onenand_wait(struct mtd_info *mtd, int state)
|
|
|
|
{
|
|
|
|
struct onenand_chip * this = mtd->priv;
|
|
|
|
unsigned long timeout;
|
|
|
|
unsigned int flags = ONENAND_INT_MASTER;
|
|
|
|
unsigned int interrupt = 0;
|
2006-12-29 10:51:40 +08:00
|
|
|
unsigned int ctrl;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* The 20 msec is enough */
|
|
|
|
timeout = jiffies + msecs_to_jiffies(20);
|
|
|
|
while (time_before(jiffies, timeout)) {
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
|
|
|
|
if (interrupt & flags)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (state != FL_READING)
|
|
|
|
cond_resched();
|
|
|
|
}
|
|
|
|
/* To get correct interrupt status in timeout case */
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
|
|
|
|
ctrl = this->read_word(this->base + ONENAND_REG_CTRL_STATUS);
|
|
|
|
|
|
|
|
if (ctrl & ONENAND_CTRL_ERROR) {
|
2007-02-07 11:15:01 +08:00
|
|
|
printk(KERN_ERR "onenand_wait: controller error = 0x%04x\n", ctrl);
|
2006-12-22 15:02:50 +08:00
|
|
|
if (ctrl & ONENAND_CTRL_LOCK)
|
2007-02-07 11:15:01 +08:00
|
|
|
printk(KERN_ERR "onenand_wait: it's locked error.\n");
|
2007-10-12 15:19:38 +08:00
|
|
|
return -EIO;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (interrupt & ONENAND_INT_READ) {
|
2006-12-29 10:51:40 +08:00
|
|
|
int ecc = this->read_word(this->base + ONENAND_REG_ECC_STATUS);
|
2006-11-16 11:03:56 +08:00
|
|
|
if (ecc) {
|
2007-01-05 18:16:04 +08:00
|
|
|
if (ecc & ONENAND_ECC_2BIT_ALL) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_wait: ECC error = 0x%04x\n", ecc);
|
2006-11-16 11:03:56 +08:00
|
|
|
mtd->ecc_stats.failed++;
|
2007-10-12 15:19:38 +08:00
|
|
|
return -EBADMSG;
|
2007-09-22 00:35:21 +08:00
|
|
|
} else if (ecc & ONENAND_ECC_1BIT_ALL) {
|
|
|
|
printk(KERN_INFO "onenand_wait: correctable ECC error = 0x%04x\n", ecc);
|
2006-11-16 11:03:56 +08:00
|
|
|
mtd->ecc_stats.corrected++;
|
2007-09-22 00:35:21 +08:00
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
2007-01-10 13:51:26 +08:00
|
|
|
} else if (state == FL_READING) {
|
|
|
|
printk(KERN_ERR "onenand_wait: read timeout! ctrl=0x%04x intr=0x%04x\n", ctrl, interrupt);
|
|
|
|
return -EIO;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-11-16 10:23:48 +08:00
|
|
|
/*
|
|
|
|
* onenand_interrupt - [DEFAULT] onenand interrupt handler
|
|
|
|
* @param irq onenand interrupt number
|
|
|
|
* @param dev_id interrupt data
|
|
|
|
*
|
|
|
|
* complete the work
|
|
|
|
*/
|
|
|
|
static irqreturn_t onenand_interrupt(int irq, void *data)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = (struct onenand_chip *) data;
|
|
|
|
|
|
|
|
/* To handle shared interrupt */
|
|
|
|
if (!this->complete.done)
|
|
|
|
complete(&this->complete);
|
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* onenand_interrupt_wait - [DEFAULT] wait until the command is done
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param state state to select the max. timeout value
|
|
|
|
*
|
|
|
|
* Wait for command done.
|
|
|
|
*/
|
|
|
|
static int onenand_interrupt_wait(struct mtd_info *mtd, int state)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
wait_for_completion(&this->complete);
|
|
|
|
|
|
|
|
return onenand_wait(mtd, state);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* onenand_try_interrupt_wait - [DEFAULT] try interrupt wait
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param state state to select the max. timeout value
|
|
|
|
*
|
|
|
|
* Try interrupt based wait (It is used one-time)
|
|
|
|
*/
|
|
|
|
static int onenand_try_interrupt_wait(struct mtd_info *mtd, int state)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned long remain, timeout;
|
|
|
|
|
|
|
|
/* We use interrupt wait first */
|
|
|
|
this->wait = onenand_interrupt_wait;
|
|
|
|
|
|
|
|
timeout = msecs_to_jiffies(100);
|
|
|
|
remain = wait_for_completion_timeout(&this->complete, timeout);
|
|
|
|
if (!remain) {
|
|
|
|
printk(KERN_INFO "OneNAND: There's no interrupt. "
|
|
|
|
"We use the normal wait\n");
|
|
|
|
|
|
|
|
/* Release the irq */
|
|
|
|
free_irq(this->irq, this);
|
2006-11-30 16:17:38 +08:00
|
|
|
|
2006-11-16 10:23:48 +08:00
|
|
|
this->wait = onenand_wait;
|
|
|
|
}
|
|
|
|
|
|
|
|
return onenand_wait(mtd, state);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* onenand_setup_wait - [OneNAND Interface] setup onenand wait method
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* There's two method to wait onenand work
|
|
|
|
* 1. polling - read interrupt status register
|
|
|
|
* 2. interrupt - use the kernel interrupt method
|
|
|
|
*/
|
|
|
|
static void onenand_setup_wait(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int syscfg;
|
|
|
|
|
|
|
|
init_completion(&this->complete);
|
|
|
|
|
|
|
|
if (this->irq <= 0) {
|
|
|
|
this->wait = onenand_wait;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (request_irq(this->irq, &onenand_interrupt,
|
|
|
|
IRQF_SHARED, "onenand", this)) {
|
|
|
|
/* If we can't get irq, use the normal wait */
|
|
|
|
this->wait = onenand_wait;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Enable interrupt */
|
|
|
|
syscfg = this->read_word(this->base + ONENAND_REG_SYS_CFG1);
|
|
|
|
syscfg |= ONENAND_SYS_CFG1_IOBE;
|
|
|
|
this->write_word(syscfg, this->base + ONENAND_REG_SYS_CFG1);
|
|
|
|
|
|
|
|
this->wait = onenand_try_interrupt_wait;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
|
|
|
* onenand_bufferram_offset - [DEFAULT] BufferRAM offset
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @return offset given area
|
|
|
|
*
|
|
|
|
* Return BufferRAM offset given area
|
|
|
|
*/
|
|
|
|
static inline int onenand_bufferram_offset(struct mtd_info *mtd, int area)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
if (ONENAND_CURRENT_BUFFERRAM(this)) {
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
/* Note: the 'this->writesize' is a real page size */
|
2005-07-11 18:41:53 +08:00
|
|
|
if (area == ONENAND_DATARAM)
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
return this->writesize;
|
2005-07-11 18:41:53 +08:00
|
|
|
if (area == ONENAND_SPARERAM)
|
|
|
|
return mtd->oobsize;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_bufferram - [OneNAND Interface] Read the bufferram area
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @param buffer the databuffer to put/get data
|
|
|
|
* @param offset offset to read from or write to
|
|
|
|
* @param count number of bytes to read/write
|
|
|
|
*
|
|
|
|
* Read the BufferRAM area
|
|
|
|
*/
|
|
|
|
static int onenand_read_bufferram(struct mtd_info *mtd, int area,
|
|
|
|
unsigned char *buffer, int offset, size_t count)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *bufferram;
|
|
|
|
|
|
|
|
bufferram = this->base + area;
|
|
|
|
|
|
|
|
bufferram += onenand_bufferram_offset(mtd, area);
|
|
|
|
|
2006-05-12 22:02:31 +08:00
|
|
|
if (ONENAND_CHECK_BYTE_ACCESS(count)) {
|
|
|
|
unsigned short word;
|
|
|
|
|
|
|
|
/* Align with word(16-bit) size */
|
|
|
|
count--;
|
|
|
|
|
|
|
|
/* Read word and save byte */
|
|
|
|
word = this->read_word(bufferram + offset + count);
|
|
|
|
buffer[count] = (word & 0xff);
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
memcpy(buffer, bufferram + offset, count);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-09-03 14:07:19 +08:00
|
|
|
/**
|
|
|
|
* onenand_sync_read_bufferram - [OneNAND Interface] Read the bufferram area with Sync. Burst mode
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @param buffer the databuffer to put/get data
|
|
|
|
* @param offset offset to read from or write to
|
|
|
|
* @param count number of bytes to read/write
|
|
|
|
*
|
|
|
|
* Read the BufferRAM area with Sync. Burst Mode
|
|
|
|
*/
|
|
|
|
static int onenand_sync_read_bufferram(struct mtd_info *mtd, int area,
|
|
|
|
unsigned char *buffer, int offset, size_t count)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *bufferram;
|
|
|
|
|
|
|
|
bufferram = this->base + area;
|
|
|
|
|
|
|
|
bufferram += onenand_bufferram_offset(mtd, area);
|
|
|
|
|
|
|
|
this->mmcontrol(mtd, ONENAND_SYS_CFG1_SYNC_READ);
|
|
|
|
|
2006-05-12 22:02:31 +08:00
|
|
|
if (ONENAND_CHECK_BYTE_ACCESS(count)) {
|
|
|
|
unsigned short word;
|
|
|
|
|
|
|
|
/* Align with word(16-bit) size */
|
|
|
|
count--;
|
|
|
|
|
|
|
|
/* Read word and save byte */
|
|
|
|
word = this->read_word(bufferram + offset + count);
|
|
|
|
buffer[count] = (word & 0xff);
|
|
|
|
}
|
|
|
|
|
2005-09-03 14:07:19 +08:00
|
|
|
memcpy(buffer, bufferram + offset, count);
|
|
|
|
|
|
|
|
this->mmcontrol(mtd, 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
|
|
|
* onenand_write_bufferram - [OneNAND Interface] Write the bufferram area
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param area BufferRAM area
|
|
|
|
* @param buffer the databuffer to put/get data
|
|
|
|
* @param offset offset to read from or write to
|
|
|
|
* @param count number of bytes to read/write
|
|
|
|
*
|
|
|
|
* Write the BufferRAM area
|
|
|
|
*/
|
|
|
|
static int onenand_write_bufferram(struct mtd_info *mtd, int area,
|
|
|
|
const unsigned char *buffer, int offset, size_t count)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
void __iomem *bufferram;
|
|
|
|
|
|
|
|
bufferram = this->base + area;
|
|
|
|
|
|
|
|
bufferram += onenand_bufferram_offset(mtd, area);
|
|
|
|
|
2006-05-12 22:02:31 +08:00
|
|
|
if (ONENAND_CHECK_BYTE_ACCESS(count)) {
|
|
|
|
unsigned short word;
|
|
|
|
int byte_offset;
|
|
|
|
|
|
|
|
/* Align with word(16-bit) size */
|
|
|
|
count--;
|
|
|
|
|
|
|
|
/* Calculate byte access offset */
|
|
|
|
byte_offset = offset + count;
|
|
|
|
|
|
|
|
/* Read word and save byte */
|
|
|
|
word = this->read_word(bufferram + byte_offset);
|
|
|
|
word = (word & ~0xff) | buffer[count];
|
|
|
|
this->write_word(word, bufferram + byte_offset);
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
memcpy(bufferram + offset, buffer, count);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
/**
|
|
|
|
* onenand_get_2x_blockpage - [GENERIC] Get blockpage at 2x program mode
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr address to check
|
|
|
|
* @return blockpage address
|
|
|
|
*
|
|
|
|
* Get blockpage address at 2x program mode
|
|
|
|
*/
|
|
|
|
static int onenand_get_2x_blockpage(struct mtd_info *mtd, loff_t addr)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int blockpage, block, page;
|
|
|
|
|
|
|
|
/* Calculate the even block number */
|
|
|
|
block = (int) (addr >> this->erase_shift) & ~1;
|
|
|
|
/* Is it the odd plane? */
|
|
|
|
if (addr & this->writesize)
|
|
|
|
block++;
|
|
|
|
page = (int) (addr >> (this->page_shift + 1)) & this->page_mask;
|
|
|
|
blockpage = (block << 7) | page;
|
|
|
|
|
|
|
|
return blockpage;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
|
|
|
* onenand_check_bufferram - [GENERIC] Check BufferRAM information
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr address to check
|
2005-11-07 19:15:51 +08:00
|
|
|
* @return 1 if there are valid data, otherwise 0
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
|
|
|
* Check bufferram if there is data we required
|
|
|
|
*/
|
|
|
|
static int onenand_check_bufferram(struct mtd_info *mtd, loff_t addr)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-02-08 16:28:08 +08:00
|
|
|
int blockpage, found = 0;
|
2007-02-02 08:29:36 +08:00
|
|
|
unsigned int i;
|
2005-11-07 19:15:51 +08:00
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (ONENAND_IS_2PLANE(this))
|
|
|
|
blockpage = onenand_get_2x_blockpage(mtd, addr);
|
|
|
|
else
|
|
|
|
blockpage = (int) (addr >> this->page_shift);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-02-02 08:29:36 +08:00
|
|
|
/* Is there valid data? */
|
2005-07-11 18:41:53 +08:00
|
|
|
i = ONENAND_CURRENT_BUFFERRAM(this);
|
2007-02-02 08:29:36 +08:00
|
|
|
if (this->bufferram[i].blockpage == blockpage)
|
2007-02-08 16:28:08 +08:00
|
|
|
found = 1;
|
|
|
|
else {
|
|
|
|
/* Check another BufferRAM */
|
|
|
|
i = ONENAND_NEXT_BUFFERRAM(this);
|
|
|
|
if (this->bufferram[i].blockpage == blockpage) {
|
|
|
|
ONENAND_SET_NEXT_BUFFERRAM(this);
|
|
|
|
found = 1;
|
|
|
|
}
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-02-08 16:28:08 +08:00
|
|
|
if (found && ONENAND_IS_DDP(this)) {
|
|
|
|
/* Select DataRAM for DDP */
|
|
|
|
int block = (int) (addr >> this->erase_shift);
|
|
|
|
int value = onenand_bufferram_address(this, block);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS2);
|
2007-02-02 08:29:36 +08:00
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-02-08 16:28:08 +08:00
|
|
|
return found;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_update_bufferram - [GENERIC] Update BufferRAM information
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr address to update
|
|
|
|
* @param valid valid flag
|
|
|
|
*
|
|
|
|
* Update BufferRAM information
|
|
|
|
*/
|
2007-02-02 08:29:36 +08:00
|
|
|
static void onenand_update_bufferram(struct mtd_info *mtd, loff_t addr,
|
2005-07-11 18:41:53 +08:00
|
|
|
int valid)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-02-02 08:29:36 +08:00
|
|
|
int blockpage;
|
|
|
|
unsigned int i;
|
2005-11-07 19:15:51 +08:00
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (ONENAND_IS_2PLANE(this))
|
|
|
|
blockpage = onenand_get_2x_blockpage(mtd, addr);
|
|
|
|
else
|
|
|
|
blockpage = (int) (addr >> this->page_shift);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-02-02 08:29:36 +08:00
|
|
|
/* Invalidate another BufferRAM */
|
|
|
|
i = ONENAND_NEXT_BUFFERRAM(this);
|
2007-02-02 08:39:21 +08:00
|
|
|
if (this->bufferram[i].blockpage == blockpage)
|
2007-02-02 08:29:36 +08:00
|
|
|
this->bufferram[i].blockpage = -1;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Update BufferRAM */
|
|
|
|
i = ONENAND_CURRENT_BUFFERRAM(this);
|
2007-02-02 08:29:36 +08:00
|
|
|
if (valid)
|
|
|
|
this->bufferram[i].blockpage = blockpage;
|
|
|
|
else
|
|
|
|
this->bufferram[i].blockpage = -1;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
2007-02-07 19:55:19 +08:00
|
|
|
/**
|
|
|
|
* onenand_invalidate_bufferram - [GENERIC] Invalidate BufferRAM information
|
|
|
|
* @param mtd MTD data structure
|
|
|
|
* @param addr start address to invalidate
|
|
|
|
* @param len length to invalidate
|
|
|
|
*
|
|
|
|
* Invalidate BufferRAM information
|
|
|
|
*/
|
|
|
|
static void onenand_invalidate_bufferram(struct mtd_info *mtd, loff_t addr,
|
|
|
|
unsigned int len)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int i;
|
|
|
|
loff_t end_addr = addr + len;
|
|
|
|
|
|
|
|
/* Invalidate BufferRAM */
|
|
|
|
for (i = 0; i < MAX_BUFFERRAM; i++) {
|
|
|
|
loff_t buf_addr = this->bufferram[i].blockpage << this->page_shift;
|
|
|
|
if (buf_addr >= addr && buf_addr < end_addr)
|
|
|
|
this->bufferram[i].blockpage = -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
|
|
|
* onenand_get_device - [GENERIC] Get chip for selected access
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param new_state the state which is requested
|
|
|
|
*
|
|
|
|
* Get the device and lock it for exclusive access
|
|
|
|
*/
|
2005-09-29 10:55:31 +08:00
|
|
|
static int onenand_get_device(struct mtd_info *mtd, int new_state)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
DECLARE_WAITQUEUE(wait, current);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Grab the lock and see if the device is available
|
|
|
|
*/
|
|
|
|
while (1) {
|
|
|
|
spin_lock(&this->chip_lock);
|
|
|
|
if (this->state == FL_READY) {
|
|
|
|
this->state = new_state;
|
|
|
|
spin_unlock(&this->chip_lock);
|
|
|
|
break;
|
|
|
|
}
|
2005-09-29 10:55:31 +08:00
|
|
|
if (new_state == FL_PM_SUSPENDED) {
|
|
|
|
spin_unlock(&this->chip_lock);
|
|
|
|
return (this->state == FL_PM_SUSPENDED) ? 0 : -EAGAIN;
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
set_current_state(TASK_UNINTERRUPTIBLE);
|
|
|
|
add_wait_queue(&this->wq, &wait);
|
|
|
|
spin_unlock(&this->chip_lock);
|
|
|
|
schedule();
|
|
|
|
remove_wait_queue(&this->wq, &wait);
|
|
|
|
}
|
2005-09-29 10:55:31 +08:00
|
|
|
|
|
|
|
return 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_release_device - [GENERIC] release chip
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* Deselect, release chip lock and wake up anyone waiting on the device
|
|
|
|
*/
|
|
|
|
static void onenand_release_device(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
/* Release the chip */
|
|
|
|
spin_lock(&this->chip_lock);
|
|
|
|
this->state = FL_READY;
|
|
|
|
wake_up(&this->wq);
|
|
|
|
spin_unlock(&this->chip_lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-09-06 09:06:12 +08:00
|
|
|
* onenand_transfer_auto_oob - [Internal] oob auto-placement transfer
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf destination address
|
|
|
|
* @param column oob offset to read from
|
|
|
|
* @param thislen oob length to read
|
|
|
|
*/
|
|
|
|
static int onenand_transfer_auto_oob(struct mtd_info *mtd, uint8_t *buf, int column,
|
|
|
|
int thislen)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct nand_oobfree *free;
|
|
|
|
int readcol = column;
|
|
|
|
int readend = column + thislen;
|
|
|
|
int lastgap = 0;
|
|
|
|
unsigned int i;
|
|
|
|
uint8_t *oob_buf = this->oob_buf;
|
|
|
|
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
if (readcol >= lastgap)
|
|
|
|
readcol += free->offset - lastgap;
|
|
|
|
if (readend >= lastgap)
|
|
|
|
readend += free->offset - lastgap;
|
|
|
|
lastgap = free->offset + free->length;
|
|
|
|
}
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, oob_buf, 0, mtd->oobsize);
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
int free_end = free->offset + free->length;
|
|
|
|
if (free->offset < readend && free_end > readcol) {
|
|
|
|
int st = max_t(int,free->offset,readcol);
|
|
|
|
int ed = min_t(int,free_end,readend);
|
|
|
|
int n = ed - st;
|
|
|
|
memcpy(buf, oob_buf + st, n);
|
|
|
|
buf += n;
|
|
|
|
} else if (column == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-09-22 00:35:21 +08:00
|
|
|
* onenand_read_ops_nolock - [OneNAND Interface] OneNAND read main and/or out-of-band
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
2007-09-06 09:06:12 +08:00
|
|
|
* @param ops: oob operation description structure
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
2007-09-06 09:06:12 +08:00
|
|
|
* OneNAND read main and/or out-of-band data
|
|
|
|
*/
|
2007-09-22 00:35:21 +08:00
|
|
|
static int onenand_read_ops_nolock(struct mtd_info *mtd, loff_t from,
|
2007-09-06 09:06:12 +08:00
|
|
|
struct mtd_oob_ops *ops)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2006-11-16 11:03:56 +08:00
|
|
|
struct mtd_ecc_stats stats;
|
2007-09-06 09:06:12 +08:00
|
|
|
size_t len = ops->len;
|
|
|
|
size_t ooblen = ops->ooblen;
|
|
|
|
u_char *buf = ops->datbuf;
|
|
|
|
u_char *oobbuf = ops->oobbuf;
|
|
|
|
int read = 0, column, thislen;
|
|
|
|
int oobread = 0, oobcolumn, thisooblen, oobsize;
|
2007-01-09 23:55:21 +08:00
|
|
|
int ret = 0, boundary = 0;
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
int writesize = this->writesize;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_read_ops_nolock: from = 0x%08x, len = %i\n", (unsigned int) from, (int) len);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
oobcolumn = from & (mtd->oobsize - 1);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if ((from + len) > mtd->size) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_read_ops_nolock: Attempt read beyond end of device\n");
|
2007-09-06 09:06:12 +08:00
|
|
|
ops->retlen = 0;
|
|
|
|
ops->oobretlen = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2006-11-16 11:03:56 +08:00
|
|
|
stats = mtd->ecc_stats;
|
2006-12-26 15:41:24 +08:00
|
|
|
|
2007-01-04 15:51:26 +08:00
|
|
|
/* Read-while-load method */
|
|
|
|
|
|
|
|
/* Do first load to bufferRAM */
|
|
|
|
if (read < len) {
|
|
|
|
if (!onenand_check_bufferram(mtd, from)) {
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
this->command(mtd, ONENAND_CMD_READ, from, writesize);
|
2007-01-04 15:51:26 +08:00
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
onenand_update_bufferram(mtd, from, !ret);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
thislen = min_t(int, writesize, len - read);
|
|
|
|
column = from & (writesize - 1);
|
|
|
|
if (column + thislen > writesize)
|
|
|
|
thislen = writesize - column;
|
2007-01-04 15:51:26 +08:00
|
|
|
|
|
|
|
while (!ret) {
|
|
|
|
/* If there is more to load then start next load */
|
|
|
|
from += thislen;
|
|
|
|
if (read + thislen < len) {
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
this->command(mtd, ONENAND_CMD_READ, from, writesize);
|
2007-01-09 23:55:21 +08:00
|
|
|
/*
|
|
|
|
* Chip boundary handling in DDP
|
|
|
|
* Now we issued chip 1 read and pointed chip 1
|
|
|
|
* bufferam so we have to point chip 0 bufferam.
|
|
|
|
*/
|
2007-01-15 16:09:14 +08:00
|
|
|
if (ONENAND_IS_DDP(this) &&
|
|
|
|
unlikely(from == (this->chipsize >> 1))) {
|
|
|
|
this->write_word(ONENAND_DDP_CHIP0, this->base + ONENAND_REG_START_ADDRESS2);
|
2007-01-09 23:55:21 +08:00
|
|
|
boundary = 1;
|
|
|
|
} else
|
|
|
|
boundary = 0;
|
2007-01-04 15:51:26 +08:00
|
|
|
ONENAND_SET_PREV_BUFFERRAM(this);
|
|
|
|
}
|
|
|
|
/* While load is going, read from last bufferRAM */
|
|
|
|
this->read_bufferram(mtd, ONENAND_DATARAM, buf, column, thislen);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
|
|
|
/* Read oob area if needed */
|
|
|
|
if (oobbuf) {
|
|
|
|
thisooblen = oobsize - oobcolumn;
|
|
|
|
thisooblen = min_t(int, thisooblen, ooblen - oobread);
|
|
|
|
|
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
onenand_transfer_auto_oob(mtd, oobbuf, oobcolumn, thisooblen);
|
|
|
|
else
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, oobbuf, oobcolumn, thisooblen);
|
|
|
|
oobread += thisooblen;
|
|
|
|
oobbuf += thisooblen;
|
|
|
|
oobcolumn = 0;
|
|
|
|
}
|
|
|
|
|
2007-01-04 15:51:26 +08:00
|
|
|
/* See if we are done */
|
|
|
|
read += thislen;
|
|
|
|
if (read == len)
|
|
|
|
break;
|
|
|
|
/* Set up for next read from bufferRAM */
|
2007-01-09 23:55:21 +08:00
|
|
|
if (unlikely(boundary))
|
2007-01-15 16:09:14 +08:00
|
|
|
this->write_word(ONENAND_DDP_CHIP1, this->base + ONENAND_REG_START_ADDRESS2);
|
2007-01-04 15:51:26 +08:00
|
|
|
ONENAND_SET_NEXT_BUFFERRAM(this);
|
|
|
|
buf += thislen;
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
thislen = min_t(int, writesize, len - read);
|
2007-01-04 15:51:26 +08:00
|
|
|
column = 0;
|
|
|
|
cond_resched();
|
|
|
|
/* Now wait for load */
|
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
onenand_update_bufferram(mtd, from, !ret);
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Return success, if no ECC failures, else -EBADMSG
|
|
|
|
* fs driver will take care of that, because
|
|
|
|
* retlen == desired len and result == -EBADMSG
|
|
|
|
*/
|
2007-09-06 09:06:12 +08:00
|
|
|
ops->retlen = read;
|
|
|
|
ops->oobretlen = oobread;
|
2006-11-16 11:03:56 +08:00
|
|
|
|
|
|
|
if (mtd->ecc_stats.failed - stats.failed)
|
|
|
|
return -EBADMSG;
|
|
|
|
|
2007-01-04 15:51:26 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2006-11-16 11:03:56 +08:00
|
|
|
return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-09-22 00:35:21 +08:00
|
|
|
* onenand_read_oob_nolock - [MTD Interface] OneNAND read out-of-band
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
2007-09-06 09:06:12 +08:00
|
|
|
* @param ops: oob operation description structure
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
|
|
|
* OneNAND read out-of-band data from the spare area
|
|
|
|
*/
|
2007-09-22 00:35:21 +08:00
|
|
|
static int onenand_read_oob_nolock(struct mtd_info *mtd, loff_t from,
|
2007-08-30 08:36:05 +08:00
|
|
|
struct mtd_oob_ops *ops)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-01-31 23:19:28 +08:00
|
|
|
int read = 0, thislen, column, oobsize;
|
2007-08-30 08:36:05 +08:00
|
|
|
size_t len = ops->ooblen;
|
|
|
|
mtd_oob_mode_t mode = ops->mode;
|
|
|
|
u_char *buf = ops->oobbuf;
|
2005-07-11 18:41:53 +08:00
|
|
|
int ret = 0;
|
|
|
|
|
2007-08-30 08:36:05 +08:00
|
|
|
from += ops->ooboffs;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_read_oob_nolock: from = 0x%08x, len = %i\n", (unsigned int) from, (int) len);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Initialize return length value */
|
2007-08-30 08:36:05 +08:00
|
|
|
ops->oobretlen = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
column = from & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
if (unlikely(column >= oobsize)) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_read_oob_nolock: Attempted to start read outside oob\n");
|
2007-01-31 23:19:28 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Do not allow reads past end of device */
|
2007-01-31 23:19:28 +08:00
|
|
|
if (unlikely(from >= mtd->size ||
|
|
|
|
column + len > ((mtd->size >> this->page_shift) -
|
|
|
|
(from >> this->page_shift)) * oobsize)) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_read_oob_nolock: Attempted to read beyond end of device\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (read < len) {
|
2006-12-26 15:41:24 +08:00
|
|
|
cond_resched();
|
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
thislen = oobsize - column;
|
2005-07-11 18:41:53 +08:00
|
|
|
thislen = min_t(int, thislen, len);
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_READOOB, from, mtd->oobsize);
|
|
|
|
|
|
|
|
onenand_update_bufferram(mtd, from, 0);
|
|
|
|
|
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
/* First copy data and check return value for ECC handling */
|
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
onenand_transfer_auto_oob(mtd, buf, column, thislen);
|
|
|
|
else
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, buf, column, thislen);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2006-12-22 15:02:50 +08:00
|
|
|
if (ret) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_read_oob_nolock: read failed = 0x%x\n", ret);
|
2007-02-02 08:39:21 +08:00
|
|
|
break;
|
2006-12-22 15:02:50 +08:00
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
read += thislen;
|
|
|
|
|
|
|
|
if (read == len)
|
|
|
|
break;
|
|
|
|
|
|
|
|
buf += thislen;
|
|
|
|
|
|
|
|
/* Read more? */
|
|
|
|
if (read < len) {
|
|
|
|
/* Page size */
|
2006-05-23 05:18:05 +08:00
|
|
|
from += mtd->writesize;
|
2005-07-11 18:41:53 +08:00
|
|
|
column = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-08-30 08:36:05 +08:00
|
|
|
ops->oobretlen = read;
|
2005-07-11 18:41:53 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2006-05-29 09:26:58 +08:00
|
|
|
/**
|
2007-09-06 09:06:12 +08:00
|
|
|
* onenand_read - [MTD Interface] Read data from flash
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
|
|
|
* @param len number of bytes to read
|
|
|
|
* @param retlen pointer to variable to store the number of read bytes
|
|
|
|
* @param buf the databuffer to put data
|
|
|
|
*
|
|
|
|
* Read with ecc
|
|
|
|
*/
|
|
|
|
static int onenand_read(struct mtd_info *mtd, loff_t from, size_t len,
|
|
|
|
size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.len = len,
|
|
|
|
.ooblen = 0,
|
|
|
|
.datbuf = buf,
|
|
|
|
.oobbuf = NULL,
|
|
|
|
};
|
|
|
|
int ret;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
ret = onenand_read_ops_nolock(mtd, from, &ops);
|
|
|
|
onenand_release_device(mtd);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
*retlen = ops.retlen;
|
2007-09-06 09:06:12 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_oob - [MTD Interface] Read main and/or out-of-band
|
2007-02-15 08:36:39 +08:00
|
|
|
* @param mtd: MTD device structure
|
|
|
|
* @param from: offset to read from
|
|
|
|
* @param ops: oob operation description structure
|
2007-09-06 09:06:12 +08:00
|
|
|
|
|
|
|
* Read main and/or out-of-band
|
2006-05-29 09:26:58 +08:00
|
|
|
*/
|
|
|
|
static int onenand_read_oob(struct mtd_info *mtd, loff_t from,
|
|
|
|
struct mtd_oob_ops *ops)
|
|
|
|
{
|
2007-09-22 00:35:21 +08:00
|
|
|
int ret;
|
|
|
|
|
2007-02-02 08:22:21 +08:00
|
|
|
switch (ops->mode) {
|
2007-01-31 23:19:28 +08:00
|
|
|
case MTD_OOB_PLACE:
|
|
|
|
case MTD_OOB_AUTO:
|
|
|
|
break;
|
|
|
|
case MTD_OOB_RAW:
|
2007-02-02 08:22:21 +08:00
|
|
|
/* Not implemented yet */
|
2007-01-31 23:19:28 +08:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2007-09-06 09:06:12 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_READING);
|
2007-09-06 09:06:12 +08:00
|
|
|
if (ops->datbuf)
|
2007-09-22 00:35:21 +08:00
|
|
|
ret = onenand_read_ops_nolock(mtd, from, ops);
|
|
|
|
else
|
|
|
|
ret = onenand_read_oob_nolock(mtd, from, ops);
|
|
|
|
onenand_release_device(mtd);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
return ret;
|
2006-05-29 09:26:58 +08:00
|
|
|
}
|
|
|
|
|
2007-02-07 11:15:01 +08:00
|
|
|
/**
|
|
|
|
* onenand_bbt_wait - [DEFAULT] wait until the command is done
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param state state to select the max. timeout value
|
|
|
|
*
|
|
|
|
* Wait for command done.
|
|
|
|
*/
|
|
|
|
static int onenand_bbt_wait(struct mtd_info *mtd, int state)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned long timeout;
|
|
|
|
unsigned int interrupt;
|
|
|
|
unsigned int ctrl;
|
|
|
|
|
|
|
|
/* The 20 msec is enough */
|
|
|
|
timeout = jiffies + msecs_to_jiffies(20);
|
|
|
|
while (time_before(jiffies, timeout)) {
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
if (interrupt & ONENAND_INT_MASTER)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* To get correct interrupt status in timeout case */
|
|
|
|
interrupt = this->read_word(this->base + ONENAND_REG_INTERRUPT);
|
|
|
|
ctrl = this->read_word(this->base + ONENAND_REG_CTRL_STATUS);
|
|
|
|
|
|
|
|
if (ctrl & ONENAND_CTRL_ERROR) {
|
|
|
|
printk(KERN_DEBUG "onenand_bbt_wait: controller error = 0x%04x\n", ctrl);
|
|
|
|
/* Initial bad block case */
|
|
|
|
if (ctrl & ONENAND_CTRL_LOAD)
|
|
|
|
return ONENAND_BBT_READ_ERROR;
|
|
|
|
return ONENAND_BBT_READ_FATAL_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (interrupt & ONENAND_INT_READ) {
|
|
|
|
int ecc = this->read_word(this->base + ONENAND_REG_ECC_STATUS);
|
|
|
|
if (ecc & ONENAND_ECC_2BIT_ALL)
|
|
|
|
return ONENAND_BBT_READ_ERROR;
|
|
|
|
} else {
|
|
|
|
printk(KERN_ERR "onenand_bbt_wait: read timeout!"
|
|
|
|
"ctrl=0x%04x intr=0x%04x\n", ctrl, interrupt);
|
|
|
|
return ONENAND_BBT_READ_FATAL_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_bbt_read_oob - [MTD Interface] OneNAND read out-of-band for bbt scan
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from offset to read from
|
2007-02-15 08:36:39 +08:00
|
|
|
* @param ops oob operation description structure
|
2007-02-07 11:15:01 +08:00
|
|
|
*
|
|
|
|
* OneNAND read out-of-band data from the spare area for bbt scan
|
|
|
|
*/
|
|
|
|
int onenand_bbt_read_oob(struct mtd_info *mtd, loff_t from,
|
|
|
|
struct mtd_oob_ops *ops)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int read = 0, thislen, column;
|
|
|
|
int ret = 0;
|
|
|
|
size_t len = ops->ooblen;
|
|
|
|
u_char *buf = ops->oobbuf;
|
|
|
|
|
2007-02-18 08:02:05 +08:00
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_bbt_read_oob: from = 0x%08x, len = %zi\n", (unsigned int) from, len);
|
2007-02-07 11:15:01 +08:00
|
|
|
|
|
|
|
/* Initialize return value */
|
|
|
|
ops->oobretlen = 0;
|
|
|
|
|
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if (unlikely((from + len) > mtd->size)) {
|
|
|
|
printk(KERN_ERR "onenand_bbt_read_oob: Attempt read beyond end of device\n");
|
|
|
|
return ONENAND_BBT_READ_FATAL_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Grab the lock and see if the device is available */
|
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
|
|
|
|
column = from & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
while (read < len) {
|
|
|
|
cond_resched();
|
|
|
|
|
|
|
|
thislen = mtd->oobsize - column;
|
|
|
|
thislen = min_t(int, thislen, len);
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_READOOB, from, mtd->oobsize);
|
|
|
|
|
|
|
|
onenand_update_bufferram(mtd, from, 0);
|
|
|
|
|
|
|
|
ret = onenand_bbt_wait(mtd, FL_READING);
|
|
|
|
if (ret)
|
|
|
|
break;
|
|
|
|
|
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, buf, column, thislen);
|
|
|
|
read += thislen;
|
|
|
|
if (read == len)
|
|
|
|
break;
|
|
|
|
|
|
|
|
buf += thislen;
|
|
|
|
|
|
|
|
/* Read more? */
|
|
|
|
if (read < len) {
|
|
|
|
/* Update Page size */
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
from += this->writesize;
|
2007-02-07 11:15:01 +08:00
|
|
|
column = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Deselect and wake up anyone waiting on the device */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
|
|
|
ops->oobretlen = read;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
#ifdef CONFIG_MTD_ONENAND_VERIFY_WRITE
|
2006-05-12 22:02:41 +08:00
|
|
|
/**
|
|
|
|
* onenand_verify_oob - [GENERIC] verify the oob contents after a write
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf the databuffer to verify
|
|
|
|
* @param to offset to read from
|
|
|
|
*/
|
2007-01-31 23:19:28 +08:00
|
|
|
static int onenand_verify_oob(struct mtd_info *mtd, const u_char *buf, loff_t to)
|
2006-05-12 22:02:41 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-02-12 09:34:39 +08:00
|
|
|
char oobbuf[64];
|
2006-05-12 22:02:41 +08:00
|
|
|
int status, i;
|
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_READOOB, to, mtd->oobsize);
|
|
|
|
onenand_update_bufferram(mtd, to, 0);
|
|
|
|
status = this->wait(mtd, FL_READING);
|
|
|
|
if (status)
|
|
|
|
return status;
|
|
|
|
|
2007-02-12 09:34:39 +08:00
|
|
|
this->read_bufferram(mtd, ONENAND_SPARERAM, oobbuf, 0, mtd->oobsize);
|
|
|
|
for (i = 0; i < mtd->oobsize; i++)
|
|
|
|
if (buf[i] != 0xFF && buf[i] != oobbuf[i])
|
2006-05-12 22:02:41 +08:00
|
|
|
return -EBADMSG;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
2007-01-25 13:06:33 +08:00
|
|
|
* onenand_verify - [GENERIC] verify the chip contents after a write
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf the databuffer to verify
|
|
|
|
* @param addr offset to read from
|
|
|
|
* @param len number of bytes to read and compare
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
2007-01-25 13:06:33 +08:00
|
|
|
static int onenand_verify(struct mtd_info *mtd, const u_char *buf, loff_t addr, size_t len)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-01-25 13:06:33 +08:00
|
|
|
void __iomem *dataram;
|
2005-07-11 18:41:53 +08:00
|
|
|
int ret = 0;
|
2007-01-25 13:06:33 +08:00
|
|
|
int thislen, column;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-25 13:06:33 +08:00
|
|
|
while (len != 0) {
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
thislen = min_t(int, this->writesize, len);
|
|
|
|
column = addr & (this->writesize - 1);
|
|
|
|
if (column + thislen > this->writesize)
|
|
|
|
thislen = this->writesize - column;
|
2006-12-22 15:21:54 +08:00
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
this->command(mtd, ONENAND_CMD_READ, addr, this->writesize);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-25 13:06:33 +08:00
|
|
|
onenand_update_bufferram(mtd, addr, 0);
|
|
|
|
|
|
|
|
ret = this->wait(mtd, FL_READING);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-25 13:06:33 +08:00
|
|
|
onenand_update_bufferram(mtd, addr, 1);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-25 13:06:33 +08:00
|
|
|
dataram = this->base + ONENAND_DATARAM;
|
|
|
|
dataram += onenand_bufferram_offset(mtd, ONENAND_DATARAM);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-25 13:06:33 +08:00
|
|
|
if (memcmp(buf, dataram + column, thislen))
|
|
|
|
return -EBADMSG;
|
|
|
|
|
|
|
|
len -= thislen;
|
|
|
|
buf += thislen;
|
|
|
|
addr += thislen;
|
|
|
|
}
|
2005-11-07 19:15:51 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
2007-01-25 13:06:33 +08:00
|
|
|
#define onenand_verify(...) (0)
|
2006-05-12 22:02:41 +08:00
|
|
|
#define onenand_verify_oob(...) (0)
|
2005-07-11 18:41:53 +08:00
|
|
|
#endif
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
#define NOTALIGNED(x) ((x & (this->subpagesize - 1)) != 0)
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/**
|
2007-09-06 09:06:12 +08:00
|
|
|
* onenand_fill_auto_oob - [Internal] oob auto-placement transfer
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param oob_buf oob buffer
|
|
|
|
* @param buf source address
|
|
|
|
* @param column oob offset to write to
|
|
|
|
* @param thislen oob length to write
|
|
|
|
*/
|
|
|
|
static int onenand_fill_auto_oob(struct mtd_info *mtd, u_char *oob_buf,
|
|
|
|
const u_char *buf, int column, int thislen)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct nand_oobfree *free;
|
|
|
|
int writecol = column;
|
|
|
|
int writeend = column + thislen;
|
|
|
|
int lastgap = 0;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
if (writecol >= lastgap)
|
|
|
|
writecol += free->offset - lastgap;
|
|
|
|
if (writeend >= lastgap)
|
|
|
|
writeend += free->offset - lastgap;
|
|
|
|
lastgap = free->offset + free->length;
|
|
|
|
}
|
|
|
|
free = this->ecclayout->oobfree;
|
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES && free->length; i++, free++) {
|
|
|
|
int free_end = free->offset + free->length;
|
|
|
|
if (free->offset < writeend && free_end > writecol) {
|
|
|
|
int st = max_t(int,free->offset,writecol);
|
|
|
|
int ed = min_t(int,free_end,writeend);
|
|
|
|
int n = ed - st;
|
|
|
|
memcpy(oob_buf + st, buf, n);
|
|
|
|
buf += n;
|
|
|
|
} else if (column == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-09-22 00:35:21 +08:00
|
|
|
* onenand_write_ops_nolock - [OneNAND Interface] write main and/or out-of-band
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
2007-09-06 09:06:12 +08:00
|
|
|
* @param ops oob operation description structure
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
2007-09-06 09:06:12 +08:00
|
|
|
* Write main and/or oob with ECC
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
2007-09-22 00:35:21 +08:00
|
|
|
static int onenand_write_ops_nolock(struct mtd_info *mtd, loff_t to,
|
2007-09-06 09:06:12 +08:00
|
|
|
struct mtd_oob_ops *ops)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-09-06 09:06:12 +08:00
|
|
|
int written = 0, column, thislen, subpage;
|
|
|
|
int oobwritten = 0, oobcolumn, thisooblen, oobsize;
|
|
|
|
size_t len = ops->len;
|
|
|
|
size_t ooblen = ops->ooblen;
|
|
|
|
const u_char *buf = ops->datbuf;
|
|
|
|
const u_char *oob = ops->oobbuf;
|
|
|
|
u_char *oobbuf;
|
2005-07-11 18:41:53 +08:00
|
|
|
int ret = 0;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_write_ops_nolock: to = 0x%08x, len = %i\n", (unsigned int) to, (int) len);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Initialize retlen, in case of early exit */
|
2007-09-06 09:06:12 +08:00
|
|
|
ops->retlen = 0;
|
|
|
|
ops->oobretlen = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Do not allow writes past end of device */
|
|
|
|
if (unlikely((to + len) > mtd->size)) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: Attempt write to past end of device\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reject writes, which are not page aligned */
|
|
|
|
if (unlikely(NOTALIGNED(to)) || unlikely(NOTALIGNED(len))) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: Attempt to write not page aligned data\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2007-09-06 09:06:12 +08:00
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
oobcolumn = to & (mtd->oobsize - 1);
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
column = to & (mtd->writesize - 1);
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Loop until all data write */
|
|
|
|
while (written < len) {
|
2006-12-22 15:21:54 +08:00
|
|
|
u_char *wbuf = (u_char *) buf;
|
|
|
|
|
2007-09-06 09:06:12 +08:00
|
|
|
thislen = min_t(int, mtd->writesize - column, len - written);
|
|
|
|
thisooblen = min_t(int, oobsize - oobcolumn, ooblen - oobwritten);
|
|
|
|
|
2006-12-26 15:41:24 +08:00
|
|
|
cond_resched();
|
|
|
|
|
2007-02-07 09:55:23 +08:00
|
|
|
this->command(mtd, ONENAND_CMD_BUFFERRAM, to, thislen);
|
2006-12-22 15:21:54 +08:00
|
|
|
|
|
|
|
/* Partial page write */
|
2007-02-07 09:55:23 +08:00
|
|
|
subpage = thislen < mtd->writesize;
|
2006-12-22 15:21:54 +08:00
|
|
|
if (subpage) {
|
|
|
|
memset(this->page_buf, 0xff, mtd->writesize);
|
2007-02-07 09:55:23 +08:00
|
|
|
memcpy(this->page_buf + column, buf, thislen);
|
2006-12-22 15:21:54 +08:00
|
|
|
wbuf = this->page_buf;
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-02-07 09:55:23 +08:00
|
|
|
this->write_bufferram(mtd, ONENAND_DATARAM, wbuf, 0, mtd->writesize);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
|
|
|
if (oob) {
|
|
|
|
oobbuf = this->oob_buf;
|
|
|
|
|
|
|
|
/* We send data to spare ram with oobsize
|
|
|
|
* to prevent byte access */
|
|
|
|
memset(oobbuf, 0xff, mtd->oobsize);
|
|
|
|
if (ops->mode == MTD_OOB_AUTO)
|
|
|
|
onenand_fill_auto_oob(mtd, oobbuf, oob, oobcolumn, thisooblen);
|
|
|
|
else
|
|
|
|
memcpy(oobbuf + oobcolumn, oob, thisooblen);
|
|
|
|
|
|
|
|
oobwritten += thisooblen;
|
|
|
|
oob += thisooblen;
|
|
|
|
oobcolumn = 0;
|
|
|
|
} else
|
|
|
|
oobbuf = (u_char *) ffchars;
|
|
|
|
|
|
|
|
this->write_bufferram(mtd, ONENAND_SPARERAM, oobbuf, 0, mtd->oobsize);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2006-05-23 05:18:05 +08:00
|
|
|
this->command(mtd, ONENAND_CMD_PROG, to, mtd->writesize);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-02-07 09:55:23 +08:00
|
|
|
ret = this->wait(mtd, FL_WRITING);
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
/* In partial page write we don't update bufferram */
|
2007-02-07 09:55:23 +08:00
|
|
|
onenand_update_bufferram(mtd, to, !ret && !subpage);
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (ONENAND_IS_2PLANE(this)) {
|
|
|
|
ONENAND_SET_BUFFERRAM1(this);
|
|
|
|
onenand_update_bufferram(mtd, to + this->writesize, !ret && !subpage);
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
if (ret) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: write filaed %d\n", ret);
|
2006-12-22 15:21:54 +08:00
|
|
|
break;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Only check verify write turn on */
|
2007-01-25 13:06:33 +08:00
|
|
|
ret = onenand_verify(mtd, (u_char *) wbuf, to, thislen);
|
2005-07-11 18:41:53 +08:00
|
|
|
if (ret) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_ops_nolock: verify failed %d\n", ret);
|
2006-12-22 15:21:54 +08:00
|
|
|
break;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
written += thislen;
|
2007-02-07 09:55:23 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
if (written == len)
|
|
|
|
break;
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
column = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
to += thislen;
|
|
|
|
buf += thislen;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Deselect and wake up anyone waiting on the device */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
2007-09-06 09:06:12 +08:00
|
|
|
ops->retlen = written;
|
2005-11-07 19:15:51 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
2007-09-22 00:35:21 +08:00
|
|
|
* onenand_write_oob_nolock - [Internal] OneNAND write out-of-band
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
|
|
|
* @param len number of bytes to write
|
|
|
|
* @param retlen pointer to variable to store the number of written bytes
|
|
|
|
* @param buf the data to write
|
2007-01-31 23:19:28 +08:00
|
|
|
* @param mode operation mode
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
|
|
|
* OneNAND write out-of-band
|
|
|
|
*/
|
2007-09-22 00:35:21 +08:00
|
|
|
static int onenand_write_oob_nolock(struct mtd_info *mtd, loff_t to,
|
|
|
|
struct mtd_oob_ops *ops)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-01-31 23:19:28 +08:00
|
|
|
int column, ret = 0, oobsize;
|
2005-07-11 18:41:53 +08:00
|
|
|
int written = 0;
|
2007-02-12 09:34:39 +08:00
|
|
|
u_char *oobbuf;
|
2007-08-30 08:36:05 +08:00
|
|
|
size_t len = ops->ooblen;
|
|
|
|
const u_char *buf = ops->oobbuf;
|
|
|
|
mtd_oob_mode_t mode = ops->mode;
|
|
|
|
|
|
|
|
to += ops->ooboffs;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_write_oob_nolock: to = 0x%08x, len = %i\n", (unsigned int) to, (int) len);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Initialize retlen, in case of early exit */
|
2007-08-30 08:36:05 +08:00
|
|
|
ops->oobretlen = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
if (mode == MTD_OOB_AUTO)
|
|
|
|
oobsize = this->ecclayout->oobavail;
|
|
|
|
else
|
|
|
|
oobsize = mtd->oobsize;
|
|
|
|
|
|
|
|
column = to & (mtd->oobsize - 1);
|
|
|
|
|
|
|
|
if (unlikely(column >= oobsize)) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: Attempted to start write outside oob\n");
|
2007-01-31 23:19:28 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2007-02-06 08:15:39 +08:00
|
|
|
/* For compatibility with NAND: Do not allow write past end of page */
|
2007-02-12 09:34:39 +08:00
|
|
|
if (unlikely(column + len > oobsize)) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: "
|
2007-02-06 08:15:39 +08:00
|
|
|
"Attempt to write past end of page\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
/* Do not allow reads past end of device */
|
|
|
|
if (unlikely(to >= mtd->size ||
|
|
|
|
column + len > ((mtd->size >> this->page_shift) -
|
|
|
|
(to >> this->page_shift)) * oobsize)) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: Attempted to write past end of device\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2007-03-09 09:08:11 +08:00
|
|
|
oobbuf = this->oob_buf;
|
2007-02-12 09:34:39 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Loop until all data write */
|
|
|
|
while (written < len) {
|
2007-01-31 23:19:28 +08:00
|
|
|
int thislen = min_t(int, oobsize, len - written);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2006-12-26 15:41:24 +08:00
|
|
|
cond_resched();
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
this->command(mtd, ONENAND_CMD_BUFFERRAM, to, mtd->oobsize);
|
|
|
|
|
2006-05-12 22:02:46 +08:00
|
|
|
/* We send data to spare ram with oobsize
|
|
|
|
* to prevent byte access */
|
2007-02-12 09:34:39 +08:00
|
|
|
memset(oobbuf, 0xff, mtd->oobsize);
|
2007-01-31 23:19:28 +08:00
|
|
|
if (mode == MTD_OOB_AUTO)
|
2007-02-12 09:34:39 +08:00
|
|
|
onenand_fill_auto_oob(mtd, oobbuf, buf, column, thislen);
|
2007-01-31 23:19:28 +08:00
|
|
|
else
|
2007-02-12 09:34:39 +08:00
|
|
|
memcpy(oobbuf + column, buf, thislen);
|
|
|
|
this->write_bufferram(mtd, ONENAND_SPARERAM, oobbuf, 0, mtd->oobsize);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_PROGOOB, to, mtd->oobsize);
|
|
|
|
|
|
|
|
onenand_update_bufferram(mtd, to, 0);
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (ONENAND_IS_2PLANE(this)) {
|
|
|
|
ONENAND_SET_BUFFERRAM1(this);
|
|
|
|
onenand_update_bufferram(mtd, to + this->writesize, 0);
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2006-05-12 22:02:41 +08:00
|
|
|
ret = this->wait(mtd, FL_WRITING);
|
|
|
|
if (ret) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: write failed %d\n", ret);
|
2007-02-02 08:39:21 +08:00
|
|
|
break;
|
2006-05-12 22:02:41 +08:00
|
|
|
}
|
|
|
|
|
2007-02-12 09:34:39 +08:00
|
|
|
ret = onenand_verify_oob(mtd, oobbuf, to);
|
2006-05-12 22:02:41 +08:00
|
|
|
if (ret) {
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_ERR "onenand_write_oob_nolock: verify failed %d\n", ret);
|
2007-02-02 08:39:21 +08:00
|
|
|
break;
|
2006-05-12 22:02:41 +08:00
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
written += thislen;
|
|
|
|
if (written == len)
|
|
|
|
break;
|
|
|
|
|
2007-01-31 23:19:28 +08:00
|
|
|
to += mtd->writesize;
|
2005-07-11 18:41:53 +08:00
|
|
|
buf += thislen;
|
2007-01-31 23:19:28 +08:00
|
|
|
column = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
2007-08-30 08:36:05 +08:00
|
|
|
ops->oobretlen = written;
|
2005-11-07 19:15:51 +08:00
|
|
|
|
2006-05-12 22:02:41 +08:00
|
|
|
return ret;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
2007-09-06 09:06:12 +08:00
|
|
|
/**
|
|
|
|
* onenand_write - [MTD Interface] write buffer to FLASH
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param to offset to write to
|
|
|
|
* @param len number of bytes to write
|
|
|
|
* @param retlen pointer to variable to store the number of written bytes
|
|
|
|
* @param buf the data to write
|
|
|
|
*
|
|
|
|
* Write with ECC
|
|
|
|
*/
|
|
|
|
static int onenand_write(struct mtd_info *mtd, loff_t to, size_t len,
|
|
|
|
size_t *retlen, const u_char *buf)
|
|
|
|
{
|
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.len = len,
|
|
|
|
.ooblen = 0,
|
|
|
|
.datbuf = (u_char *) buf,
|
|
|
|
.oobbuf = NULL,
|
|
|
|
};
|
|
|
|
int ret;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_WRITING);
|
|
|
|
ret = onenand_write_ops_nolock(mtd, to, &ops);
|
|
|
|
onenand_release_device(mtd);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
*retlen = ops.retlen;
|
2007-09-06 09:06:12 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2006-05-29 09:26:58 +08:00
|
|
|
/**
|
|
|
|
* onenand_write_oob - [MTD Interface] NAND write data and/or out-of-band
|
2007-02-15 08:36:39 +08:00
|
|
|
* @param mtd: MTD device structure
|
|
|
|
* @param to: offset to write
|
|
|
|
* @param ops: oob operation description structure
|
2006-05-29 09:26:58 +08:00
|
|
|
*/
|
|
|
|
static int onenand_write_oob(struct mtd_info *mtd, loff_t to,
|
|
|
|
struct mtd_oob_ops *ops)
|
|
|
|
{
|
2007-09-22 00:35:21 +08:00
|
|
|
int ret;
|
|
|
|
|
2007-02-02 08:22:21 +08:00
|
|
|
switch (ops->mode) {
|
2007-01-31 23:19:28 +08:00
|
|
|
case MTD_OOB_PLACE:
|
|
|
|
case MTD_OOB_AUTO:
|
|
|
|
break;
|
|
|
|
case MTD_OOB_RAW:
|
2007-02-02 08:22:21 +08:00
|
|
|
/* Not implemented yet */
|
2007-01-31 23:19:28 +08:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2007-09-06 09:06:12 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_WRITING);
|
2007-09-06 09:06:12 +08:00
|
|
|
if (ops->datbuf)
|
2007-09-22 00:35:21 +08:00
|
|
|
ret = onenand_write_ops_nolock(mtd, to, ops);
|
|
|
|
else
|
|
|
|
ret = onenand_write_oob_nolock(mtd, to, ops);
|
|
|
|
onenand_release_device(mtd);
|
2007-09-06 09:06:12 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
return ret;
|
2006-05-29 09:26:58 +08:00
|
|
|
}
|
|
|
|
|
2005-09-03 14:15:48 +08:00
|
|
|
/**
|
2007-09-22 00:35:21 +08:00
|
|
|
* onenand_block_isbad_nolock - [GENERIC] Check if a block is marked bad
|
2005-09-03 14:15:48 +08:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset from device start
|
|
|
|
* @param allowbbt 1, if its allowed to access the bbt area
|
|
|
|
*
|
|
|
|
* Check, if the block is bad. Either by reading the bad block table or
|
|
|
|
* calling of the scan function.
|
|
|
|
*/
|
2007-09-22 00:35:21 +08:00
|
|
|
static int onenand_block_isbad_nolock(struct mtd_info *mtd, loff_t ofs, int allowbbt)
|
2005-09-03 14:15:48 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct bbm_info *bbm = this->bbm;
|
|
|
|
|
|
|
|
/* Return info from the table */
|
|
|
|
return bbm->isbad_bbt(mtd, ofs, allowbbt);
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
|
|
|
* onenand_erase - [MTD Interface] erase block(s)
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param instr erase instruction
|
|
|
|
*
|
|
|
|
* Erase one ore more blocks
|
|
|
|
*/
|
|
|
|
static int onenand_erase(struct mtd_info *mtd, struct erase_info *instr)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned int block_size;
|
|
|
|
loff_t addr;
|
|
|
|
int len;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_erase: start = 0x%08x, len = %i\n", (unsigned int) instr->addr, (unsigned int) instr->len);
|
|
|
|
|
|
|
|
block_size = (1 << this->erase_shift);
|
|
|
|
|
|
|
|
/* Start address must align on block boundary */
|
|
|
|
if (unlikely(instr->addr & (block_size - 1))) {
|
2007-02-07 11:15:01 +08:00
|
|
|
printk(KERN_ERR "onenand_erase: Unaligned address\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Length must align on block boundary */
|
|
|
|
if (unlikely(instr->len & (block_size - 1))) {
|
2007-02-07 11:15:01 +08:00
|
|
|
printk(KERN_ERR "onenand_erase: Length not block aligned\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Do not allow erase past end of device */
|
|
|
|
if (unlikely((instr->len + instr->addr) > mtd->size)) {
|
2007-02-07 11:15:01 +08:00
|
|
|
printk(KERN_ERR "onenand_erase: Erase past end of device\n");
|
2005-07-11 18:41:53 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
instr->fail_addr = 0xffffffff;
|
|
|
|
|
|
|
|
/* Grab the lock and see if the device is available */
|
|
|
|
onenand_get_device(mtd, FL_ERASING);
|
|
|
|
|
|
|
|
/* Loop throught the pages */
|
|
|
|
len = instr->len;
|
|
|
|
addr = instr->addr;
|
|
|
|
|
|
|
|
instr->state = MTD_ERASING;
|
|
|
|
|
|
|
|
while (len) {
|
2006-12-26 15:41:24 +08:00
|
|
|
cond_resched();
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2005-09-03 14:15:48 +08:00
|
|
|
/* Check if we have a bad block, we do not erase bad blocks */
|
2007-09-22 00:35:21 +08:00
|
|
|
if (onenand_block_isbad_nolock(mtd, addr, 0)) {
|
2005-09-03 14:15:48 +08:00
|
|
|
printk (KERN_WARNING "onenand_erase: attempt to erase a bad block at addr 0x%08x\n", (unsigned int) addr);
|
|
|
|
instr->state = MTD_ERASE_FAILED;
|
|
|
|
goto erase_exit;
|
|
|
|
}
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
this->command(mtd, ONENAND_CMD_ERASE, addr, block_size);
|
|
|
|
|
2007-02-07 19:55:19 +08:00
|
|
|
onenand_invalidate_bufferram(mtd, addr, block_size);
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
ret = this->wait(mtd, FL_ERASING);
|
|
|
|
/* Check, if it is write protected */
|
|
|
|
if (ret) {
|
2007-02-07 11:15:01 +08:00
|
|
|
printk(KERN_ERR "onenand_erase: Failed erase, block %d\n", (unsigned) (addr >> this->erase_shift));
|
2005-07-11 18:41:53 +08:00
|
|
|
instr->state = MTD_ERASE_FAILED;
|
|
|
|
instr->fail_addr = addr;
|
|
|
|
goto erase_exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
len -= block_size;
|
|
|
|
addr += block_size;
|
|
|
|
}
|
|
|
|
|
|
|
|
instr->state = MTD_ERASE_DONE;
|
|
|
|
|
|
|
|
erase_exit:
|
|
|
|
|
|
|
|
ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
|
|
|
|
|
|
|
|
/* Deselect and wake up anyone waiting on the device */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
|
2007-10-12 15:34:01 +08:00
|
|
|
/* Do call back function */
|
|
|
|
if (!ret)
|
|
|
|
mtd_erase_callback(instr);
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_sync - [MTD Interface] sync
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* Sync is actually a wait for chip ready function
|
|
|
|
*/
|
|
|
|
static void onenand_sync(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
DEBUG(MTD_DEBUG_LEVEL3, "onenand_sync: called\n");
|
|
|
|
|
|
|
|
/* Grab the lock and see if the device is available */
|
|
|
|
onenand_get_device(mtd, FL_SYNCING);
|
|
|
|
|
|
|
|
/* Release it and go back */
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_block_isbad - [MTD Interface] Check whether the block at the given offset is bad
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
2005-09-03 14:15:48 +08:00
|
|
|
*
|
|
|
|
* Check whether the block is bad
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
|
|
|
static int onenand_block_isbad(struct mtd_info *mtd, loff_t ofs)
|
|
|
|
{
|
2007-09-22 00:35:21 +08:00
|
|
|
int ret;
|
|
|
|
|
2005-09-03 14:15:48 +08:00
|
|
|
/* Check for invalid offset */
|
|
|
|
if (ofs > mtd->size)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_READING);
|
|
|
|
ret = onenand_block_isbad_nolock(mtd, ofs, 0);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
return ret;
|
2005-09-03 14:15:48 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_default_block_markbad - [DEFAULT] mark a block bad
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset from device start
|
|
|
|
*
|
|
|
|
* This is the default implementation, which can be overridden by
|
|
|
|
* a hardware specific driver.
|
|
|
|
*/
|
|
|
|
static int onenand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
struct bbm_info *bbm = this->bbm;
|
|
|
|
u_char buf[2] = {0, 0};
|
2007-08-30 08:36:05 +08:00
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.mode = MTD_OOB_PLACE,
|
|
|
|
.ooblen = 2,
|
|
|
|
.oobbuf = buf,
|
|
|
|
.ooboffs = 0,
|
|
|
|
};
|
2005-09-03 14:15:48 +08:00
|
|
|
int block;
|
|
|
|
|
|
|
|
/* Get block number */
|
|
|
|
block = ((int) ofs) >> bbm->bbt_erase_shift;
|
|
|
|
if (bbm->bbt)
|
|
|
|
bbm->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
|
|
|
|
|
|
|
|
/* We write two bytes, so we dont have to mess with 16 bit access */
|
|
|
|
ofs += mtd->oobsize + (bbm->badblockpos & ~0x01);
|
2007-09-22 00:35:21 +08:00
|
|
|
return onenand_write_oob_nolock(mtd, ofs, &ops);
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_block_markbad - [MTD Interface] Mark the block at the given offset as bad
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
2005-09-03 14:15:48 +08:00
|
|
|
*
|
|
|
|
* Mark the block as bad
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
|
|
|
static int onenand_block_markbad(struct mtd_info *mtd, loff_t ofs)
|
|
|
|
{
|
2005-09-03 14:15:48 +08:00
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = onenand_block_isbad(mtd, ofs);
|
|
|
|
if (ret) {
|
|
|
|
/* If it was bad already, return success and do nothing */
|
|
|
|
if (ret > 0)
|
|
|
|
return 0;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_WRITING);
|
|
|
|
ret = this->block_markbad(mtd, ofs);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
return ret;
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2006-11-16 10:29:39 +08:00
|
|
|
* onenand_do_lock_cmd - [OneNAND Interface] Lock or unlock block(s)
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
2006-11-16 10:29:39 +08:00
|
|
|
* @param len number of bytes to lock or unlock
|
2007-02-15 08:36:39 +08:00
|
|
|
* @param cmd lock or unlock command
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
2006-11-16 10:29:39 +08:00
|
|
|
* Lock or unlock one or more blocks
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
2006-11-16 10:29:39 +08:00
|
|
|
static int onenand_do_lock_cmd(struct mtd_info *mtd, loff_t ofs, size_t len, int cmd)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int start, end, block, value, status;
|
2006-11-16 10:29:39 +08:00
|
|
|
int wp_status_mask;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
start = ofs >> this->erase_shift;
|
|
|
|
end = len >> this->erase_shift;
|
|
|
|
|
2006-11-16 10:29:39 +08:00
|
|
|
if (cmd == ONENAND_CMD_LOCK)
|
|
|
|
wp_status_mask = ONENAND_WP_LS;
|
|
|
|
else
|
|
|
|
wp_status_mask = ONENAND_WP_US;
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Continuous lock scheme */
|
2006-09-26 17:45:28 +08:00
|
|
|
if (this->options & ONENAND_HAS_CONT_LOCK) {
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Set start block address */
|
|
|
|
this->write_word(start, this->base + ONENAND_REG_START_BLOCK_ADDRESS);
|
|
|
|
/* Set end block address */
|
2006-09-26 17:45:28 +08:00
|
|
|
this->write_word(start + end - 1, this->base + ONENAND_REG_END_BLOCK_ADDRESS);
|
2006-11-16 10:29:39 +08:00
|
|
|
/* Write lock command */
|
|
|
|
this->command(mtd, cmd, 0, 0);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* There's no return value */
|
2006-11-16 10:29:39 +08:00
|
|
|
this->wait(mtd, FL_LOCKING);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Sanity check */
|
|
|
|
while (this->read_word(this->base + ONENAND_REG_CTRL_STATUS)
|
|
|
|
& ONENAND_CTRL_ONGO)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Check lock status */
|
|
|
|
status = this->read_word(this->base + ONENAND_REG_WP_STATUS);
|
2006-11-16 10:29:39 +08:00
|
|
|
if (!(status & wp_status_mask))
|
2005-07-11 18:41:53 +08:00
|
|
|
printk(KERN_ERR "wp status = 0x%x\n", status);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Block lock scheme */
|
2006-09-26 17:45:28 +08:00
|
|
|
for (block = start; block < start + end; block++) {
|
2005-12-16 10:17:29 +08:00
|
|
|
/* Set block address */
|
|
|
|
value = onenand_block_address(this, block);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS1);
|
|
|
|
/* Select DataRAM for DDP */
|
|
|
|
value = onenand_bufferram_address(this, block);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS2);
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Set start block address */
|
|
|
|
this->write_word(block, this->base + ONENAND_REG_START_BLOCK_ADDRESS);
|
2006-11-16 10:29:39 +08:00
|
|
|
/* Write lock command */
|
|
|
|
this->command(mtd, cmd, 0, 0);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* There's no return value */
|
2006-11-16 10:29:39 +08:00
|
|
|
this->wait(mtd, FL_LOCKING);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Sanity check */
|
|
|
|
while (this->read_word(this->base + ONENAND_REG_CTRL_STATUS)
|
|
|
|
& ONENAND_CTRL_ONGO)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Check lock status */
|
|
|
|
status = this->read_word(this->base + ONENAND_REG_WP_STATUS);
|
2006-11-16 10:29:39 +08:00
|
|
|
if (!(status & wp_status_mask))
|
2005-07-11 18:41:53 +08:00
|
|
|
printk(KERN_ERR "block = %d, wp status = 0x%x\n", block, status);
|
|
|
|
}
|
2005-11-07 19:15:51 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-11-16 10:29:39 +08:00
|
|
|
/**
|
|
|
|
* onenand_lock - [MTD Interface] Lock block(s)
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
|
|
|
* @param len number of bytes to unlock
|
|
|
|
*
|
|
|
|
* Lock one or more blocks
|
|
|
|
*/
|
|
|
|
static int onenand_lock(struct mtd_info *mtd, loff_t ofs, size_t len)
|
|
|
|
{
|
2007-10-12 15:19:26 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_LOCKING);
|
|
|
|
ret = onenand_do_lock_cmd(mtd, ofs, len, ONENAND_CMD_LOCK);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
return ret;
|
2006-11-16 10:29:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_unlock - [MTD Interface] Unlock block(s)
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param ofs offset relative to mtd start
|
|
|
|
* @param len number of bytes to unlock
|
|
|
|
*
|
|
|
|
* Unlock one or more blocks
|
|
|
|
*/
|
|
|
|
static int onenand_unlock(struct mtd_info *mtd, loff_t ofs, size_t len)
|
|
|
|
{
|
2007-10-12 15:19:26 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
onenand_get_device(mtd, FL_LOCKING);
|
|
|
|
ret = onenand_do_lock_cmd(mtd, ofs, len, ONENAND_CMD_UNLOCK);
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
return ret;
|
2006-11-16 10:29:39 +08:00
|
|
|
}
|
|
|
|
|
2006-09-26 17:45:28 +08:00
|
|
|
/**
|
|
|
|
* onenand_check_lock_status - [OneNAND Interface] Check lock status
|
|
|
|
* @param this onenand chip data structure
|
|
|
|
*
|
|
|
|
* Check lock status
|
|
|
|
*/
|
|
|
|
static void onenand_check_lock_status(struct onenand_chip *this)
|
|
|
|
{
|
|
|
|
unsigned int value, block, status;
|
|
|
|
unsigned int end;
|
|
|
|
|
|
|
|
end = this->chipsize >> this->erase_shift;
|
|
|
|
for (block = 0; block < end; block++) {
|
|
|
|
/* Set block address */
|
|
|
|
value = onenand_block_address(this, block);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS1);
|
|
|
|
/* Select DataRAM for DDP */
|
|
|
|
value = onenand_bufferram_address(this, block);
|
|
|
|
this->write_word(value, this->base + ONENAND_REG_START_ADDRESS2);
|
|
|
|
/* Set start block address */
|
|
|
|
this->write_word(block, this->base + ONENAND_REG_START_BLOCK_ADDRESS);
|
|
|
|
|
|
|
|
/* Check lock status */
|
|
|
|
status = this->read_word(this->base + ONENAND_REG_WP_STATUS);
|
|
|
|
if (!(status & ONENAND_WP_US))
|
|
|
|
printk(KERN_ERR "block = %d, wp status = 0x%x\n", block, status);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_unlock_all - [OneNAND Interface] unlock all blocks
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* Unlock all blocks
|
|
|
|
*/
|
|
|
|
static int onenand_unlock_all(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
if (this->options & ONENAND_HAS_UNLOCK_ALL) {
|
2007-01-12 04:45:34 +08:00
|
|
|
/* Set start block address */
|
|
|
|
this->write_word(0, this->base + ONENAND_REG_START_BLOCK_ADDRESS);
|
2006-09-26 17:45:28 +08:00
|
|
|
/* Write unlock command */
|
|
|
|
this->command(mtd, ONENAND_CMD_UNLOCK_ALL, 0, 0);
|
|
|
|
|
|
|
|
/* There's no return value */
|
2006-11-16 10:29:39 +08:00
|
|
|
this->wait(mtd, FL_LOCKING);
|
2006-09-26 17:45:28 +08:00
|
|
|
|
|
|
|
/* Sanity check */
|
|
|
|
while (this->read_word(this->base + ONENAND_REG_CTRL_STATUS)
|
|
|
|
& ONENAND_CTRL_ONGO)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Workaround for all block unlock in DDP */
|
2007-01-15 16:09:14 +08:00
|
|
|
if (ONENAND_IS_DDP(this)) {
|
2006-09-26 17:45:28 +08:00
|
|
|
/* 1st block on another chip */
|
2007-01-12 04:45:34 +08:00
|
|
|
loff_t ofs = this->chipsize >> 1;
|
|
|
|
size_t len = mtd->erasesize;
|
2006-09-26 17:45:28 +08:00
|
|
|
|
2007-10-12 15:19:26 +08:00
|
|
|
onenand_do_lock_cmd(mtd, ofs, len, ONENAND_CMD_UNLOCK);
|
2006-09-26 17:45:28 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
onenand_check_lock_status(this);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-10-12 15:19:26 +08:00
|
|
|
onenand_do_lock_cmd(mtd, 0x0, this->chipsize, ONENAND_CMD_UNLOCK);
|
2006-09-26 17:45:28 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-05-12 22:03:07 +08:00
|
|
|
#ifdef CONFIG_MTD_ONENAND_OTP
|
|
|
|
|
|
|
|
/* Interal OTP operation */
|
|
|
|
typedef int (*otp_op_t)(struct mtd_info *mtd, loff_t form, size_t len,
|
|
|
|
size_t *retlen, u_char *buf);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* do_otp_read - [DEFAULT] Read OTP block area
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to read
|
|
|
|
* @param len number of bytes to read
|
|
|
|
* @param retlen pointer to variable to store the number of readbytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
*
|
|
|
|
* Read OTP block area.
|
|
|
|
*/
|
|
|
|
static int do_otp_read(struct mtd_info *mtd, loff_t from, size_t len,
|
|
|
|
size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-09-22 00:35:21 +08:00
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.len = len,
|
|
|
|
.ooblen = 0,
|
|
|
|
.datbuf = buf,
|
|
|
|
.oobbuf = NULL,
|
|
|
|
};
|
2006-05-12 22:03:07 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Enter OTP access mode */
|
|
|
|
this->command(mtd, ONENAND_CMD_OTP_ACCESS, 0, 0);
|
|
|
|
this->wait(mtd, FL_OTPING);
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
ret = onenand_read_ops_nolock(mtd, from, &ops);
|
2006-05-12 22:03:07 +08:00
|
|
|
|
|
|
|
/* Exit OTP access mode */
|
|
|
|
this->command(mtd, ONENAND_CMD_RESET, 0, 0);
|
|
|
|
this->wait(mtd, FL_RESETING);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* do_otp_write - [DEFAULT] Write OTP block area
|
|
|
|
* @param mtd MTD device structure
|
2007-09-22 00:35:21 +08:00
|
|
|
* @param to The offset to write
|
2006-05-12 22:03:07 +08:00
|
|
|
* @param len number of bytes to write
|
|
|
|
* @param retlen pointer to variable to store the number of write bytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
*
|
|
|
|
* Write OTP block area.
|
|
|
|
*/
|
2007-09-22 00:35:21 +08:00
|
|
|
static int do_otp_write(struct mtd_info *mtd, loff_t to, size_t len,
|
2006-05-12 22:03:07 +08:00
|
|
|
size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned char *pbuf = buf;
|
|
|
|
int ret;
|
2007-09-22 00:35:21 +08:00
|
|
|
struct mtd_oob_ops ops;
|
2006-05-12 22:03:07 +08:00
|
|
|
|
|
|
|
/* Force buffer page aligned */
|
2006-05-23 05:18:05 +08:00
|
|
|
if (len < mtd->writesize) {
|
2006-05-12 22:03:07 +08:00
|
|
|
memcpy(this->page_buf, buf, len);
|
2006-05-23 05:18:05 +08:00
|
|
|
memset(this->page_buf + len, 0xff, mtd->writesize - len);
|
2006-05-12 22:03:07 +08:00
|
|
|
pbuf = this->page_buf;
|
2006-05-23 05:18:05 +08:00
|
|
|
len = mtd->writesize;
|
2006-05-12 22:03:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Enter OTP access mode */
|
|
|
|
this->command(mtd, ONENAND_CMD_OTP_ACCESS, 0, 0);
|
|
|
|
this->wait(mtd, FL_OTPING);
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
ops.len = len;
|
|
|
|
ops.ooblen = 0;
|
2007-10-10 12:48:14 +08:00
|
|
|
ops.datbuf = pbuf;
|
2007-09-22 00:35:21 +08:00
|
|
|
ops.oobbuf = NULL;
|
|
|
|
ret = onenand_write_ops_nolock(mtd, to, &ops);
|
|
|
|
*retlen = ops.retlen;
|
2006-05-12 22:03:07 +08:00
|
|
|
|
|
|
|
/* Exit OTP access mode */
|
|
|
|
this->command(mtd, ONENAND_CMD_RESET, 0, 0);
|
|
|
|
this->wait(mtd, FL_RESETING);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* do_otp_lock - [DEFAULT] Lock OTP block area
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to lock
|
|
|
|
* @param len number of bytes to lock
|
|
|
|
* @param retlen pointer to variable to store the number of lock bytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
*
|
|
|
|
* Lock OTP block area.
|
|
|
|
*/
|
|
|
|
static int do_otp_lock(struct mtd_info *mtd, loff_t from, size_t len,
|
|
|
|
size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2007-08-30 08:36:05 +08:00
|
|
|
struct mtd_oob_ops ops = {
|
|
|
|
.mode = MTD_OOB_PLACE,
|
|
|
|
.ooblen = len,
|
|
|
|
.oobbuf = buf,
|
|
|
|
.ooboffs = 0,
|
|
|
|
};
|
2006-05-12 22:03:07 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* Enter OTP access mode */
|
|
|
|
this->command(mtd, ONENAND_CMD_OTP_ACCESS, 0, 0);
|
|
|
|
this->wait(mtd, FL_OTPING);
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
ret = onenand_write_oob_nolock(mtd, from, &ops);
|
2007-08-30 08:36:05 +08:00
|
|
|
|
|
|
|
*retlen = ops.oobretlen;
|
2006-05-12 22:03:07 +08:00
|
|
|
|
|
|
|
/* Exit OTP access mode */
|
|
|
|
this->command(mtd, ONENAND_CMD_RESET, 0, 0);
|
|
|
|
this->wait(mtd, FL_RESETING);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_otp_walk - [DEFAULT] Handle OTP operation
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to read/write
|
|
|
|
* @param len number of bytes to read/write
|
|
|
|
* @param retlen pointer to variable to store the number of read bytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
* @param action do given action
|
|
|
|
* @param mode specify user and factory
|
|
|
|
*
|
|
|
|
* Handle OTP operation.
|
|
|
|
*/
|
|
|
|
static int onenand_otp_walk(struct mtd_info *mtd, loff_t from, size_t len,
|
|
|
|
size_t *retlen, u_char *buf,
|
|
|
|
otp_op_t action, int mode)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
int otp_pages;
|
|
|
|
int density;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
*retlen = 0;
|
|
|
|
|
|
|
|
density = this->device_id >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
if (density < ONENAND_DEVICE_DENSITY_512Mb)
|
|
|
|
otp_pages = 20;
|
|
|
|
else
|
|
|
|
otp_pages = 10;
|
|
|
|
|
|
|
|
if (mode == MTD_OTP_FACTORY) {
|
2006-05-23 05:18:05 +08:00
|
|
|
from += mtd->writesize * otp_pages;
|
2006-05-12 22:03:07 +08:00
|
|
|
otp_pages = 64 - otp_pages;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check User/Factory boundary */
|
2006-05-23 05:18:05 +08:00
|
|
|
if (((mtd->writesize * otp_pages) - (from + len)) < 0)
|
2006-05-12 22:03:07 +08:00
|
|
|
return 0;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_get_device(mtd, FL_OTPING);
|
2006-05-12 22:03:07 +08:00
|
|
|
while (len > 0 && otp_pages > 0) {
|
|
|
|
if (!action) { /* OTP Info functions */
|
|
|
|
struct otp_info *otpinfo;
|
|
|
|
|
|
|
|
len -= sizeof(struct otp_info);
|
2007-09-22 00:35:21 +08:00
|
|
|
if (len <= 0) {
|
|
|
|
ret = -ENOSPC;
|
|
|
|
break;
|
|
|
|
}
|
2006-05-12 22:03:07 +08:00
|
|
|
|
|
|
|
otpinfo = (struct otp_info *) buf;
|
|
|
|
otpinfo->start = from;
|
2006-05-23 05:18:05 +08:00
|
|
|
otpinfo->length = mtd->writesize;
|
2006-05-12 22:03:07 +08:00
|
|
|
otpinfo->locked = 0;
|
|
|
|
|
2006-05-23 05:18:05 +08:00
|
|
|
from += mtd->writesize;
|
2006-05-12 22:03:07 +08:00
|
|
|
buf += sizeof(struct otp_info);
|
|
|
|
*retlen += sizeof(struct otp_info);
|
|
|
|
} else {
|
|
|
|
size_t tmp_retlen;
|
|
|
|
int size = len;
|
|
|
|
|
|
|
|
ret = action(mtd, from, len, &tmp_retlen, buf);
|
|
|
|
|
|
|
|
buf += size;
|
|
|
|
len -= size;
|
|
|
|
*retlen += size;
|
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
if (ret)
|
|
|
|
break;
|
2006-05-12 22:03:07 +08:00
|
|
|
}
|
|
|
|
otp_pages--;
|
|
|
|
}
|
2007-09-22 00:35:21 +08:00
|
|
|
onenand_release_device(mtd);
|
2006-05-12 22:03:07 +08:00
|
|
|
|
2007-09-22 00:35:21 +08:00
|
|
|
return ret;
|
2006-05-12 22:03:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_get_fact_prot_info - [MTD Interface] Read factory OTP info
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
* @param len number of bytes to read
|
|
|
|
*
|
|
|
|
* Read factory OTP info.
|
|
|
|
*/
|
|
|
|
static int onenand_get_fact_prot_info(struct mtd_info *mtd,
|
|
|
|
struct otp_info *buf, size_t len)
|
|
|
|
{
|
|
|
|
size_t retlen;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = onenand_otp_walk(mtd, 0, len, &retlen, (u_char *) buf, NULL, MTD_OTP_FACTORY);
|
|
|
|
|
|
|
|
return ret ? : retlen;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_fact_prot_reg - [MTD Interface] Read factory OTP area
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to read
|
|
|
|
* @param len number of bytes to read
|
|
|
|
* @param retlen pointer to variable to store the number of read bytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
*
|
|
|
|
* Read factory OTP area.
|
|
|
|
*/
|
|
|
|
static int onenand_read_fact_prot_reg(struct mtd_info *mtd, loff_t from,
|
|
|
|
size_t len, size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
return onenand_otp_walk(mtd, from, len, retlen, buf, do_otp_read, MTD_OTP_FACTORY);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_get_user_prot_info - [MTD Interface] Read user OTP info
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
* @param len number of bytes to read
|
|
|
|
*
|
|
|
|
* Read user OTP info.
|
|
|
|
*/
|
|
|
|
static int onenand_get_user_prot_info(struct mtd_info *mtd,
|
|
|
|
struct otp_info *buf, size_t len)
|
|
|
|
{
|
|
|
|
size_t retlen;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = onenand_otp_walk(mtd, 0, len, &retlen, (u_char *) buf, NULL, MTD_OTP_USER);
|
|
|
|
|
|
|
|
return ret ? : retlen;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_read_user_prot_reg - [MTD Interface] Read user OTP area
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to read
|
|
|
|
* @param len number of bytes to read
|
|
|
|
* @param retlen pointer to variable to store the number of read bytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
*
|
|
|
|
* Read user OTP area.
|
|
|
|
*/
|
|
|
|
static int onenand_read_user_prot_reg(struct mtd_info *mtd, loff_t from,
|
|
|
|
size_t len, size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
return onenand_otp_walk(mtd, from, len, retlen, buf, do_otp_read, MTD_OTP_USER);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_write_user_prot_reg - [MTD Interface] Write user OTP area
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to write
|
|
|
|
* @param len number of bytes to write
|
|
|
|
* @param retlen pointer to variable to store the number of write bytes
|
|
|
|
* @param buf the databuffer to put/get data
|
|
|
|
*
|
|
|
|
* Write user OTP area.
|
|
|
|
*/
|
|
|
|
static int onenand_write_user_prot_reg(struct mtd_info *mtd, loff_t from,
|
|
|
|
size_t len, size_t *retlen, u_char *buf)
|
|
|
|
{
|
|
|
|
return onenand_otp_walk(mtd, from, len, retlen, buf, do_otp_write, MTD_OTP_USER);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_lock_user_prot_reg - [MTD Interface] Lock user OTP area
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param from The offset to lock
|
|
|
|
* @param len number of bytes to unlock
|
|
|
|
*
|
|
|
|
* Write lock mark on spare area in page 0 in OTP block
|
|
|
|
*/
|
|
|
|
static int onenand_lock_user_prot_reg(struct mtd_info *mtd, loff_t from,
|
|
|
|
size_t len)
|
|
|
|
{
|
|
|
|
unsigned char oob_buf[64];
|
|
|
|
size_t retlen;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
memset(oob_buf, 0xff, mtd->oobsize);
|
|
|
|
/*
|
|
|
|
* Note: OTP lock operation
|
|
|
|
* OTP block : 0xXXFC
|
|
|
|
* 1st block : 0xXXF3 (If chip support)
|
|
|
|
* Both : 0xXXF0 (If chip support)
|
|
|
|
*/
|
|
|
|
oob_buf[ONENAND_OTP_LOCK_OFFSET] = 0xFC;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Write lock mark to 8th word of sector0 of page0 of the spare0.
|
|
|
|
* We write 16 bytes spare area instead of 2 bytes.
|
|
|
|
*/
|
|
|
|
from = 0;
|
|
|
|
len = 16;
|
|
|
|
|
|
|
|
ret = onenand_otp_walk(mtd, from, len, &retlen, oob_buf, do_otp_lock, MTD_OTP_USER);
|
|
|
|
|
|
|
|
return ret ? : retlen;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_MTD_ONENAND_OTP */
|
|
|
|
|
2006-09-26 17:45:28 +08:00
|
|
|
/**
|
2007-01-18 10:10:57 +08:00
|
|
|
* onenand_check_features - Check and set OneNAND features
|
2006-09-26 17:45:28 +08:00
|
|
|
* @param mtd MTD data structure
|
|
|
|
*
|
2007-01-18 10:10:57 +08:00
|
|
|
* Check and set OneNAND features
|
|
|
|
* - lock scheme
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
* - two plane
|
2006-09-26 17:45:28 +08:00
|
|
|
*/
|
2007-01-18 10:10:57 +08:00
|
|
|
static void onenand_check_features(struct mtd_info *mtd)
|
2006-09-26 17:45:28 +08:00
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
unsigned int density, process;
|
|
|
|
|
|
|
|
/* Lock scheme depends on density and process */
|
|
|
|
density = this->device_id >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
process = this->version_id >> ONENAND_VERSION_PROCESS_SHIFT;
|
|
|
|
|
|
|
|
/* Lock scheme */
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
switch (density) {
|
|
|
|
case ONENAND_DEVICE_DENSITY_4Gb:
|
|
|
|
this->options |= ONENAND_HAS_2PLANE;
|
|
|
|
|
|
|
|
case ONENAND_DEVICE_DENSITY_2Gb:
|
|
|
|
/* 2Gb DDP don't have 2 plane */
|
|
|
|
if (!ONENAND_IS_DDP(this))
|
|
|
|
this->options |= ONENAND_HAS_2PLANE;
|
|
|
|
this->options |= ONENAND_HAS_UNLOCK_ALL;
|
|
|
|
|
|
|
|
case ONENAND_DEVICE_DENSITY_1Gb:
|
2006-09-26 17:45:28 +08:00
|
|
|
/* A-Die has all block unlock */
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
if (process)
|
2006-09-26 17:45:28 +08:00
|
|
|
this->options |= ONENAND_HAS_UNLOCK_ALL;
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
/* Some OneNAND has continuous lock scheme */
|
|
|
|
if (!process)
|
2006-09-26 17:45:28 +08:00
|
|
|
this->options |= ONENAND_HAS_CONT_LOCK;
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
break;
|
2006-09-26 17:45:28 +08:00
|
|
|
}
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
|
|
|
|
if (this->options & ONENAND_HAS_CONT_LOCK)
|
|
|
|
printk(KERN_DEBUG "Lock scheme is Continuous Lock\n");
|
|
|
|
if (this->options & ONENAND_HAS_UNLOCK_ALL)
|
|
|
|
printk(KERN_DEBUG "Chip support all block unlock\n");
|
|
|
|
if (this->options & ONENAND_HAS_2PLANE)
|
|
|
|
printk(KERN_DEBUG "Chip has 2 plane\n");
|
2006-09-26 17:45:28 +08:00
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
2007-02-15 08:36:39 +08:00
|
|
|
* onenand_print_device_info - Print device & version ID
|
2005-07-11 18:41:53 +08:00
|
|
|
* @param device device ID
|
2007-02-15 08:36:39 +08:00
|
|
|
* @param version version ID
|
2005-07-11 18:41:53 +08:00
|
|
|
*
|
2007-02-15 08:36:39 +08:00
|
|
|
* Print device & version ID
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
2006-09-26 17:45:28 +08:00
|
|
|
static void onenand_print_device_info(int device, int version)
|
2005-07-11 18:41:53 +08:00
|
|
|
{
|
|
|
|
int vcc, demuxed, ddp, density;
|
|
|
|
|
|
|
|
vcc = device & ONENAND_DEVICE_VCC_MASK;
|
|
|
|
demuxed = device & ONENAND_DEVICE_IS_DEMUX;
|
|
|
|
ddp = device & ONENAND_DEVICE_IS_DDP;
|
|
|
|
density = device >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
printk(KERN_INFO "%sOneNAND%s %dMB %sV 16-bit (0x%02x)\n",
|
|
|
|
demuxed ? "" : "Muxed ",
|
|
|
|
ddp ? "(DDP)" : "",
|
|
|
|
(16 << density),
|
|
|
|
vcc ? "2.65/3.3" : "1.8",
|
|
|
|
device);
|
2007-09-22 00:35:21 +08:00
|
|
|
printk(KERN_INFO "OneNAND version = 0x%04x\n", version);
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct onenand_manufacturers onenand_manuf_ids[] = {
|
|
|
|
{ONENAND_MFR_SAMSUNG, "Samsung"},
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_check_maf - Check manufacturer ID
|
|
|
|
* @param manuf manufacturer ID
|
|
|
|
*
|
|
|
|
* Check manufacturer ID
|
|
|
|
*/
|
|
|
|
static int onenand_check_maf(int manuf)
|
|
|
|
{
|
2005-12-16 10:17:29 +08:00
|
|
|
int size = ARRAY_SIZE(onenand_manuf_ids);
|
|
|
|
char *name;
|
2005-07-11 18:41:53 +08:00
|
|
|
int i;
|
|
|
|
|
2005-12-16 10:17:29 +08:00
|
|
|
for (i = 0; i < size; i++)
|
2005-07-11 18:41:53 +08:00
|
|
|
if (manuf == onenand_manuf_ids[i].id)
|
|
|
|
break;
|
|
|
|
|
2005-12-16 10:17:29 +08:00
|
|
|
if (i < size)
|
|
|
|
name = onenand_manuf_ids[i].name;
|
|
|
|
else
|
|
|
|
name = "Unknown";
|
|
|
|
|
|
|
|
printk(KERN_DEBUG "OneNAND Manufacturer: %s (0x%0x)\n", name, manuf);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2005-12-16 10:17:29 +08:00
|
|
|
return (i == size);
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_probe - [OneNAND Interface] Probe the OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*
|
|
|
|
* OneNAND detection method:
|
2007-05-09 14:57:56 +08:00
|
|
|
* Compare the values from command with ones from register
|
2005-07-11 18:41:53 +08:00
|
|
|
*/
|
|
|
|
static int onenand_probe(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
2006-09-26 17:45:28 +08:00
|
|
|
int bram_maf_id, bram_dev_id, maf_id, dev_id, ver_id;
|
2005-07-11 18:41:53 +08:00
|
|
|
int density;
|
2006-09-26 07:53:28 +08:00
|
|
|
int syscfg;
|
|
|
|
|
|
|
|
/* Save system configuration 1 */
|
|
|
|
syscfg = this->read_word(this->base + ONENAND_REG_SYS_CFG1);
|
|
|
|
/* Clear Sync. Burst Read mode to read BootRAM */
|
|
|
|
this->write_word((syscfg & ~ONENAND_SYS_CFG1_SYNC_READ), this->base + ONENAND_REG_SYS_CFG1);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Send the command for reading device ID from BootRAM */
|
|
|
|
this->write_word(ONENAND_CMD_READID, this->base + ONENAND_BOOTRAM);
|
|
|
|
|
|
|
|
/* Read manufacturer and device IDs from BootRAM */
|
|
|
|
bram_maf_id = this->read_word(this->base + ONENAND_BOOTRAM + 0x0);
|
|
|
|
bram_dev_id = this->read_word(this->base + ONENAND_BOOTRAM + 0x2);
|
|
|
|
|
2006-09-26 07:53:28 +08:00
|
|
|
/* Reset OneNAND to read default register values */
|
|
|
|
this->write_word(ONENAND_CMD_RESET, this->base + ONENAND_BOOTRAM);
|
|
|
|
/* Wait reset */
|
|
|
|
this->wait(mtd, FL_RESETING);
|
|
|
|
|
|
|
|
/* Restore system configuration 1 */
|
|
|
|
this->write_word(syscfg, this->base + ONENAND_REG_SYS_CFG1);
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Check manufacturer ID */
|
|
|
|
if (onenand_check_maf(bram_maf_id))
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
/* Read manufacturer and device IDs from Register */
|
|
|
|
maf_id = this->read_word(this->base + ONENAND_REG_MANUFACTURER_ID);
|
|
|
|
dev_id = this->read_word(this->base + ONENAND_REG_DEVICE_ID);
|
2006-11-16 11:03:56 +08:00
|
|
|
ver_id = this->read_word(this->base + ONENAND_REG_VERSION_ID);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* Check OneNAND device */
|
|
|
|
if (maf_id != bram_maf_id || dev_id != bram_dev_id)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
/* Flash device information */
|
2006-09-26 17:45:28 +08:00
|
|
|
onenand_print_device_info(dev_id, ver_id);
|
2005-07-11 18:41:53 +08:00
|
|
|
this->device_id = dev_id;
|
2006-09-26 17:45:28 +08:00
|
|
|
this->version_id = ver_id;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
density = dev_id >> ONENAND_DEVICE_DENSITY_SHIFT;
|
|
|
|
this->chipsize = (16 << density) << 20;
|
2005-09-29 11:53:16 +08:00
|
|
|
/* Set density mask. it is used for DDP */
|
2007-01-15 16:09:14 +08:00
|
|
|
if (ONENAND_IS_DDP(this))
|
|
|
|
this->density_mask = (1 << (density + 6));
|
|
|
|
else
|
|
|
|
this->density_mask = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* OneNAND page size & block size */
|
|
|
|
/* The data buffer size is equal to page size */
|
2006-05-23 05:18:05 +08:00
|
|
|
mtd->writesize = this->read_word(this->base + ONENAND_REG_DATA_BUFFER_SIZE);
|
|
|
|
mtd->oobsize = mtd->writesize >> 5;
|
2007-01-31 13:25:21 +08:00
|
|
|
/* Pages per a block are always 64 in OneNAND */
|
2006-05-23 05:18:05 +08:00
|
|
|
mtd->erasesize = mtd->writesize << 6;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
this->erase_shift = ffs(mtd->erasesize) - 1;
|
2006-05-23 05:18:05 +08:00
|
|
|
this->page_shift = ffs(mtd->writesize) - 1;
|
2007-01-31 13:25:21 +08:00
|
|
|
this->page_mask = (1 << (this->erase_shift - this->page_shift)) - 1;
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
/* It's real page size */
|
|
|
|
this->writesize = mtd->writesize;
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
/* REVIST: Multichip handling */
|
|
|
|
|
|
|
|
mtd->size = this->chipsize;
|
|
|
|
|
2007-01-18 10:10:57 +08:00
|
|
|
/* Check OneNAND features */
|
|
|
|
onenand_check_features(mtd);
|
2005-11-07 19:15:51 +08:00
|
|
|
|
[MTD] [OneNAND] 2X program support
The 2X Program is an extension of Program Operation.
Since the device is equipped with two DataRAMs, and two-plane NAND Flash
memory array, these two component enables simultaneous program of 4KiB.
Plane1 has only even blocks such as block0, block2, block4 while Plane2
has only odd blocks such as block1, block3, block5.
So MTD regards it as 4KiB page size and 256KiB block size
Now the following chips support it. (KFXXX16Q2M)
Demux: KFG2G16Q2M, KFH4G16Q2M, KFW8G16Q2M,
Mux: KFM2G16Q2M, KFN4G16Q2M,
And more recent chips
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
Signed-off-by: David Woodhouse <dwmw2@infradead.org>
2007-06-30 12:57:49 +08:00
|
|
|
/*
|
|
|
|
* We emulate the 4KiB page and 256KiB erase block size
|
|
|
|
* But oobsize is still 64 bytes.
|
|
|
|
* It is only valid if you turn on 2X program support,
|
|
|
|
* Otherwise it will be ignored by compiler.
|
|
|
|
*/
|
|
|
|
if (ONENAND_IS_2PLANE(this)) {
|
|
|
|
mtd->writesize <<= 1;
|
|
|
|
mtd->erasesize <<= 1;
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-09-29 10:55:31 +08:00
|
|
|
/**
|
|
|
|
* onenand_suspend - [MTD Interface] Suspend the OneNAND flash
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*/
|
|
|
|
static int onenand_suspend(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
return onenand_get_device(mtd, FL_PM_SUSPENDED);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_resume - [MTD Interface] Resume the OneNAND flash
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*/
|
|
|
|
static void onenand_resume(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
if (this->state == FL_PM_SUSPENDED)
|
|
|
|
onenand_release_device(mtd);
|
|
|
|
else
|
|
|
|
printk(KERN_ERR "resume() called for the chip which is not"
|
|
|
|
"in suspended state\n");
|
|
|
|
}
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/**
|
|
|
|
* onenand_scan - [OneNAND Interface] Scan for the OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
* @param maxchips Number of chips to scan for
|
|
|
|
*
|
|
|
|
* This fills out all the not initialized function pointers
|
|
|
|
* with the defaults.
|
|
|
|
* The flash ID is read and the mtd/chip structures are
|
|
|
|
* filled with the appropriate values.
|
|
|
|
*/
|
|
|
|
int onenand_scan(struct mtd_info *mtd, int maxchips)
|
|
|
|
{
|
2007-01-31 23:19:28 +08:00
|
|
|
int i;
|
2005-07-11 18:41:53 +08:00
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
|
|
|
if (!this->read_word)
|
|
|
|
this->read_word = onenand_readw;
|
|
|
|
if (!this->write_word)
|
|
|
|
this->write_word = onenand_writew;
|
|
|
|
|
|
|
|
if (!this->command)
|
|
|
|
this->command = onenand_command;
|
|
|
|
if (!this->wait)
|
2006-11-16 10:23:48 +08:00
|
|
|
onenand_setup_wait(mtd);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
|
|
|
if (!this->read_bufferram)
|
|
|
|
this->read_bufferram = onenand_read_bufferram;
|
|
|
|
if (!this->write_bufferram)
|
|
|
|
this->write_bufferram = onenand_write_bufferram;
|
|
|
|
|
2005-09-03 14:15:48 +08:00
|
|
|
if (!this->block_markbad)
|
|
|
|
this->block_markbad = onenand_default_block_markbad;
|
|
|
|
if (!this->scan_bbt)
|
|
|
|
this->scan_bbt = onenand_default_bbt;
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
if (onenand_probe(mtd))
|
|
|
|
return -ENXIO;
|
|
|
|
|
2005-09-03 14:07:19 +08:00
|
|
|
/* Set Sync. Burst Read after probing */
|
|
|
|
if (this->mmcontrol) {
|
|
|
|
printk(KERN_INFO "OneNAND Sync. Burst Read support\n");
|
|
|
|
this->read_bufferram = onenand_sync_read_bufferram;
|
|
|
|
}
|
|
|
|
|
2005-12-16 10:17:29 +08:00
|
|
|
/* Allocate buffers, if necessary */
|
|
|
|
if (!this->page_buf) {
|
2007-03-09 09:08:11 +08:00
|
|
|
this->page_buf = kzalloc(mtd->writesize, GFP_KERNEL);
|
2005-12-16 10:17:29 +08:00
|
|
|
if (!this->page_buf) {
|
|
|
|
printk(KERN_ERR "onenand_scan(): Can't allocate page_buf\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
this->options |= ONENAND_PAGEBUF_ALLOC;
|
|
|
|
}
|
2007-03-09 09:08:11 +08:00
|
|
|
if (!this->oob_buf) {
|
|
|
|
this->oob_buf = kzalloc(mtd->oobsize, GFP_KERNEL);
|
|
|
|
if (!this->oob_buf) {
|
|
|
|
printk(KERN_ERR "onenand_scan(): Can't allocate oob_buf\n");
|
|
|
|
if (this->options & ONENAND_PAGEBUF_ALLOC) {
|
|
|
|
this->options &= ~ONENAND_PAGEBUF_ALLOC;
|
|
|
|
kfree(this->page_buf);
|
|
|
|
}
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
this->options |= ONENAND_OOBBUF_ALLOC;
|
|
|
|
}
|
2005-12-16 10:17:29 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
this->state = FL_READY;
|
|
|
|
init_waitqueue_head(&this->wq);
|
|
|
|
spin_lock_init(&this->chip_lock);
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
/*
|
|
|
|
* Allow subpage writes up to oobsize.
|
|
|
|
*/
|
2005-07-11 18:41:53 +08:00
|
|
|
switch (mtd->oobsize) {
|
|
|
|
case 64:
|
2006-05-28 04:16:10 +08:00
|
|
|
this->ecclayout = &onenand_oob_64;
|
2006-12-22 15:21:54 +08:00
|
|
|
mtd->subpage_sft = 2;
|
2005-07-11 18:41:53 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case 32:
|
2006-05-28 04:16:10 +08:00
|
|
|
this->ecclayout = &onenand_oob_32;
|
2006-12-22 15:21:54 +08:00
|
|
|
mtd->subpage_sft = 1;
|
2005-07-11 18:41:53 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
printk(KERN_WARNING "No OOB scheme defined for oobsize %d\n",
|
|
|
|
mtd->oobsize);
|
2006-12-22 15:21:54 +08:00
|
|
|
mtd->subpage_sft = 0;
|
2005-07-11 18:41:53 +08:00
|
|
|
/* To prevent kernel oops */
|
2006-05-28 04:16:10 +08:00
|
|
|
this->ecclayout = &onenand_oob_32;
|
2005-07-11 18:41:53 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2006-12-22 15:21:54 +08:00
|
|
|
this->subpagesize = mtd->writesize >> mtd->subpage_sft;
|
2007-01-31 23:19:28 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The number of bytes available for a client to place data into
|
|
|
|
* the out of band area
|
|
|
|
*/
|
|
|
|
this->ecclayout->oobavail = 0;
|
2007-03-23 09:19:52 +08:00
|
|
|
for (i = 0; i < MTD_MAX_OOBFREE_ENTRIES &&
|
|
|
|
this->ecclayout->oobfree[i].length; i++)
|
2007-01-31 23:19:28 +08:00
|
|
|
this->ecclayout->oobavail +=
|
|
|
|
this->ecclayout->oobfree[i].length;
|
2007-03-06 21:56:34 +08:00
|
|
|
mtd->oobavail = this->ecclayout->oobavail;
|
2007-01-31 23:19:28 +08:00
|
|
|
|
2006-05-28 04:16:10 +08:00
|
|
|
mtd->ecclayout = this->ecclayout;
|
2005-11-07 19:15:51 +08:00
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
/* Fill in remaining MTD driver data */
|
|
|
|
mtd->type = MTD_NANDFLASH;
|
2006-05-23 05:18:29 +08:00
|
|
|
mtd->flags = MTD_CAP_NANDFLASH;
|
2005-07-11 18:41:53 +08:00
|
|
|
mtd->erase = onenand_erase;
|
|
|
|
mtd->point = NULL;
|
|
|
|
mtd->unpoint = NULL;
|
|
|
|
mtd->read = onenand_read;
|
|
|
|
mtd->write = onenand_write;
|
|
|
|
mtd->read_oob = onenand_read_oob;
|
|
|
|
mtd->write_oob = onenand_write_oob;
|
2006-05-12 22:03:07 +08:00
|
|
|
#ifdef CONFIG_MTD_ONENAND_OTP
|
|
|
|
mtd->get_fact_prot_info = onenand_get_fact_prot_info;
|
|
|
|
mtd->read_fact_prot_reg = onenand_read_fact_prot_reg;
|
|
|
|
mtd->get_user_prot_info = onenand_get_user_prot_info;
|
|
|
|
mtd->read_user_prot_reg = onenand_read_user_prot_reg;
|
|
|
|
mtd->write_user_prot_reg = onenand_write_user_prot_reg;
|
|
|
|
mtd->lock_user_prot_reg = onenand_lock_user_prot_reg;
|
|
|
|
#endif
|
2005-07-11 18:41:53 +08:00
|
|
|
mtd->sync = onenand_sync;
|
2006-11-16 10:29:39 +08:00
|
|
|
mtd->lock = onenand_lock;
|
2005-07-11 18:41:53 +08:00
|
|
|
mtd->unlock = onenand_unlock;
|
2005-09-29 10:55:31 +08:00
|
|
|
mtd->suspend = onenand_suspend;
|
|
|
|
mtd->resume = onenand_resume;
|
2005-07-11 18:41:53 +08:00
|
|
|
mtd->block_isbad = onenand_block_isbad;
|
|
|
|
mtd->block_markbad = onenand_block_markbad;
|
|
|
|
mtd->owner = THIS_MODULE;
|
|
|
|
|
|
|
|
/* Unlock whole block */
|
2006-09-26 17:45:28 +08:00
|
|
|
onenand_unlock_all(mtd);
|
2005-07-11 18:41:53 +08:00
|
|
|
|
2005-09-03 14:15:48 +08:00
|
|
|
return this->scan_bbt(mtd);
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* onenand_release - [OneNAND Interface] Free resources held by the OneNAND device
|
|
|
|
* @param mtd MTD device structure
|
|
|
|
*/
|
|
|
|
void onenand_release(struct mtd_info *mtd)
|
|
|
|
{
|
2005-12-16 10:17:29 +08:00
|
|
|
struct onenand_chip *this = mtd->priv;
|
|
|
|
|
2005-07-11 18:41:53 +08:00
|
|
|
#ifdef CONFIG_MTD_PARTITIONS
|
|
|
|
/* Deregister partitions */
|
|
|
|
del_mtd_partitions (mtd);
|
|
|
|
#endif
|
|
|
|
/* Deregister the device */
|
|
|
|
del_mtd_device (mtd);
|
2005-12-16 10:17:29 +08:00
|
|
|
|
|
|
|
/* Free bad block table memory, if allocated */
|
2007-01-22 16:01:01 +08:00
|
|
|
if (this->bbm) {
|
|
|
|
struct bbm_info *bbm = this->bbm;
|
|
|
|
kfree(bbm->bbt);
|
2005-12-16 10:17:29 +08:00
|
|
|
kfree(this->bbm);
|
2007-01-22 16:01:01 +08:00
|
|
|
}
|
2007-03-09 09:08:11 +08:00
|
|
|
/* Buffers allocated by onenand_scan */
|
2005-12-16 10:17:29 +08:00
|
|
|
if (this->options & ONENAND_PAGEBUF_ALLOC)
|
|
|
|
kfree(this->page_buf);
|
2007-03-09 09:08:11 +08:00
|
|
|
if (this->options & ONENAND_OOBBUF_ALLOC)
|
|
|
|
kfree(this->oob_buf);
|
2005-07-11 18:41:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
EXPORT_SYMBOL_GPL(onenand_scan);
|
|
|
|
EXPORT_SYMBOL_GPL(onenand_release);
|
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_AUTHOR("Kyungmin Park <kyungmin.park@samsung.com>");
|
|
|
|
MODULE_DESCRIPTION("Generic OneNAND flash driver code");
|