2005-04-17 06:20:36 +08:00
|
|
|
/*
|
2008-08-05 23:14:15 +08:00
|
|
|
* arch/arm/plat-omap/include/mach/mcbsp.h
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* Defines for Multi-Channel Buffered Serial Port
|
|
|
|
*
|
|
|
|
* Copyright (C) 2002 RidgeRun, Inc.
|
|
|
|
* Author: Steve Johnson
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#ifndef __ASM_ARCH_OMAP_MCBSP_H
|
|
|
|
#define __ASM_ARCH_OMAP_MCBSP_H
|
|
|
|
|
2008-07-03 17:24:39 +08:00
|
|
|
#include <linux/spinlock.h>
|
2011-09-26 15:45:46 +08:00
|
|
|
#include <linux/clk.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2010-03-18 04:15:21 +08:00
|
|
|
/* macro for building platform_device for McBSP ports */
|
|
|
|
#define OMAP_MCBSP_PLATFORM_DEVICE(port_nr) \
|
|
|
|
static struct platform_device omap_mcbsp##port_nr = { \
|
|
|
|
.name = "omap-mcbsp-dai", \
|
2011-07-01 16:52:27 +08:00
|
|
|
.id = port_nr - 1, \
|
2010-03-18 04:15:21 +08:00
|
|
|
}
|
|
|
|
|
2011-02-25 04:51:46 +08:00
|
|
|
#define MCBSP_CONFIG_TYPE2 0x2
|
2011-02-24 17:46:49 +08:00
|
|
|
#define MCBSP_CONFIG_TYPE3 0x3
|
2011-02-24 17:46:50 +08:00
|
|
|
#define MCBSP_CONFIG_TYPE4 0x4
|
2011-02-25 04:51:46 +08:00
|
|
|
|
2011-09-26 15:45:39 +08:00
|
|
|
/* McBSP register numbers. Register address offset = num * reg_step */
|
|
|
|
enum {
|
|
|
|
/* Common registers */
|
|
|
|
OMAP_MCBSP_REG_SPCR2 = 4,
|
|
|
|
OMAP_MCBSP_REG_SPCR1,
|
|
|
|
OMAP_MCBSP_REG_RCR2,
|
|
|
|
OMAP_MCBSP_REG_RCR1,
|
|
|
|
OMAP_MCBSP_REG_XCR2,
|
|
|
|
OMAP_MCBSP_REG_XCR1,
|
|
|
|
OMAP_MCBSP_REG_SRGR2,
|
|
|
|
OMAP_MCBSP_REG_SRGR1,
|
|
|
|
OMAP_MCBSP_REG_MCR2,
|
|
|
|
OMAP_MCBSP_REG_MCR1,
|
|
|
|
OMAP_MCBSP_REG_RCERA,
|
|
|
|
OMAP_MCBSP_REG_RCERB,
|
|
|
|
OMAP_MCBSP_REG_XCERA,
|
|
|
|
OMAP_MCBSP_REG_XCERB,
|
|
|
|
OMAP_MCBSP_REG_PCR0,
|
|
|
|
OMAP_MCBSP_REG_RCERC,
|
|
|
|
OMAP_MCBSP_REG_RCERD,
|
|
|
|
OMAP_MCBSP_REG_XCERC,
|
|
|
|
OMAP_MCBSP_REG_XCERD,
|
|
|
|
OMAP_MCBSP_REG_RCERE,
|
|
|
|
OMAP_MCBSP_REG_RCERF,
|
|
|
|
OMAP_MCBSP_REG_XCERE,
|
|
|
|
OMAP_MCBSP_REG_XCERF,
|
|
|
|
OMAP_MCBSP_REG_RCERG,
|
|
|
|
OMAP_MCBSP_REG_RCERH,
|
|
|
|
OMAP_MCBSP_REG_XCERG,
|
|
|
|
OMAP_MCBSP_REG_XCERH,
|
|
|
|
|
|
|
|
/* OMAP1-OMAP2420 registers */
|
|
|
|
OMAP_MCBSP_REG_DRR2 = 0,
|
|
|
|
OMAP_MCBSP_REG_DRR1,
|
|
|
|
OMAP_MCBSP_REG_DXR2,
|
|
|
|
OMAP_MCBSP_REG_DXR1,
|
|
|
|
|
|
|
|
/* OMAP2430 and onwards */
|
|
|
|
OMAP_MCBSP_REG_DRR = 0,
|
|
|
|
OMAP_MCBSP_REG_DXR = 2,
|
|
|
|
OMAP_MCBSP_REG_SYSCON = 35,
|
|
|
|
OMAP_MCBSP_REG_THRSH2,
|
|
|
|
OMAP_MCBSP_REG_THRSH1,
|
|
|
|
OMAP_MCBSP_REG_IRQST = 40,
|
|
|
|
OMAP_MCBSP_REG_IRQEN,
|
|
|
|
OMAP_MCBSP_REG_WAKEUPEN,
|
|
|
|
OMAP_MCBSP_REG_XCCR,
|
|
|
|
OMAP_MCBSP_REG_RCCR,
|
|
|
|
OMAP_MCBSP_REG_XBUFFSTAT,
|
|
|
|
OMAP_MCBSP_REG_RBUFFSTAT,
|
|
|
|
OMAP_MCBSP_REG_SSELCR,
|
|
|
|
};
|
2010-02-22 20:21:11 +08:00
|
|
|
|
2011-09-26 15:45:39 +08:00
|
|
|
/* OMAP3 sidetone control registers */
|
2010-02-22 20:21:11 +08:00
|
|
|
#define OMAP_ST_REG_REV 0x00
|
|
|
|
#define OMAP_ST_REG_SYSCONFIG 0x10
|
|
|
|
#define OMAP_ST_REG_IRQSTATUS 0x18
|
|
|
|
#define OMAP_ST_REG_IRQENABLE 0x1C
|
|
|
|
#define OMAP_ST_REG_SGAINCR 0x24
|
|
|
|
#define OMAP_ST_REG_SFIRCR 0x28
|
|
|
|
#define OMAP_ST_REG_SSELCR 0x2C
|
2006-04-03 00:46:27 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/************************** McBSP SPCR1 bit definitions ***********************/
|
|
|
|
#define RRST 0x0001
|
|
|
|
#define RRDY 0x0002
|
|
|
|
#define RFULL 0x0004
|
|
|
|
#define RSYNC_ERR 0x0008
|
|
|
|
#define RINTM(value) ((value)<<4) /* bits 4:5 */
|
|
|
|
#define ABIS 0x0040
|
|
|
|
#define DXENA 0x0080
|
|
|
|
#define CLKSTP(value) ((value)<<11) /* bits 11:12 */
|
|
|
|
#define RJUST(value) ((value)<<13) /* bits 13:14 */
|
2008-10-08 15:01:39 +08:00
|
|
|
#define ALB 0x8000
|
2005-04-17 06:20:36 +08:00
|
|
|
#define DLB 0x8000
|
|
|
|
|
|
|
|
/************************** McBSP SPCR2 bit definitions ***********************/
|
|
|
|
#define XRST 0x0001
|
|
|
|
#define XRDY 0x0002
|
|
|
|
#define XEMPTY 0x0004
|
|
|
|
#define XSYNC_ERR 0x0008
|
|
|
|
#define XINTM(value) ((value)<<4) /* bits 4:5 */
|
|
|
|
#define GRST 0x0040
|
|
|
|
#define FRST 0x0080
|
|
|
|
#define SOFT 0x0100
|
|
|
|
#define FREE 0x0200
|
|
|
|
|
|
|
|
/************************** McBSP PCR bit definitions *************************/
|
|
|
|
#define CLKRP 0x0001
|
|
|
|
#define CLKXP 0x0002
|
|
|
|
#define FSRP 0x0004
|
|
|
|
#define FSXP 0x0008
|
|
|
|
#define DR_STAT 0x0010
|
|
|
|
#define DX_STAT 0x0020
|
|
|
|
#define CLKS_STAT 0x0040
|
|
|
|
#define SCLKME 0x0080
|
|
|
|
#define CLKRM 0x0100
|
|
|
|
#define CLKXM 0x0200
|
|
|
|
#define FSRM 0x0400
|
|
|
|
#define FSXM 0x0800
|
|
|
|
#define RIOEN 0x1000
|
|
|
|
#define XIOEN 0x2000
|
|
|
|
#define IDLE_EN 0x4000
|
|
|
|
|
|
|
|
/************************** McBSP RCR1 bit definitions ************************/
|
|
|
|
#define RWDLEN1(value) ((value)<<5) /* Bits 5:7 */
|
|
|
|
#define RFRLEN1(value) ((value)<<8) /* Bits 8:14 */
|
|
|
|
|
|
|
|
/************************** McBSP XCR1 bit definitions ************************/
|
|
|
|
#define XWDLEN1(value) ((value)<<5) /* Bits 5:7 */
|
|
|
|
#define XFRLEN1(value) ((value)<<8) /* Bits 8:14 */
|
|
|
|
|
|
|
|
/*************************** McBSP RCR2 bit definitions ***********************/
|
|
|
|
#define RDATDLY(value) (value) /* Bits 0:1 */
|
|
|
|
#define RFIG 0x0004
|
|
|
|
#define RCOMPAND(value) ((value)<<3) /* Bits 3:4 */
|
|
|
|
#define RWDLEN2(value) ((value)<<5) /* Bits 5:7 */
|
|
|
|
#define RFRLEN2(value) ((value)<<8) /* Bits 8:14 */
|
|
|
|
#define RPHASE 0x8000
|
|
|
|
|
|
|
|
/*************************** McBSP XCR2 bit definitions ***********************/
|
|
|
|
#define XDATDLY(value) (value) /* Bits 0:1 */
|
|
|
|
#define XFIG 0x0004
|
|
|
|
#define XCOMPAND(value) ((value)<<3) /* Bits 3:4 */
|
|
|
|
#define XWDLEN2(value) ((value)<<5) /* Bits 5:7 */
|
|
|
|
#define XFRLEN2(value) ((value)<<8) /* Bits 8:14 */
|
|
|
|
#define XPHASE 0x8000
|
|
|
|
|
|
|
|
/************************* McBSP SRGR1 bit definitions ************************/
|
|
|
|
#define CLKGDV(value) (value) /* Bits 0:7 */
|
|
|
|
#define FWID(value) ((value)<<8) /* Bits 8:15 */
|
|
|
|
|
|
|
|
/************************* McBSP SRGR2 bit definitions ************************/
|
|
|
|
#define FPER(value) (value) /* Bits 0:11 */
|
|
|
|
#define FSGM 0x1000
|
|
|
|
#define CLKSM 0x2000
|
|
|
|
#define CLKSP 0x4000
|
|
|
|
#define GSYNC 0x8000
|
|
|
|
|
|
|
|
/************************* McBSP MCR1 bit definitions *************************/
|
|
|
|
#define RMCM 0x0001
|
|
|
|
#define RCBLK(value) ((value)<<2) /* Bits 2:4 */
|
|
|
|
#define RPABLK(value) ((value)<<5) /* Bits 5:6 */
|
|
|
|
#define RPBBLK(value) ((value)<<7) /* Bits 7:8 */
|
|
|
|
|
|
|
|
/************************* McBSP MCR2 bit definitions *************************/
|
|
|
|
#define XMCM(value) (value) /* Bits 0:1 */
|
|
|
|
#define XCBLK(value) ((value)<<2) /* Bits 2:4 */
|
|
|
|
#define XPABLK(value) ((value)<<5) /* Bits 5:6 */
|
|
|
|
#define XPBBLK(value) ((value)<<7) /* Bits 7:8 */
|
|
|
|
|
2008-10-08 15:01:39 +08:00
|
|
|
/*********************** McBSP XCCR bit definitions *************************/
|
2009-01-15 19:09:54 +08:00
|
|
|
#define EXTCLKGATE 0x8000
|
|
|
|
#define PPCONNECT 0x4000
|
|
|
|
#define DXENDLY(value) ((value)<<12) /* Bits 12:13 */
|
|
|
|
#define XFULL_CYCLE 0x0800
|
2008-10-08 15:01:39 +08:00
|
|
|
#define DILB 0x0020
|
|
|
|
#define XDMAEN 0x0008
|
|
|
|
#define XDISABLE 0x0001
|
|
|
|
|
|
|
|
/********************** McBSP RCCR bit definitions *************************/
|
2009-01-15 19:09:54 +08:00
|
|
|
#define RFULL_CYCLE 0x0800
|
2008-10-08 15:01:39 +08:00
|
|
|
#define RDMAEN 0x0008
|
|
|
|
#define RDISABLE 0x0001
|
|
|
|
|
|
|
|
/********************** McBSP SYSCONFIG bit definitions ********************/
|
2009-08-20 21:18:17 +08:00
|
|
|
#define CLOCKACTIVITY(value) ((value)<<8)
|
2009-08-20 21:18:15 +08:00
|
|
|
#define SIDLEMODE(value) ((value)<<3)
|
|
|
|
#define ENAWAKEUP 0x0004
|
2008-10-08 15:01:39 +08:00
|
|
|
#define SOFTRST 0x0002
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2010-02-22 20:21:11 +08:00
|
|
|
/********************** McBSP SSELCR bit definitions ***********************/
|
|
|
|
#define SIDETONEEN 0x0400
|
|
|
|
|
|
|
|
/********************** McBSP Sidetone SYSCONFIG bit definitions ***********/
|
|
|
|
#define ST_AUTOIDLE 0x0001
|
|
|
|
|
|
|
|
/********************** McBSP Sidetone SGAINCR bit definitions *************/
|
|
|
|
#define ST_CH1GAIN(value) ((value<<16)) /* Bits 16:31 */
|
|
|
|
#define ST_CH0GAIN(value) (value) /* Bits 0:15 */
|
|
|
|
|
|
|
|
/********************** McBSP Sidetone SFIRCR bit definitions **************/
|
|
|
|
#define ST_FIRCOEFF(value) (value) /* Bits 0:15 */
|
|
|
|
|
|
|
|
/********************** McBSP Sidetone SSELCR bit definitions **************/
|
|
|
|
#define ST_COEFFWRDONE 0x0004
|
|
|
|
#define ST_COEFFWREN 0x0002
|
|
|
|
#define ST_SIDETONEEN 0x0001
|
|
|
|
|
2009-08-20 21:18:14 +08:00
|
|
|
/********************** McBSP DMA operating modes **************************/
|
|
|
|
#define MCBSP_DMA_MODE_ELEMENT 0
|
|
|
|
#define MCBSP_DMA_MODE_THRESHOLD 1
|
|
|
|
#define MCBSP_DMA_MODE_FRAME 2
|
|
|
|
|
2009-08-20 21:18:15 +08:00
|
|
|
/********************** McBSP WAKEUPEN bit definitions *********************/
|
|
|
|
#define XEMPTYEOFEN 0x4000
|
|
|
|
#define XRDYEN 0x0400
|
|
|
|
#define XEOFEN 0x0200
|
|
|
|
#define XFSXEN 0x0100
|
|
|
|
#define XSYNCERREN 0x0080
|
|
|
|
#define RRDYEN 0x0008
|
|
|
|
#define REOFEN 0x0004
|
|
|
|
#define RFSREN 0x0002
|
|
|
|
#define RSYNCERREN 0x0001
|
|
|
|
|
OMAP: McBSP: implement McBSP CLKR and FSR signal muxing via mach-omap2/mcbsp.c
The OMAP ASoC McBSP code implemented CLKR and FSR signal muxing via
direct System Control Module writes on OMAP2+. This required the
omap_ctrl_{read,write}l() functions to be exported, which is against
policy: the only code that should call those functions directly is
OMAP core code, not device drivers. omap_ctrl_{read,write}*() are no
longer exported, so the driver no longer builds as a module.
Fix the pinmuxing part of the problem by removing calls to
omap_ctrl_{read,write}l() from the OMAP ASoC McBSP code and
implementing signal muxing functions in arch/arm/mach-omap2/mcbsp.c.
Due to the unfortunate way that McBSP support is implemented in ASoC
and the OMAP tree, these symbols must be exported for use by
sound/soc/omap/omap-mcbsp.c.
Going forward, the McBSP device driver should be moved from
arch/arm/*omap* into drivers/ or sound/soc/*, and the CPU DAI driver
should be implemented as a platform_driver as many other ASoC CPU DAI
drivers are. These two steps should resolve many of the layering
problems, which will rapidly reappear during a McBSP hwmod/PM runtime
conversion.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Liam Girdwood <lrg@slimlogic.co.uk>
Acked-by: Mark Brown <broonie@opensource.wolfsonmicro.com>
2010-10-09 01:40:19 +08:00
|
|
|
/* CLKR signal muxing options */
|
|
|
|
#define CLKR_SRC_CLKR 0
|
|
|
|
#define CLKR_SRC_CLKX 1
|
|
|
|
|
|
|
|
/* FSR signal muxing options */
|
|
|
|
#define FSR_SRC_FSR 0
|
|
|
|
#define FSR_SRC_FSX 1
|
|
|
|
|
2010-10-09 01:40:19 +08:00
|
|
|
/* McBSP functional clock sources */
|
2010-10-09 01:40:21 +08:00
|
|
|
#define MCBSP_CLKS_PRCM_SRC 0
|
|
|
|
#define MCBSP_CLKS_PAD_SRC 1
|
2010-10-09 01:40:19 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/* we don't do multichannel for now */
|
|
|
|
struct omap_mcbsp_reg_cfg {
|
|
|
|
u16 spcr2;
|
|
|
|
u16 spcr1;
|
|
|
|
u16 rcr2;
|
|
|
|
u16 rcr1;
|
|
|
|
u16 xcr2;
|
|
|
|
u16 xcr1;
|
|
|
|
u16 srgr2;
|
|
|
|
u16 srgr1;
|
|
|
|
u16 mcr2;
|
|
|
|
u16 mcr1;
|
|
|
|
u16 pcr0;
|
|
|
|
u16 rcerc;
|
|
|
|
u16 rcerd;
|
|
|
|
u16 xcerc;
|
|
|
|
u16 xcerd;
|
|
|
|
u16 rcere;
|
|
|
|
u16 rcerf;
|
|
|
|
u16 xcere;
|
|
|
|
u16 xcerf;
|
|
|
|
u16 rcerg;
|
|
|
|
u16 rcerh;
|
|
|
|
u16 xcerg;
|
|
|
|
u16 xcerh;
|
2009-01-15 19:09:54 +08:00
|
|
|
u16 xccr;
|
|
|
|
u16 rccr;
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
typedef enum {
|
|
|
|
OMAP_MCBSP_WORD_8 = 0,
|
|
|
|
OMAP_MCBSP_WORD_12,
|
|
|
|
OMAP_MCBSP_WORD_16,
|
|
|
|
OMAP_MCBSP_WORD_20,
|
|
|
|
OMAP_MCBSP_WORD_24,
|
|
|
|
OMAP_MCBSP_WORD_32,
|
|
|
|
} omap_mcbsp_word_length;
|
|
|
|
|
2008-07-03 17:24:39 +08:00
|
|
|
/* Platform specific configuration */
|
|
|
|
struct omap_mcbsp_ops {
|
|
|
|
void (*request)(unsigned int);
|
|
|
|
void (*free)(unsigned int);
|
|
|
|
};
|
|
|
|
|
|
|
|
struct omap_mcbsp_platform_data {
|
|
|
|
struct omap_mcbsp_ops *ops;
|
2011-02-24 17:46:52 +08:00
|
|
|
u16 buffer_size;
|
2011-09-26 15:45:39 +08:00
|
|
|
u8 reg_size;
|
|
|
|
u8 reg_step;
|
2011-09-26 15:45:40 +08:00
|
|
|
|
|
|
|
/* McBSP platform and instance specific features */
|
|
|
|
bool has_wakeup; /* Wakeup capability */
|
2011-09-26 15:45:41 +08:00
|
|
|
bool has_ccr; /* Transceiver has configuration control registers */
|
2011-09-26 15:45:44 +08:00
|
|
|
int (*enable_st_clock)(unsigned int, bool);
|
2011-09-26 15:45:48 +08:00
|
|
|
int (*set_clk_src)(struct device *dev, struct clk *clk, const char *src);
|
2011-09-26 15:45:49 +08:00
|
|
|
int (*mux_signal)(struct device *dev, const char *signal, const char *src);
|
2008-07-03 17:24:39 +08:00
|
|
|
};
|
|
|
|
|
2010-02-22 20:21:11 +08:00
|
|
|
struct omap_mcbsp_st_data {
|
|
|
|
void __iomem *io_base_st;
|
|
|
|
bool running;
|
|
|
|
bool enabled;
|
|
|
|
s16 taps[128]; /* Sidetone filter coefficients */
|
|
|
|
int nr_taps; /* Number of filter coefficients in use */
|
|
|
|
s16 ch0gain;
|
|
|
|
s16 ch1gain;
|
|
|
|
};
|
|
|
|
|
2008-07-03 17:24:39 +08:00
|
|
|
struct omap_mcbsp {
|
|
|
|
struct device *dev;
|
2008-09-04 06:46:18 +08:00
|
|
|
unsigned long phys_base;
|
2011-02-25 04:51:45 +08:00
|
|
|
unsigned long phys_dma_base;
|
2008-09-04 21:25:42 +08:00
|
|
|
void __iomem *io_base;
|
2008-07-03 17:24:39 +08:00
|
|
|
u8 id;
|
|
|
|
u8 free;
|
|
|
|
|
|
|
|
int rx_irq;
|
|
|
|
int tx_irq;
|
|
|
|
|
|
|
|
/* DMA stuff */
|
|
|
|
u8 dma_rx_sync;
|
|
|
|
u8 dma_tx_sync;
|
|
|
|
|
|
|
|
/* Protect the field .free, while checking if the mcbsp is in use */
|
|
|
|
spinlock_t lock;
|
|
|
|
struct omap_mcbsp_platform_data *pdata;
|
2009-01-23 18:26:46 +08:00
|
|
|
struct clk *fclk;
|
2010-02-22 20:21:11 +08:00
|
|
|
struct omap_mcbsp_st_data *st_data;
|
2009-08-20 21:18:14 +08:00
|
|
|
int dma_op_mode;
|
2009-08-20 21:18:11 +08:00
|
|
|
u16 max_tx_thres;
|
|
|
|
u16 max_rx_thres;
|
2010-02-16 02:03:33 +08:00
|
|
|
void *reg_cache;
|
2011-09-26 15:45:43 +08:00
|
|
|
int reg_cache_size;
|
2008-07-03 17:24:39 +08:00
|
|
|
};
|
2011-02-24 17:46:51 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_mcbsp_dev_attr - OMAP McBSP device attributes for omap_hwmod
|
|
|
|
* @sidetone: name of the sidetone device
|
|
|
|
*/
|
|
|
|
struct omap_mcbsp_dev_attr {
|
|
|
|
const char *sidetone;
|
|
|
|
};
|
|
|
|
|
2008-10-08 15:01:39 +08:00
|
|
|
extern struct omap_mcbsp **mcbsp_ptr;
|
2011-09-26 15:45:43 +08:00
|
|
|
extern int omap_mcbsp_count;
|
2008-07-03 17:24:39 +08:00
|
|
|
|
|
|
|
int omap_mcbsp_init(void);
|
2005-04-17 06:20:36 +08:00
|
|
|
void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg * config);
|
2009-08-20 21:18:10 +08:00
|
|
|
void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold);
|
|
|
|
void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold);
|
2009-08-20 21:18:11 +08:00
|
|
|
u16 omap_mcbsp_get_max_tx_threshold(unsigned int id);
|
|
|
|
u16 omap_mcbsp_get_max_rx_threshold(unsigned int id);
|
2010-06-03 12:39:32 +08:00
|
|
|
u16 omap_mcbsp_get_fifo_size(unsigned int id);
|
2010-03-03 21:08:08 +08:00
|
|
|
u16 omap_mcbsp_get_tx_delay(unsigned int id);
|
|
|
|
u16 omap_mcbsp_get_rx_delay(unsigned int id);
|
2009-08-20 21:18:14 +08:00
|
|
|
int omap_mcbsp_get_dma_op_mode(unsigned int id);
|
2005-04-17 06:20:36 +08:00
|
|
|
int omap_mcbsp_request(unsigned int id);
|
|
|
|
void omap_mcbsp_free(unsigned int id);
|
2009-08-07 14:59:47 +08:00
|
|
|
void omap_mcbsp_start(unsigned int id, int tx, int rx);
|
|
|
|
void omap_mcbsp_stop(unsigned int id, int tx, int rx);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2010-10-09 01:40:19 +08:00
|
|
|
/* McBSP functional clock source changing function */
|
|
|
|
extern int omap2_mcbsp_set_clks_src(u8 id, u8 fck_src_id);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
OMAP: McBSP: implement McBSP CLKR and FSR signal muxing via mach-omap2/mcbsp.c
The OMAP ASoC McBSP code implemented CLKR and FSR signal muxing via
direct System Control Module writes on OMAP2+. This required the
omap_ctrl_{read,write}l() functions to be exported, which is against
policy: the only code that should call those functions directly is
OMAP core code, not device drivers. omap_ctrl_{read,write}*() are no
longer exported, so the driver no longer builds as a module.
Fix the pinmuxing part of the problem by removing calls to
omap_ctrl_{read,write}l() from the OMAP ASoC McBSP code and
implementing signal muxing functions in arch/arm/mach-omap2/mcbsp.c.
Due to the unfortunate way that McBSP support is implemented in ASoC
and the OMAP tree, these symbols must be exported for use by
sound/soc/omap/omap-mcbsp.c.
Going forward, the McBSP device driver should be moved from
arch/arm/*omap* into drivers/ or sound/soc/*, and the CPU DAI driver
should be implemented as a platform_driver as many other ASoC CPU DAI
drivers are. These two steps should resolve many of the layering
problems, which will rapidly reappear during a McBSP hwmod/PM runtime
conversion.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Liam Girdwood <lrg@slimlogic.co.uk>
Acked-by: Mark Brown <broonie@opensource.wolfsonmicro.com>
2010-10-09 01:40:19 +08:00
|
|
|
/* McBSP signal muxing API */
|
|
|
|
void omap2_mcbsp1_mux_clkr_src(u8 mux);
|
|
|
|
void omap2_mcbsp1_mux_fsr_src(u8 mux);
|
|
|
|
|
2011-02-24 17:46:55 +08:00
|
|
|
int omap_mcbsp_dma_ch_params(unsigned int id, unsigned int stream);
|
|
|
|
int omap_mcbsp_dma_reg_params(unsigned int id, unsigned int stream);
|
|
|
|
|
2010-02-22 20:21:11 +08:00
|
|
|
/* Sidetone specific API */
|
|
|
|
int omap_st_set_chgain(unsigned int id, int channel, s16 chgain);
|
|
|
|
int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain);
|
|
|
|
int omap_st_enable(unsigned int id);
|
|
|
|
int omap_st_disable(unsigned int id);
|
|
|
|
int omap_st_is_enabled(unsigned int id);
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif
|