2013-01-18 17:42:16 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_ARC_ARCREGS_H
|
|
|
|
#define _ASM_ARC_ARCREGS_H
|
|
|
|
|
2013-01-18 17:42:18 +08:00
|
|
|
/* Build Configuration Registers */
|
2016-02-16 15:06:18 +08:00
|
|
|
#define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
|
|
|
|
#define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
|
2013-01-18 17:42:24 +08:00
|
|
|
#define ARC_REG_CRC_BCR 0x62
|
2013-01-18 17:42:18 +08:00
|
|
|
#define ARC_REG_VECBASE_BCR 0x68
|
2013-01-18 17:42:24 +08:00
|
|
|
#define ARC_REG_PERIBASE_BCR 0x69
|
2014-09-25 19:24:43 +08:00
|
|
|
#define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
|
|
|
|
#define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
#define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
|
2015-04-06 19:53:57 +08:00
|
|
|
#define ARC_REG_SLC_BCR 0xce
|
2016-02-16 15:06:18 +08:00
|
|
|
#define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
|
2013-01-18 17:42:24 +08:00
|
|
|
#define ARC_REG_TIMERS_BCR 0x75
|
2014-09-25 19:24:43 +08:00
|
|
|
#define ARC_REG_AP_BCR 0x76
|
2016-02-16 15:06:18 +08:00
|
|
|
#define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
|
2013-01-18 17:42:24 +08:00
|
|
|
#define ARC_REG_XY_MEM_BCR 0x79
|
|
|
|
#define ARC_REG_MAC_BCR 0x7a
|
|
|
|
#define ARC_REG_MUL_BCR 0x7b
|
|
|
|
#define ARC_REG_SWAP_BCR 0x7c
|
|
|
|
#define ARC_REG_NORM_BCR 0x7d
|
|
|
|
#define ARC_REG_MIXMAX_BCR 0x7e
|
|
|
|
#define ARC_REG_BARREL_BCR 0x7f
|
|
|
|
#define ARC_REG_D_UNCACH_BCR 0x6A
|
2014-09-25 19:24:43 +08:00
|
|
|
#define ARC_REG_BPU_BCR 0xc0
|
|
|
|
#define ARC_REG_ISA_CFG_BCR 0xc1
|
2015-03-08 16:48:21 +08:00
|
|
|
#define ARC_REG_RTT_BCR 0xF2
|
2015-03-06 16:38:20 +08:00
|
|
|
#define ARC_REG_IRQ_BCR 0xF3
|
2014-09-25 19:24:43 +08:00
|
|
|
#define ARC_REG_SMART_BCR 0xFF
|
2015-05-26 00:54:28 +08:00
|
|
|
#define ARC_REG_CLUSTER_BCR 0xcf
|
2016-02-16 15:06:18 +08:00
|
|
|
#define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
|
2013-01-18 17:42:18 +08:00
|
|
|
|
2013-01-18 17:42:16 +08:00
|
|
|
/* status32 Bits Positions */
|
|
|
|
#define STATUS_AE_BIT 5 /* Exception active */
|
|
|
|
#define STATUS_DE_BIT 6 /* PC is in delay slot */
|
|
|
|
#define STATUS_U_BIT 7 /* User/Kernel mode */
|
|
|
|
#define STATUS_L_BIT 12 /* Loop inhibit */
|
|
|
|
|
|
|
|
/* These masks correspond to the status word(STATUS_32) bits */
|
|
|
|
#define STATUS_AE_MASK (1<<STATUS_AE_BIT)
|
|
|
|
#define STATUS_DE_MASK (1<<STATUS_DE_BIT)
|
|
|
|
#define STATUS_U_MASK (1<<STATUS_U_BIT)
|
|
|
|
#define STATUS_L_MASK (1<<STATUS_L_BIT)
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
/*
|
|
|
|
* ECR: Exception Cause Reg bits-n-pieces
|
|
|
|
* [23:16] = Exception Vector
|
|
|
|
* [15: 8] = Exception Cause Code
|
|
|
|
* [ 7: 0] = Exception Parameters (for certain types only)
|
|
|
|
*/
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
#ifdef CONFIG_ISA_ARCOMPACT
|
2014-09-22 20:24:45 +08:00
|
|
|
#define ECR_V_MEM_ERR 0x01
|
2013-01-18 17:42:19 +08:00
|
|
|
#define ECR_V_INSN_ERR 0x02
|
|
|
|
#define ECR_V_MACH_CHK 0x20
|
|
|
|
#define ECR_V_ITLB_MISS 0x21
|
|
|
|
#define ECR_V_DTLB_MISS 0x22
|
|
|
|
#define ECR_V_PROTV 0x23
|
2013-06-11 21:26:54 +08:00
|
|
|
#define ECR_V_TRAP 0x25
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
#else
|
|
|
|
#define ECR_V_MEM_ERR 0x01
|
|
|
|
#define ECR_V_INSN_ERR 0x02
|
|
|
|
#define ECR_V_MACH_CHK 0x03
|
|
|
|
#define ECR_V_ITLB_MISS 0x04
|
|
|
|
#define ECR_V_DTLB_MISS 0x05
|
|
|
|
#define ECR_V_PROTV 0x06
|
|
|
|
#define ECR_V_TRAP 0x09
|
|
|
|
#endif
|
2013-01-18 17:42:19 +08:00
|
|
|
|
2014-09-22 20:24:45 +08:00
|
|
|
/* DTLB Miss and Protection Violation Cause Codes */
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
#define ECR_C_PROTV_INST_FETCH 0x00
|
|
|
|
#define ECR_C_PROTV_LOAD 0x01
|
|
|
|
#define ECR_C_PROTV_STORE 0x02
|
|
|
|
#define ECR_C_PROTV_XCHG 0x03
|
|
|
|
#define ECR_C_PROTV_MISALIG_DATA 0x04
|
|
|
|
|
2013-05-28 17:54:30 +08:00
|
|
|
#define ECR_C_BIT_PROTV_MISALIG_DATA 10
|
|
|
|
|
|
|
|
/* Machine Check Cause Code Values */
|
|
|
|
#define ECR_C_MCHK_DUP_TLB 0x01
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
/* DTLB Miss Exception Cause Code Values */
|
|
|
|
#define ECR_C_BIT_DTLB_LD_MISS 8
|
|
|
|
#define ECR_C_BIT_DTLB_ST_MISS 9
|
|
|
|
|
2013-01-18 17:42:16 +08:00
|
|
|
/* Auxiliary registers */
|
|
|
|
#define AUX_IDENTITY 4
|
|
|
|
#define AUX_INTR_VEC_BASE 0x25
|
2015-08-03 18:07:24 +08:00
|
|
|
#define AUX_NON_VOL 0x5e
|
2013-01-18 17:42:19 +08:00
|
|
|
|
2013-01-18 17:42:18 +08:00
|
|
|
/*
|
|
|
|
* Floating Pt Registers
|
|
|
|
* Status regs are read-only (build-time) so need not be saved/restored
|
|
|
|
*/
|
|
|
|
#define ARC_AUX_FP_STAT 0x300
|
|
|
|
#define ARC_AUX_DPFP_1L 0x301
|
|
|
|
#define ARC_AUX_DPFP_1H 0x302
|
|
|
|
#define ARC_AUX_DPFP_2L 0x303
|
|
|
|
#define ARC_AUX_DPFP_2H 0x304
|
|
|
|
#define ARC_AUX_DPFP_STAT 0x305
|
|
|
|
|
2013-01-18 17:42:16 +08:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
/*
|
|
|
|
******************************************************************
|
|
|
|
* Inline ASM macros to read/write AUX Regs
|
|
|
|
* Essentially invocation of lr/sr insns from "C"
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if 1
|
|
|
|
|
|
|
|
#define read_aux_reg(reg) __builtin_arc_lr(reg)
|
|
|
|
|
|
|
|
/* gcc builtin sr needs reg param to be long immediate */
|
|
|
|
#define write_aux_reg(reg_immed, val) \
|
2015-09-29 18:35:48 +08:00
|
|
|
__builtin_arc_sr((unsigned int)(val), reg_immed)
|
2013-01-18 17:42:16 +08:00
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
#define read_aux_reg(reg) \
|
|
|
|
({ \
|
|
|
|
unsigned int __ret; \
|
|
|
|
__asm__ __volatile__( \
|
|
|
|
" lr %0, [%1]" \
|
|
|
|
: "=r"(__ret) \
|
|
|
|
: "i"(reg)); \
|
|
|
|
__ret; \
|
|
|
|
})
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Aux Reg address is specified as long immediate by caller
|
|
|
|
* e.g.
|
|
|
|
* write_aux_reg(0x69, some_val);
|
|
|
|
* This generates tightest code.
|
|
|
|
*/
|
|
|
|
#define write_aux_reg(reg_imm, val) \
|
|
|
|
({ \
|
|
|
|
__asm__ __volatile__( \
|
|
|
|
" sr %0, [%1] \n" \
|
|
|
|
: \
|
|
|
|
: "ir"(val), "i"(reg_imm)); \
|
|
|
|
})
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Aux Reg address is specified in a variable
|
|
|
|
* * e.g.
|
|
|
|
* reg_num = 0x69
|
|
|
|
* write_aux_reg2(reg_num, some_val);
|
|
|
|
* This has to generate glue code to load the reg num from
|
|
|
|
* memory to a reg hence not recommended.
|
|
|
|
*/
|
|
|
|
#define write_aux_reg2(reg_in_var, val) \
|
|
|
|
({ \
|
|
|
|
unsigned int tmp; \
|
|
|
|
\
|
|
|
|
__asm__ __volatile__( \
|
|
|
|
" ld %0, [%2] \n\t" \
|
|
|
|
" sr %1, [%0] \n\t" \
|
|
|
|
: "=&r"(tmp) \
|
|
|
|
: "r"(val), "memory"(®_in_var)); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
#define READ_BCR(reg, into) \
|
|
|
|
{ \
|
|
|
|
unsigned int tmp; \
|
|
|
|
tmp = read_aux_reg(reg); \
|
|
|
|
if (sizeof(tmp) == sizeof(into)) { \
|
|
|
|
into = *((typeof(into) *)&tmp); \
|
|
|
|
} else { \
|
|
|
|
extern void bogus_undefined(void); \
|
|
|
|
bogus_undefined(); \
|
|
|
|
} \
|
|
|
|
}
|
|
|
|
|
2014-03-27 14:29:02 +08:00
|
|
|
#define WRITE_AUX(reg, into) \
|
2013-01-18 17:42:19 +08:00
|
|
|
{ \
|
|
|
|
unsigned int tmp; \
|
|
|
|
if (sizeof(tmp) == sizeof(into)) { \
|
2014-03-27 14:29:02 +08:00
|
|
|
tmp = (*(unsigned int *)&(into)); \
|
2013-01-18 17:42:19 +08:00
|
|
|
write_aux_reg(reg, tmp); \
|
|
|
|
} else { \
|
|
|
|
extern void bogus_undefined(void); \
|
|
|
|
bogus_undefined(); \
|
|
|
|
} \
|
|
|
|
}
|
|
|
|
|
2013-01-18 17:42:20 +08:00
|
|
|
/* Helpers */
|
|
|
|
#define TO_KB(bytes) ((bytes) >> 10)
|
|
|
|
#define TO_MB(bytes) (TO_KB(bytes) >> 10)
|
|
|
|
#define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
|
|
|
|
#define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
|
2013-01-18 17:42:19 +08:00
|
|
|
|
2013-01-18 17:42:18 +08:00
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
/*
|
|
|
|
***************************************************************
|
|
|
|
* Build Configuration Registers, with encoded hardware config
|
|
|
|
*/
|
2013-01-18 17:42:24 +08:00
|
|
|
struct bcr_identity {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int chip_id:16, cpu_id:8, family:8;
|
|
|
|
#else
|
|
|
|
unsigned int family:8, cpu_id:8, chip_id:16;
|
|
|
|
#endif
|
|
|
|
};
|
2013-01-18 17:42:19 +08:00
|
|
|
|
2014-09-25 19:24:43 +08:00
|
|
|
struct bcr_isa {
|
2013-01-18 17:42:24 +08:00
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
|
|
|
|
pad1:11, atomic1:1, ver:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#else
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
unsigned int ver:8, atomic1:1, pad1:11, be:1, atomic:1, unalign:1,
|
|
|
|
ldd:1, pad2:4, div_rem:4;
|
2013-01-18 17:42:24 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2014-09-25 19:24:43 +08:00
|
|
|
struct bcr_mpy {
|
2013-01-18 17:42:24 +08:00
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
2014-09-25 19:24:43 +08:00
|
|
|
unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#else
|
2014-09-25 19:24:43 +08:00
|
|
|
unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
struct bcr_extn_xymem {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
struct bcr_perip {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
2015-08-03 18:07:24 +08:00
|
|
|
unsigned int start:8, pad2:8, sz:8, ver:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#else
|
2015-08-03 18:07:24 +08:00
|
|
|
unsigned int ver:8, sz:8, pad2:8, start:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#endif
|
|
|
|
};
|
2014-09-25 19:24:43 +08:00
|
|
|
|
2016-02-16 15:06:18 +08:00
|
|
|
struct bcr_iccm_arcompact {
|
2013-01-18 17:42:24 +08:00
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int base:16, pad:5, sz:3, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, sz:3, pad:5, base:16;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2016-02-16 15:06:18 +08:00
|
|
|
struct bcr_iccm_arcv2 {
|
2013-01-18 17:42:24 +08:00
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
2016-02-16 15:06:18 +08:00
|
|
|
unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#else
|
2016-02-16 15:06:18 +08:00
|
|
|
unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
|
2013-01-18 17:42:24 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2016-02-16 15:06:18 +08:00
|
|
|
struct bcr_dccm_arcompact {
|
2013-01-18 17:42:24 +08:00
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int res:21, sz:3, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, sz:3, res:21;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2016-02-16 15:06:18 +08:00
|
|
|
struct bcr_dccm_arcv2 {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2014-09-25 19:24:43 +08:00
|
|
|
/* ARCompact: Both SP and DP FPU BCRs have same format */
|
|
|
|
struct bcr_fp_arcompact {
|
2013-01-18 17:42:24 +08:00
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int fast:1, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, fast:1;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
struct bcr_fp_arcv2 {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2014-09-25 19:24:43 +08:00
|
|
|
struct bcr_timer {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
unsigned int pad2:15, rtsc:1, pad1:5, rtc:1, t1:1, t0:1, ver:8;
|
2014-09-25 19:24:43 +08:00
|
|
|
#else
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
unsigned int ver:8, t0:1, t1:1, rtc:1, pad1:5, rtsc:1, pad2:15;
|
2014-09-25 19:24:43 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
struct bcr_bpu_arcompact {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
struct bcr_bpu_arcv2 {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2014-09-25 19:24:43 +08:00
|
|
|
struct bcr_generic {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
2016-02-16 15:06:18 +08:00
|
|
|
unsigned int info:24, ver:8;
|
2014-09-25 19:24:43 +08:00
|
|
|
#else
|
2016-02-16 15:06:18 +08:00
|
|
|
unsigned int ver:8, info:24;
|
2014-09-25 19:24:43 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
/*
|
|
|
|
*******************************************************************
|
|
|
|
* Generic structures to hold build configuration used at runtime
|
|
|
|
*/
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
struct cpuinfo_arc_mmu {
|
2015-10-02 21:54:20 +08:00
|
|
|
unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
|
2015-10-02 14:55:35 +08:00
|
|
|
unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
|
2013-01-18 17:42:19 +08:00
|
|
|
};
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
struct cpuinfo_arc_cache {
|
2015-04-06 19:53:57 +08:00
|
|
|
unsigned int sz_k:14, line_len:8, assoc:4, ver:4, alias:1, vipt:1;
|
2013-01-18 17:42:19 +08:00
|
|
|
};
|
|
|
|
|
2014-09-25 19:24:43 +08:00
|
|
|
struct cpuinfo_arc_bpu {
|
|
|
|
unsigned int ver, full, num_cache, num_pred;
|
|
|
|
};
|
|
|
|
|
2013-01-18 17:42:24 +08:00
|
|
|
struct cpuinfo_arc_ccm {
|
|
|
|
unsigned int base_addr, sz;
|
|
|
|
};
|
|
|
|
|
2013-01-18 17:42:19 +08:00
|
|
|
struct cpuinfo_arc {
|
2015-04-06 19:53:57 +08:00
|
|
|
struct cpuinfo_arc_cache icache, dcache, slc;
|
2013-01-18 17:42:19 +08:00
|
|
|
struct cpuinfo_arc_mmu mmu;
|
2014-09-25 19:24:43 +08:00
|
|
|
struct cpuinfo_arc_bpu bpu;
|
2013-01-18 17:42:24 +08:00
|
|
|
struct bcr_identity core;
|
2014-09-25 19:24:43 +08:00
|
|
|
struct bcr_isa isa;
|
2013-01-18 17:42:24 +08:00
|
|
|
unsigned int vec_base;
|
|
|
|
struct cpuinfo_arc_ccm iccm, dccm;
|
2014-09-25 19:24:43 +08:00
|
|
|
struct {
|
|
|
|
unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
|
|
|
|
fpu_sp:1, fpu_dp:1, pad2:6,
|
|
|
|
debug:1, ap:1, smart:1, rtt:1, pad3:4,
|
2016-01-22 17:50:18 +08:00
|
|
|
timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
|
2014-09-25 19:24:43 +08:00
|
|
|
} extn;
|
|
|
|
struct bcr_mpy extn_mpy;
|
2013-01-18 17:42:24 +08:00
|
|
|
struct bcr_extn_xymem extn_xymem;
|
2013-01-18 17:42:19 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
extern struct cpuinfo_arc cpuinfo_arc700[];
|
|
|
|
|
ARCv2: Support for ARCv2 ISA and HS38x cores
The notable features are:
- SMP configurations of upto 4 cores with coherency
- Optional L2 Cache and IO-Coherency
- Revised Interrupt Architecture (multiple priorites, reg banks,
auto stack switch, auto regfile save/restore)
- MMUv4 (PIPT dcache, Huge Pages)
- Instructions for
* 64bit load/store: LDD, STD
* Hardware assisted divide/remainder: DIV, REM
* Function prologue/epilogue: ENTER_S, LEAVE_S
* IRQ enable/disable: CLRI, SETI
* pop count: FFS, FLS
* SETcc, BMSKN, XBFU...
Signed-off-by: Vineet Gupta <vgupta@synopsys.com>
2013-05-13 21:00:41 +08:00
|
|
|
static inline int is_isa_arcv2(void)
|
|
|
|
{
|
|
|
|
return IS_ENABLED(CONFIG_ISA_ARCV2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int is_isa_arcompact(void)
|
|
|
|
{
|
|
|
|
return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_ISA_ARCOMPACT) && !defined(_CPU_DEFAULT_A7)
|
|
|
|
#error "Toolchain not configured for ARCompact builds"
|
|
|
|
#elif defined(CONFIG_ISA_ARCV2) && !defined(_CPU_DEFAULT_HS)
|
|
|
|
#error "Toolchain not configured for ARCv2 builds"
|
|
|
|
#endif
|
|
|
|
|
2013-01-18 17:42:16 +08:00
|
|
|
#endif /* __ASEMBLY__ */
|
|
|
|
|
|
|
|
#endif /* _ASM_ARC_ARCREGS_H */
|