2021-05-20 00:18:46 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
|
|
|
|
#ifndef __SOC_MEDIATEK_MT8365_MMSYS_H
|
|
|
|
#define __SOC_MEDIATEK_MT8365_MMSYS_H
|
|
|
|
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_OVL0_MOUT_EN 0xf3c
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_RDMA0_SOUT_SEL 0xf4c
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_DITHER0_MOUT_EN 0xf50
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_RDMA0_SEL_IN 0xf54
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_RDMA0_RSZ0_SEL_IN 0xf60
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_COLOR0_SEL_IN 0xf64
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_DSI0_SEL_IN 0xf68
|
2022-05-31 04:14:34 +08:00
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_RDMA1_SOUT_SEL 0xfd0
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_DPI0_SEL_IN 0xfd8
|
|
|
|
#define MT8365_DISP_REG_CONFIG_DISP_LVDS_SYS_CFG_00 0xfdc
|
2021-05-20 00:18:46 +08:00
|
|
|
|
|
|
|
#define MT8365_RDMA0_SOUT_COLOR0 0x1
|
|
|
|
#define MT8365_DITHER_MOUT_EN_DSI0 0x1
|
|
|
|
#define MT8365_DSI0_SEL_IN_DITHER 0x1
|
|
|
|
#define MT8365_RDMA0_SEL_IN_OVL0 0x0
|
|
|
|
#define MT8365_RDMA0_RSZ0_SEL_IN_RDMA0 0x0
|
|
|
|
#define MT8365_DISP_COLOR_SEL_IN_COLOR0 0x0
|
|
|
|
#define MT8365_OVL0_MOUT_PATH0_SEL BIT(0)
|
2022-05-31 04:14:34 +08:00
|
|
|
#define MT8365_RDMA1_SOUT_DPI0 0x1
|
|
|
|
#define MT8365_DPI0_SEL_IN_RDMA1 0x0
|
|
|
|
#define MT8365_LVDS_SYS_CFG_00_SEL_LVDS_PXL_CLK 0x1
|
|
|
|
#define MT8365_DPI0_SEL_IN_RDMA1 0x0
|
2021-05-20 00:18:46 +08:00
|
|
|
|
|
|
|
static const struct mtk_mmsys_routes mt8365_mmsys_routing_table[] = {
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_OVL0_MOUT_EN,
|
|
|
|
MT8365_OVL0_MOUT_PATH0_SEL, MT8365_OVL0_MOUT_PATH0_SEL
|
|
|
|
},
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_RDMA0_SEL_IN,
|
|
|
|
MT8365_RDMA0_SEL_IN_OVL0, MT8365_RDMA0_SEL_IN_OVL0
|
|
|
|
},
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_RDMA0, DDP_COMPONENT_COLOR0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_RDMA0_SOUT_SEL,
|
|
|
|
MT8365_RDMA0_SOUT_COLOR0, MT8365_RDMA0_SOUT_COLOR0
|
|
|
|
},
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_COLOR0, DDP_COMPONENT_CCORR,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_COLOR0_SEL_IN,
|
|
|
|
MT8365_DISP_COLOR_SEL_IN_COLOR0,MT8365_DISP_COLOR_SEL_IN_COLOR0
|
|
|
|
},
|
|
|
|
{
|
2022-04-19 17:41:41 +08:00
|
|
|
DDP_COMPONENT_DITHER0, DDP_COMPONENT_DSI0,
|
2021-05-20 00:18:46 +08:00
|
|
|
MT8365_DISP_REG_CONFIG_DISP_DITHER0_MOUT_EN,
|
|
|
|
MT8365_DITHER_MOUT_EN_DSI0, MT8365_DITHER_MOUT_EN_DSI0
|
|
|
|
},
|
|
|
|
{
|
2022-04-19 17:41:41 +08:00
|
|
|
DDP_COMPONENT_DITHER0, DDP_COMPONENT_DSI0,
|
2021-05-20 00:18:46 +08:00
|
|
|
MT8365_DISP_REG_CONFIG_DISP_DSI0_SEL_IN,
|
|
|
|
MT8365_DSI0_SEL_IN_DITHER, MT8365_DSI0_SEL_IN_DITHER
|
|
|
|
},
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_RDMA0, DDP_COMPONENT_COLOR0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_RDMA0_RSZ0_SEL_IN,
|
|
|
|
MT8365_RDMA0_RSZ0_SEL_IN_RDMA0, MT8365_RDMA0_RSZ0_SEL_IN_RDMA0
|
|
|
|
},
|
2022-05-31 04:14:34 +08:00
|
|
|
{
|
|
|
|
DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_LVDS_SYS_CFG_00,
|
|
|
|
MT8365_LVDS_SYS_CFG_00_SEL_LVDS_PXL_CLK, MT8365_LVDS_SYS_CFG_00_SEL_LVDS_PXL_CLK
|
|
|
|
},
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_DPI0_SEL_IN,
|
|
|
|
MT8365_DPI0_SEL_IN_RDMA1, MT8365_DPI0_SEL_IN_RDMA1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
DDP_COMPONENT_RDMA1, DDP_COMPONENT_DPI0,
|
|
|
|
MT8365_DISP_REG_CONFIG_DISP_RDMA1_SOUT_SEL,
|
|
|
|
MT8365_RDMA1_SOUT_DPI0, MT8365_RDMA1_SOUT_DPI0
|
|
|
|
},
|
2021-05-20 00:18:46 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
#endif /* __SOC_MEDIATEK_MT8365_MMSYS_H */
|