2019-05-20 15:19:02 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2011-04-22 18:04:31 +08:00
|
|
|
/*
|
|
|
|
* PTP 1588 clock using the IXP46X
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010 OMICRON electronics GmbH
|
|
|
|
*/
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/gpio.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
|
|
|
|
#include <linux/ptp_clock_kernel.h>
|
|
|
|
#include <mach/ixp46x_ts.h>
|
|
|
|
|
|
|
|
#define DRIVER "ptp_ixp46x"
|
|
|
|
#define N_EXT_TS 2
|
|
|
|
#define MASTER_GPIO 8
|
|
|
|
#define MASTER_IRQ 25
|
|
|
|
#define SLAVE_GPIO 7
|
|
|
|
#define SLAVE_IRQ 24
|
|
|
|
|
|
|
|
struct ixp_clock {
|
|
|
|
struct ixp46x_ts_regs *regs;
|
|
|
|
struct ptp_clock *ptp_clock;
|
|
|
|
struct ptp_clock_info caps;
|
|
|
|
int exts0_enabled;
|
|
|
|
int exts1_enabled;
|
|
|
|
};
|
|
|
|
|
|
|
|
DEFINE_SPINLOCK(register_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Register access functions
|
|
|
|
*/
|
|
|
|
|
|
|
|
static u64 ixp_systime_read(struct ixp46x_ts_regs *regs)
|
|
|
|
{
|
|
|
|
u64 ns;
|
|
|
|
u32 lo, hi;
|
|
|
|
|
|
|
|
lo = __raw_readl(®s->systime_lo);
|
|
|
|
hi = __raw_readl(®s->systime_hi);
|
|
|
|
|
|
|
|
ns = ((u64) hi) << 32;
|
|
|
|
ns |= lo;
|
|
|
|
ns <<= TICKS_NS_SHIFT;
|
|
|
|
|
|
|
|
return ns;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ixp_systime_write(struct ixp46x_ts_regs *regs, u64 ns)
|
|
|
|
{
|
|
|
|
u32 hi, lo;
|
|
|
|
|
|
|
|
ns >>= TICKS_NS_SHIFT;
|
|
|
|
hi = ns >> 32;
|
|
|
|
lo = ns & 0xffffffff;
|
|
|
|
|
|
|
|
__raw_writel(lo, ®s->systime_lo);
|
|
|
|
__raw_writel(hi, ®s->systime_hi);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Interrupt service routine
|
|
|
|
*/
|
|
|
|
|
|
|
|
static irqreturn_t isr(int irq, void *priv)
|
|
|
|
{
|
|
|
|
struct ixp_clock *ixp_clock = priv;
|
|
|
|
struct ixp46x_ts_regs *regs = ixp_clock->regs;
|
|
|
|
struct ptp_clock_event event;
|
|
|
|
u32 ack = 0, lo, hi, val;
|
|
|
|
|
|
|
|
val = __raw_readl(®s->event);
|
|
|
|
|
|
|
|
if (val & TSER_SNS) {
|
|
|
|
ack |= TSER_SNS;
|
|
|
|
if (ixp_clock->exts0_enabled) {
|
|
|
|
hi = __raw_readl(®s->asms_hi);
|
|
|
|
lo = __raw_readl(®s->asms_lo);
|
|
|
|
event.type = PTP_CLOCK_EXTTS;
|
|
|
|
event.index = 0;
|
|
|
|
event.timestamp = ((u64) hi) << 32;
|
|
|
|
event.timestamp |= lo;
|
|
|
|
event.timestamp <<= TICKS_NS_SHIFT;
|
|
|
|
ptp_clock_event(ixp_clock->ptp_clock, &event);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (val & TSER_SNM) {
|
|
|
|
ack |= TSER_SNM;
|
|
|
|
if (ixp_clock->exts1_enabled) {
|
|
|
|
hi = __raw_readl(®s->amms_hi);
|
|
|
|
lo = __raw_readl(®s->amms_lo);
|
|
|
|
event.type = PTP_CLOCK_EXTTS;
|
|
|
|
event.index = 1;
|
|
|
|
event.timestamp = ((u64) hi) << 32;
|
|
|
|
event.timestamp |= lo;
|
|
|
|
event.timestamp <<= TICKS_NS_SHIFT;
|
|
|
|
ptp_clock_event(ixp_clock->ptp_clock, &event);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (val & TTIPEND)
|
|
|
|
ack |= TTIPEND; /* this bit seems to be always set */
|
|
|
|
|
|
|
|
if (ack) {
|
|
|
|
__raw_writel(ack, ®s->event);
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
} else
|
|
|
|
return IRQ_NONE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PTP clock operations
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int ptp_ixp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
|
|
|
|
{
|
|
|
|
u64 adj;
|
|
|
|
u32 diff, addend;
|
|
|
|
int neg_adj = 0;
|
|
|
|
struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
|
|
|
|
struct ixp46x_ts_regs *regs = ixp_clock->regs;
|
|
|
|
|
|
|
|
if (ppb < 0) {
|
|
|
|
neg_adj = 1;
|
|
|
|
ppb = -ppb;
|
|
|
|
}
|
|
|
|
addend = DEFAULT_ADDEND;
|
|
|
|
adj = addend;
|
|
|
|
adj *= ppb;
|
|
|
|
diff = div_u64(adj, 1000000000ULL);
|
|
|
|
|
|
|
|
addend = neg_adj ? addend - diff : addend + diff;
|
|
|
|
|
|
|
|
__raw_writel(addend, ®s->addend);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ptp_ixp_adjtime(struct ptp_clock_info *ptp, s64 delta)
|
|
|
|
{
|
|
|
|
s64 now;
|
|
|
|
unsigned long flags;
|
|
|
|
struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
|
|
|
|
struct ixp46x_ts_regs *regs = ixp_clock->regs;
|
|
|
|
|
|
|
|
spin_lock_irqsave(®ister_lock, flags);
|
|
|
|
|
|
|
|
now = ixp_systime_read(regs);
|
|
|
|
now += delta;
|
|
|
|
ixp_systime_write(regs, now);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(®ister_lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-30 05:12:11 +08:00
|
|
|
static int ptp_ixp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
|
2011-04-22 18:04:31 +08:00
|
|
|
{
|
|
|
|
u64 ns;
|
|
|
|
unsigned long flags;
|
|
|
|
struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
|
|
|
|
struct ixp46x_ts_regs *regs = ixp_clock->regs;
|
|
|
|
|
|
|
|
spin_lock_irqsave(®ister_lock, flags);
|
|
|
|
|
|
|
|
ns = ixp_systime_read(regs);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(®ister_lock, flags);
|
|
|
|
|
2016-01-28 10:27:19 +08:00
|
|
|
*ts = ns_to_timespec64(ns);
|
2011-04-22 18:04:31 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ptp_ixp_settime(struct ptp_clock_info *ptp,
|
2015-03-30 05:12:11 +08:00
|
|
|
const struct timespec64 *ts)
|
2011-04-22 18:04:31 +08:00
|
|
|
{
|
|
|
|
u64 ns;
|
|
|
|
unsigned long flags;
|
|
|
|
struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
|
|
|
|
struct ixp46x_ts_regs *regs = ixp_clock->regs;
|
|
|
|
|
2016-01-28 10:27:19 +08:00
|
|
|
ns = timespec64_to_ns(ts);
|
2011-04-22 18:04:31 +08:00
|
|
|
|
|
|
|
spin_lock_irqsave(®ister_lock, flags);
|
|
|
|
|
|
|
|
ixp_systime_write(regs, ns);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(®ister_lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ptp_ixp_enable(struct ptp_clock_info *ptp,
|
|
|
|
struct ptp_clock_request *rq, int on)
|
|
|
|
{
|
|
|
|
struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
|
|
|
|
|
|
|
|
switch (rq->type) {
|
|
|
|
case PTP_CLK_REQ_EXTTS:
|
|
|
|
switch (rq->extts.index) {
|
|
|
|
case 0:
|
|
|
|
ixp_clock->exts0_enabled = on ? 1 : 0;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
ixp_clock->exts1_enabled = on ? 1 : 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
}
|
|
|
|
|
2017-08-22 01:31:12 +08:00
|
|
|
static const struct ptp_clock_info ptp_ixp_caps = {
|
2011-04-22 18:04:31 +08:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.name = "IXP46X timer",
|
|
|
|
.max_adj = 66666655,
|
|
|
|
.n_ext_ts = N_EXT_TS,
|
2014-03-21 05:21:55 +08:00
|
|
|
.n_pins = 0,
|
2011-04-22 18:04:31 +08:00
|
|
|
.pps = 0,
|
|
|
|
.adjfreq = ptp_ixp_adjfreq,
|
|
|
|
.adjtime = ptp_ixp_adjtime,
|
2015-03-30 05:12:11 +08:00
|
|
|
.gettime64 = ptp_ixp_gettime,
|
|
|
|
.settime64 = ptp_ixp_settime,
|
2011-04-22 18:04:31 +08:00
|
|
|
.enable = ptp_ixp_enable,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* module operations */
|
|
|
|
|
|
|
|
static struct ixp_clock ixp_clock;
|
|
|
|
|
|
|
|
static int setup_interrupt(int gpio)
|
|
|
|
{
|
|
|
|
int irq;
|
2013-09-10 19:15:18 +08:00
|
|
|
int err;
|
2011-04-22 18:04:31 +08:00
|
|
|
|
2013-09-10 19:15:18 +08:00
|
|
|
err = gpio_request(gpio, "ixp4-ptp");
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
err = gpio_direction_input(gpio);
|
|
|
|
if (err)
|
|
|
|
return err;
|
2011-04-22 18:04:31 +08:00
|
|
|
|
|
|
|
irq = gpio_to_irq(gpio);
|
2016-09-07 03:20:36 +08:00
|
|
|
if (irq < 0)
|
|
|
|
return irq;
|
2011-04-22 18:04:31 +08:00
|
|
|
|
2016-09-07 03:20:36 +08:00
|
|
|
err = irq_set_irq_type(irq, IRQF_TRIGGER_FALLING);
|
|
|
|
if (err) {
|
2011-04-22 18:04:31 +08:00
|
|
|
pr_err("cannot set trigger type for irq %d\n", irq);
|
2016-09-07 03:20:36 +08:00
|
|
|
return err;
|
2011-04-22 18:04:31 +08:00
|
|
|
}
|
|
|
|
|
2016-09-07 03:20:36 +08:00
|
|
|
err = request_irq(irq, isr, 0, DRIVER, &ixp_clock);
|
|
|
|
if (err) {
|
2011-04-22 18:04:31 +08:00
|
|
|
pr_err("request_irq failed for irq %d\n", irq);
|
2016-09-07 03:20:36 +08:00
|
|
|
return err;
|
2011-04-22 18:04:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit ptp_ixp_exit(void)
|
|
|
|
{
|
|
|
|
free_irq(MASTER_IRQ, &ixp_clock);
|
|
|
|
free_irq(SLAVE_IRQ, &ixp_clock);
|
2012-04-07 13:56:10 +08:00
|
|
|
ixp46x_phc_index = -1;
|
2011-04-22 18:04:31 +08:00
|
|
|
ptp_clock_unregister(ixp_clock.ptp_clock);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init ptp_ixp_init(void)
|
|
|
|
{
|
|
|
|
if (!cpu_is_ixp46x())
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
ixp_clock.regs =
|
|
|
|
(struct ixp46x_ts_regs __iomem *) IXP4XX_TIMESYNC_BASE_VIRT;
|
|
|
|
|
|
|
|
ixp_clock.caps = ptp_ixp_caps;
|
|
|
|
|
2012-09-22 15:02:03 +08:00
|
|
|
ixp_clock.ptp_clock = ptp_clock_register(&ixp_clock.caps, NULL);
|
2011-04-22 18:04:31 +08:00
|
|
|
|
|
|
|
if (IS_ERR(ixp_clock.ptp_clock))
|
|
|
|
return PTR_ERR(ixp_clock.ptp_clock);
|
|
|
|
|
2012-04-07 13:56:10 +08:00
|
|
|
ixp46x_phc_index = ptp_clock_index(ixp_clock.ptp_clock);
|
2012-04-04 06:59:21 +08:00
|
|
|
|
2011-04-22 18:04:31 +08:00
|
|
|
__raw_writel(DEFAULT_ADDEND, &ixp_clock.regs->addend);
|
|
|
|
__raw_writel(1, &ixp_clock.regs->trgt_lo);
|
|
|
|
__raw_writel(0, &ixp_clock.regs->trgt_hi);
|
|
|
|
__raw_writel(TTIPEND, &ixp_clock.regs->event);
|
|
|
|
|
|
|
|
if (MASTER_IRQ != setup_interrupt(MASTER_GPIO)) {
|
|
|
|
pr_err("failed to setup gpio %d as irq\n", MASTER_GPIO);
|
|
|
|
goto no_master;
|
|
|
|
}
|
|
|
|
if (SLAVE_IRQ != setup_interrupt(SLAVE_GPIO)) {
|
|
|
|
pr_err("failed to setup gpio %d as irq\n", SLAVE_GPIO);
|
|
|
|
goto no_slave;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
no_slave:
|
|
|
|
free_irq(MASTER_IRQ, &ixp_clock);
|
|
|
|
no_master:
|
|
|
|
ptp_clock_unregister(ixp_clock.ptp_clock);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(ptp_ixp_init);
|
|
|
|
module_exit(ptp_ixp_exit);
|
|
|
|
|
2012-03-17 06:39:29 +08:00
|
|
|
MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
|
2011-04-22 18:04:31 +08:00
|
|
|
MODULE_DESCRIPTION("PTP clock using the IXP46X timer");
|
|
|
|
MODULE_LICENSE("GPL");
|