2019-06-04 16:11:33 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2015-03-09 17:00:19 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
|
|
|
|
*/
|
|
|
|
/dts-v1/;
|
|
|
|
|
2016-01-19 18:30:42 +08:00
|
|
|
/include/ "skeleton_hs_idu.dtsi"
|
2015-03-09 17:00:19 +08:00
|
|
|
|
|
|
|
/ {
|
2016-08-16 12:26:31 +08:00
|
|
|
model = "snps,nsimosci_hs-smp";
|
2015-03-09 17:00:19 +08:00
|
|
|
compatible = "snps,nsimosci_hs";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
interrupt-parent = <&core_intc>;
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
/* this is for console on serial */
|
2018-01-18 21:48:47 +08:00
|
|
|
bootargs = "earlycon=uart8250,mmio32,0xf0000000,115200n8 console=tty0 console=ttyS0,115200n8 consoleblan=0 debug video=640x480-24 print-fatal-signals=1";
|
2015-03-09 17:00:19 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
serial0 = &uart0;
|
|
|
|
};
|
|
|
|
|
|
|
|
fpga {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
/* child and parent address space 1:1 mapped */
|
|
|
|
ranges;
|
|
|
|
|
2016-01-01 21:18:40 +08:00
|
|
|
core_clk: core_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <5000000>;
|
|
|
|
};
|
|
|
|
|
2015-03-09 17:00:19 +08:00
|
|
|
core_intc: core-interrupt-controller {
|
|
|
|
compatible = "snps,archs-intc";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
idu_intc: idu-interrupt-controller {
|
|
|
|
compatible = "snps,archs-idu-intc";
|
|
|
|
interrupt-controller;
|
|
|
|
interrupt-parent = <&core_intc>;
|
2017-02-02 08:13:32 +08:00
|
|
|
#interrupt-cells = <1>;
|
2015-03-09 17:00:19 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
uart0: serial@f0000000 {
|
|
|
|
compatible = "ns8250";
|
|
|
|
reg = <0xf0000000 0x2000>;
|
|
|
|
interrupt-parent = <&idu_intc>;
|
2017-02-02 08:13:32 +08:00
|
|
|
interrupts = <0>;
|
2015-03-09 17:00:19 +08:00
|
|
|
clock-frequency = <3686400>;
|
|
|
|
baud = <115200>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
no-loopback-test = <1>;
|
|
|
|
};
|
|
|
|
|
2016-06-06 15:56:53 +08:00
|
|
|
pguclk: pguclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <25175000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pgu@f9000000 {
|
|
|
|
compatible = "snps,arcpgu";
|
2015-03-09 17:00:19 +08:00
|
|
|
reg = <0xf9000000 0x400>;
|
2016-06-06 15:56:53 +08:00
|
|
|
clocks = <&pguclk>;
|
|
|
|
clock-names = "pxlclk";
|
2015-03-09 17:00:19 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
ps2: ps2@f9001000 {
|
|
|
|
compatible = "snps,arc_ps2";
|
|
|
|
reg = <0xf9000400 0x14>;
|
2017-02-02 08:13:32 +08:00
|
|
|
interrupts = <3>;
|
2015-03-09 17:00:19 +08:00
|
|
|
interrupt-parent = <&idu_intc>;
|
|
|
|
interrupt-names = "arc_ps2_irq";
|
|
|
|
};
|
|
|
|
|
|
|
|
eth0: ethernet@f0003000 {
|
2016-03-14 22:11:57 +08:00
|
|
|
compatible = "ezchip,nps-mgt-enet";
|
2015-03-09 17:00:19 +08:00
|
|
|
reg = <0xf0003000 0x44>;
|
|
|
|
interrupt-parent = <&idu_intc>;
|
2017-02-02 08:13:32 +08:00
|
|
|
interrupts = <1>;
|
2015-03-09 17:00:19 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
arcpct0: pct {
|
|
|
|
compatible = "snps,archs-pct";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupts = <20>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|