2014-09-30 16:56:38 +08:00
|
|
|
/*
|
|
|
|
* Copyright © 2012-2014 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Eugeni Dodonov <eugeni.dodonov@intel.com>
|
|
|
|
* Daniel Vetter <daniel.vetter@ffwll.ch>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/pm_runtime.h>
|
|
|
|
#include <linux/vgaarb.h>
|
|
|
|
|
|
|
|
#include "i915_drv.h"
|
|
|
|
#include "intel_drv.h"
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* DOC: runtime pm
|
|
|
|
*
|
|
|
|
* The i915 driver supports dynamic enabling and disabling of entire hardware
|
|
|
|
* blocks at runtime. This is especially important on the display side where
|
|
|
|
* software is supposed to control many power gates manually on recent hardware,
|
|
|
|
* since on the GT side a lot of the power management is done by the hardware.
|
|
|
|
* But even there some manual control at the device level is required.
|
|
|
|
*
|
|
|
|
* Since i915 supports a diverse set of platforms with a unified codebase and
|
|
|
|
* hardware engineers just love to shuffle functionality around between power
|
|
|
|
* domains there's a sizeable amount of indirection required. This file provides
|
|
|
|
* generic functions to the driver for grabbing and releasing references for
|
|
|
|
* abstract power domains. It then maps those to the actual power wells
|
|
|
|
* present for a given platform.
|
|
|
|
*/
|
|
|
|
|
2015-04-16 16:52:10 +08:00
|
|
|
bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
|
2017-07-12 04:42:30 +08:00
|
|
|
enum i915_power_well_id power_well_id);
|
2015-04-16 16:52:10 +08:00
|
|
|
|
2015-11-20 23:55:33 +08:00
|
|
|
const char *
|
|
|
|
intel_display_power_domain_str(enum intel_display_power_domain domain)
|
|
|
|
{
|
|
|
|
switch (domain) {
|
|
|
|
case POWER_DOMAIN_PIPE_A:
|
|
|
|
return "PIPE_A";
|
|
|
|
case POWER_DOMAIN_PIPE_B:
|
|
|
|
return "PIPE_B";
|
|
|
|
case POWER_DOMAIN_PIPE_C:
|
|
|
|
return "PIPE_C";
|
|
|
|
case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
|
|
|
|
return "PIPE_A_PANEL_FITTER";
|
|
|
|
case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
|
|
|
|
return "PIPE_B_PANEL_FITTER";
|
|
|
|
case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
|
|
|
|
return "PIPE_C_PANEL_FITTER";
|
|
|
|
case POWER_DOMAIN_TRANSCODER_A:
|
|
|
|
return "TRANSCODER_A";
|
|
|
|
case POWER_DOMAIN_TRANSCODER_B:
|
|
|
|
return "TRANSCODER_B";
|
|
|
|
case POWER_DOMAIN_TRANSCODER_C:
|
|
|
|
return "TRANSCODER_C";
|
|
|
|
case POWER_DOMAIN_TRANSCODER_EDP:
|
|
|
|
return "TRANSCODER_EDP";
|
2016-03-18 23:05:42 +08:00
|
|
|
case POWER_DOMAIN_TRANSCODER_DSI_A:
|
|
|
|
return "TRANSCODER_DSI_A";
|
|
|
|
case POWER_DOMAIN_TRANSCODER_DSI_C:
|
|
|
|
return "TRANSCODER_DSI_C";
|
2015-11-20 23:55:33 +08:00
|
|
|
case POWER_DOMAIN_PORT_DDI_A_LANES:
|
|
|
|
return "PORT_DDI_A_LANES";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_B_LANES:
|
|
|
|
return "PORT_DDI_B_LANES";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_C_LANES:
|
|
|
|
return "PORT_DDI_C_LANES";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_D_LANES:
|
|
|
|
return "PORT_DDI_D_LANES";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_E_LANES:
|
|
|
|
return "PORT_DDI_E_LANES";
|
2018-01-30 07:22:22 +08:00
|
|
|
case POWER_DOMAIN_PORT_DDI_F_LANES:
|
|
|
|
return "PORT_DDI_F_LANES";
|
2017-02-24 22:19:59 +08:00
|
|
|
case POWER_DOMAIN_PORT_DDI_A_IO:
|
|
|
|
return "PORT_DDI_A_IO";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_B_IO:
|
|
|
|
return "PORT_DDI_B_IO";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_C_IO:
|
|
|
|
return "PORT_DDI_C_IO";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_D_IO:
|
|
|
|
return "PORT_DDI_D_IO";
|
|
|
|
case POWER_DOMAIN_PORT_DDI_E_IO:
|
|
|
|
return "PORT_DDI_E_IO";
|
2018-01-30 07:22:22 +08:00
|
|
|
case POWER_DOMAIN_PORT_DDI_F_IO:
|
|
|
|
return "PORT_DDI_F_IO";
|
2015-11-20 23:55:33 +08:00
|
|
|
case POWER_DOMAIN_PORT_DSI:
|
|
|
|
return "PORT_DSI";
|
|
|
|
case POWER_DOMAIN_PORT_CRT:
|
|
|
|
return "PORT_CRT";
|
|
|
|
case POWER_DOMAIN_PORT_OTHER:
|
|
|
|
return "PORT_OTHER";
|
|
|
|
case POWER_DOMAIN_VGA:
|
|
|
|
return "VGA";
|
|
|
|
case POWER_DOMAIN_AUDIO:
|
|
|
|
return "AUDIO";
|
|
|
|
case POWER_DOMAIN_PLLS:
|
|
|
|
return "PLLS";
|
|
|
|
case POWER_DOMAIN_AUX_A:
|
|
|
|
return "AUX_A";
|
|
|
|
case POWER_DOMAIN_AUX_B:
|
|
|
|
return "AUX_B";
|
|
|
|
case POWER_DOMAIN_AUX_C:
|
|
|
|
return "AUX_C";
|
|
|
|
case POWER_DOMAIN_AUX_D:
|
|
|
|
return "AUX_D";
|
2018-06-12 08:25:12 +08:00
|
|
|
case POWER_DOMAIN_AUX_E:
|
|
|
|
return "AUX_E";
|
2018-01-30 07:22:15 +08:00
|
|
|
case POWER_DOMAIN_AUX_F:
|
|
|
|
return "AUX_F";
|
2018-02-24 06:15:15 +08:00
|
|
|
case POWER_DOMAIN_AUX_IO_A:
|
|
|
|
return "AUX_IO_A";
|
2018-06-26 22:22:32 +08:00
|
|
|
case POWER_DOMAIN_AUX_TBT1:
|
|
|
|
return "AUX_TBT1";
|
|
|
|
case POWER_DOMAIN_AUX_TBT2:
|
|
|
|
return "AUX_TBT2";
|
|
|
|
case POWER_DOMAIN_AUX_TBT3:
|
|
|
|
return "AUX_TBT3";
|
|
|
|
case POWER_DOMAIN_AUX_TBT4:
|
|
|
|
return "AUX_TBT4";
|
2015-11-20 23:55:33 +08:00
|
|
|
case POWER_DOMAIN_GMBUS:
|
|
|
|
return "GMBUS";
|
|
|
|
case POWER_DOMAIN_INIT:
|
|
|
|
return "INIT";
|
|
|
|
case POWER_DOMAIN_MODESET:
|
|
|
|
return "MODESET";
|
2017-12-05 21:28:54 +08:00
|
|
|
case POWER_DOMAIN_GT_IRQ:
|
|
|
|
return "GT_IRQ";
|
2015-11-20 23:55:33 +08:00
|
|
|
default:
|
|
|
|
MISSING_CASE(domain);
|
|
|
|
return "?";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-07-31 05:20:26 +08:00
|
|
|
static void intel_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:37 +08:00
|
|
|
DRM_DEBUG_KMS("enabling %s\n", power_well->desc->name);
|
|
|
|
power_well->desc->ops->enable(dev_priv, power_well);
|
2015-07-31 05:20:26 +08:00
|
|
|
power_well->hw_enabled = true;
|
|
|
|
}
|
|
|
|
|
2015-07-31 05:20:27 +08:00
|
|
|
static void intel_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:37 +08:00
|
|
|
DRM_DEBUG_KMS("disabling %s\n", power_well->desc->name);
|
2015-07-31 05:20:27 +08:00
|
|
|
power_well->hw_enabled = false;
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->ops->disable(dev_priv, power_well);
|
2015-07-31 05:20:27 +08:00
|
|
|
}
|
|
|
|
|
2016-06-13 21:44:33 +08:00
|
|
|
static void intel_power_well_get(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
if (!power_well->count++)
|
|
|
|
intel_power_well_enable(dev_priv, power_well);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intel_power_well_put(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
WARN(!power_well->count, "Use count on power well %s is already zero",
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->name);
|
2016-06-13 21:44:33 +08:00
|
|
|
|
|
|
|
if (!--power_well->count)
|
|
|
|
intel_power_well_disable(dev_priv, power_well);
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* __intel_display_power_is_enabled - unlocked check for a power domain
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
* @domain: power domain to check
|
|
|
|
*
|
|
|
|
* This is the unlocked version of intel_display_power_is_enabled() and should
|
|
|
|
* only be used from error capture and recovery code where deadlocks are
|
|
|
|
* possible.
|
|
|
|
*
|
|
|
|
* Returns:
|
|
|
|
* True when the power domain is enabled, false otherwise.
|
|
|
|
*/
|
2014-09-30 16:56:39 +08:00
|
|
|
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
bool is_enabled;
|
|
|
|
|
2017-10-11 05:30:04 +08:00
|
|
|
if (dev_priv->runtime_pm.suspended)
|
2014-09-30 16:56:38 +08:00
|
|
|
return false;
|
|
|
|
|
|
|
|
is_enabled = true;
|
|
|
|
|
2018-11-14 09:15:09 +08:00
|
|
|
for_each_power_domain_well_reverse(dev_priv, power_well, BIT_ULL(domain)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
if (power_well->desc->always_on)
|
2014-09-30 16:56:38 +08:00
|
|
|
continue;
|
|
|
|
|
|
|
|
if (!power_well->hw_enabled) {
|
|
|
|
is_enabled = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return is_enabled;
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
2014-11-25 21:45:41 +08:00
|
|
|
* intel_display_power_is_enabled - check for a power domain
|
2014-09-30 16:56:42 +08:00
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
* @domain: power domain to check
|
|
|
|
*
|
|
|
|
* This function can be used to check the hw power domain state. It is mostly
|
|
|
|
* used in hardware state readout functions. Everywhere else code should rely
|
|
|
|
* upon explicit power domain reference counting to ensure that the hardware
|
|
|
|
* block is powered up before accessing it.
|
|
|
|
*
|
|
|
|
* Callers must hold the relevant modesetting locks to ensure that concurrent
|
|
|
|
* threads can't disable the power well while the caller tries to read a few
|
|
|
|
* registers.
|
|
|
|
*
|
|
|
|
* Returns:
|
|
|
|
* True when the power domain is enabled, false otherwise.
|
|
|
|
*/
|
2014-09-30 16:56:39 +08:00
|
|
|
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains;
|
|
|
|
bool ret;
|
|
|
|
|
|
|
|
power_domains = &dev_priv->power_domains;
|
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
2014-09-30 16:56:39 +08:00
|
|
|
ret = __intel_display_power_is_enabled(dev_priv, domain);
|
2014-09-30 16:56:38 +08:00
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Starting with Haswell, we have a "Power Down Well" that can be turned off
|
|
|
|
* when not needed anymore. We have 4 registers that can request the power well
|
|
|
|
* to be enabled, and it will only be disabled if none of the registers is
|
|
|
|
* requesting it to be enabled.
|
|
|
|
*/
|
2017-07-12 23:54:13 +08:00
|
|
|
static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv,
|
|
|
|
u8 irq_pipe_mask, bool has_vga)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
2016-08-22 18:32:44 +08:00
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* After we re-enable the power well, if we touch VGA register 0x3d5
|
|
|
|
* we'll get unclaimed register interrupts. This stops after we write
|
|
|
|
* anything to the VGA MSR register. The vgacon module uses this
|
|
|
|
* register all the time, so if we unbind our driver and, as a
|
|
|
|
* consequence, bind vgacon, we'll get stuck in an infinite loop at
|
|
|
|
* console_unlock(). So make here we touch the VGA MSR register, making
|
|
|
|
* sure vgacon can keep working normally without triggering interrupts
|
|
|
|
* and error messages.
|
|
|
|
*/
|
2017-07-12 23:54:13 +08:00
|
|
|
if (has_vga) {
|
|
|
|
vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
|
|
|
|
outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
|
|
|
|
vga_put(pdev, VGA_RSRC_LEGACY_IO);
|
|
|
|
}
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2017-07-12 23:54:13 +08:00
|
|
|
if (irq_pipe_mask)
|
|
|
|
gen8_irq_power_well_post_enable(dev_priv, irq_pipe_mask);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2017-07-12 23:54:13 +08:00
|
|
|
static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv,
|
|
|
|
u8 irq_pipe_mask)
|
2016-02-20 02:47:30 +08:00
|
|
|
{
|
2017-07-12 23:54:13 +08:00
|
|
|
if (irq_pipe_mask)
|
|
|
|
gen8_irq_power_well_pre_disable(dev_priv, irq_pipe_mask);
|
2016-02-20 02:47:30 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2017-07-06 22:40:36 +08:00
|
|
|
static void hsw_wait_for_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
2017-06-29 23:37:01 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
2017-06-29 23:37:01 +08:00
|
|
|
|
|
|
|
/* Timeout for PW1:10 us, AUX:not specified, other PWs:20 us. */
|
|
|
|
WARN_ON(intel_wait_for_register(dev_priv,
|
2018-08-06 17:58:39 +08:00
|
|
|
regs->driver,
|
|
|
|
HSW_PWR_WELL_CTL_STATE(pw_idx),
|
|
|
|
HSW_PWR_WELL_CTL_STATE(pw_idx),
|
2017-06-29 23:37:01 +08:00
|
|
|
1));
|
|
|
|
}
|
|
|
|
|
2017-07-06 22:40:36 +08:00
|
|
|
static u32 hsw_power_well_requesters(struct drm_i915_private *dev_priv,
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs,
|
|
|
|
int pw_idx)
|
2017-06-29 23:37:01 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
u32 req_mask = HSW_PWR_WELL_CTL_REQ(pw_idx);
|
2017-06-29 23:37:01 +08:00
|
|
|
u32 ret;
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
ret = I915_READ(regs->bios) & req_mask ? 1 : 0;
|
|
|
|
ret |= I915_READ(regs->driver) & req_mask ? 2 : 0;
|
|
|
|
if (regs->kvmr.reg)
|
|
|
|
ret |= I915_READ(regs->kvmr) & req_mask ? 4 : 0;
|
|
|
|
ret |= I915_READ(regs->debug) & req_mask ? 8 : 0;
|
2017-06-29 23:37:01 +08:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2017-07-06 22:40:36 +08:00
|
|
|
static void hsw_wait_for_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
2017-06-29 23:37:01 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
2017-06-29 23:37:01 +08:00
|
|
|
bool disabled;
|
|
|
|
u32 reqs;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Bspec doesn't require waiting for PWs to get disabled, but still do
|
|
|
|
* this for paranoia. The known cases where a PW will be forced on:
|
|
|
|
* - a KVMR request on any power well via the KVMR request register
|
|
|
|
* - a DMC request on PW1 and MISC_IO power wells via the BIOS and
|
|
|
|
* DEBUG request registers
|
|
|
|
* Skip the wait in case any of the request bits are set and print a
|
|
|
|
* diagnostic message.
|
|
|
|
*/
|
2018-08-06 17:58:39 +08:00
|
|
|
wait_for((disabled = !(I915_READ(regs->driver) &
|
|
|
|
HSW_PWR_WELL_CTL_STATE(pw_idx))) ||
|
|
|
|
(reqs = hsw_power_well_requesters(dev_priv, regs, pw_idx)), 1);
|
2017-06-29 23:37:01 +08:00
|
|
|
if (disabled)
|
|
|
|
return;
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("%s forced on (bios:%d driver:%d kvmr:%d debug:%d)\n",
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->name,
|
2017-06-29 23:37:01 +08:00
|
|
|
!!(reqs & 1), !!(reqs & 2), !!(reqs & 4), !!(reqs & 8));
|
|
|
|
}
|
|
|
|
|
2017-07-12 04:42:35 +08:00
|
|
|
static void gen9_wait_for_power_well_fuses(struct drm_i915_private *dev_priv,
|
|
|
|
enum skl_power_gate pg)
|
|
|
|
{
|
|
|
|
/* Timeout 5us for PG#0, for other PGs 1us */
|
|
|
|
WARN_ON(intel_wait_for_register(dev_priv, SKL_FUSE_STATUS,
|
|
|
|
SKL_FUSE_PG_DIST_STATUS(pg),
|
|
|
|
SKL_FUSE_PG_DIST_STATUS(pg), 1));
|
|
|
|
}
|
|
|
|
|
2017-07-06 22:40:33 +08:00
|
|
|
static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
2018-08-06 17:58:37 +08:00
|
|
|
bool wait_fuses = power_well->desc->hsw.has_fuses;
|
2017-10-02 18:04:16 +08:00
|
|
|
enum skl_power_gate uninitialized_var(pg);
|
2017-07-06 22:40:34 +08:00
|
|
|
u32 val;
|
|
|
|
|
2017-07-12 04:42:35 +08:00
|
|
|
if (wait_fuses) {
|
2018-08-06 17:58:39 +08:00
|
|
|
pg = INTEL_GEN(dev_priv) >= 11 ? ICL_PW_CTL_IDX_TO_PG(pw_idx) :
|
|
|
|
SKL_PW_CTL_IDX_TO_PG(pw_idx);
|
2017-07-12 04:42:35 +08:00
|
|
|
/*
|
|
|
|
* For PW1 we have to wait both for the PW0/PG0 fuse state
|
|
|
|
* before enabling the power well and PW1/PG1's own fuse
|
|
|
|
* state after the enabling. For all other power wells with
|
|
|
|
* fuses we only have to wait for that PW/PG's fuse state
|
|
|
|
* after the enabling.
|
|
|
|
*/
|
|
|
|
if (pg == SKL_PG1)
|
|
|
|
gen9_wait_for_power_well_fuses(dev_priv, SKL_PG0);
|
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
val = I915_READ(regs->driver);
|
|
|
|
I915_WRITE(regs->driver, val | HSW_PWR_WELL_CTL_REQ(pw_idx));
|
2017-07-06 22:40:36 +08:00
|
|
|
hsw_wait_for_power_well_enable(dev_priv, power_well);
|
2017-07-12 23:54:13 +08:00
|
|
|
|
2017-11-29 06:05:53 +08:00
|
|
|
/* Display WA #1178: cnl */
|
|
|
|
if (IS_CANNONLAKE(dev_priv) &&
|
2018-08-06 17:58:39 +08:00
|
|
|
pw_idx >= GLK_PW_CTL_IDX_AUX_B &&
|
|
|
|
pw_idx <= CNL_PW_CTL_IDX_AUX_F) {
|
|
|
|
val = I915_READ(CNL_AUX_ANAOVRD1(pw_idx));
|
2017-11-29 06:05:53 +08:00
|
|
|
val |= CNL_AUX_ANAOVRD1_ENABLE | CNL_AUX_ANAOVRD1_LDO_BYPASS;
|
2018-08-06 17:58:39 +08:00
|
|
|
I915_WRITE(CNL_AUX_ANAOVRD1(pw_idx), val);
|
2017-11-29 06:05:53 +08:00
|
|
|
}
|
|
|
|
|
2017-07-12 04:42:35 +08:00
|
|
|
if (wait_fuses)
|
|
|
|
gen9_wait_for_power_well_fuses(dev_priv, pg);
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
hsw_power_well_post_enable(dev_priv,
|
|
|
|
power_well->desc->hsw.irq_pipe_mask,
|
|
|
|
power_well->desc->hsw.has_vga);
|
2017-07-06 22:40:33 +08:00
|
|
|
}
|
2017-07-06 22:40:32 +08:00
|
|
|
|
2017-07-06 22:40:33 +08:00
|
|
|
static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
2017-07-06 22:40:34 +08:00
|
|
|
u32 val;
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
hsw_power_well_pre_disable(dev_priv,
|
|
|
|
power_well->desc->hsw.irq_pipe_mask);
|
2017-07-12 23:54:13 +08:00
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
val = I915_READ(regs->driver);
|
|
|
|
I915_WRITE(regs->driver, val & ~HSW_PWR_WELL_CTL_REQ(pw_idx));
|
2017-07-06 22:40:36 +08:00
|
|
|
hsw_wait_for_power_well_disable(dev_priv, power_well);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
#define ICL_AUX_PW_TO_PORT(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
|
2018-06-26 22:22:32 +08:00
|
|
|
|
|
|
|
static void
|
|
|
|
icl_combo_phy_aux_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
|
|
|
enum port port = ICL_AUX_PW_TO_PORT(pw_idx);
|
2018-06-26 22:22:32 +08:00
|
|
|
u32 val;
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
val = I915_READ(regs->driver);
|
|
|
|
I915_WRITE(regs->driver, val | HSW_PWR_WELL_CTL_REQ(pw_idx));
|
2018-06-26 22:22:32 +08:00
|
|
|
|
|
|
|
val = I915_READ(ICL_PORT_CL_DW12(port));
|
|
|
|
I915_WRITE(ICL_PORT_CL_DW12(port), val | ICL_LANE_ENABLE_AUX);
|
|
|
|
|
|
|
|
hsw_wait_for_power_well_enable(dev_priv, power_well);
|
2018-10-13 05:57:58 +08:00
|
|
|
|
|
|
|
/* Display WA #1178: icl */
|
|
|
|
if (IS_ICELAKE(dev_priv) &&
|
|
|
|
pw_idx >= ICL_PW_CTL_IDX_AUX_A && pw_idx <= ICL_PW_CTL_IDX_AUX_B &&
|
|
|
|
!intel_bios_is_port_edp(dev_priv, port)) {
|
|
|
|
val = I915_READ(ICL_AUX_ANAOVRD1(pw_idx));
|
|
|
|
val |= ICL_AUX_ANAOVRD1_ENABLE | ICL_AUX_ANAOVRD1_LDO_BYPASS;
|
|
|
|
I915_WRITE(ICL_AUX_ANAOVRD1(pw_idx), val);
|
|
|
|
}
|
2018-06-26 22:22:32 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
icl_combo_phy_aux_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
|
|
|
enum port port = ICL_AUX_PW_TO_PORT(pw_idx);
|
2018-06-26 22:22:32 +08:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = I915_READ(ICL_PORT_CL_DW12(port));
|
|
|
|
I915_WRITE(ICL_PORT_CL_DW12(port), val & ~ICL_LANE_ENABLE_AUX);
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
val = I915_READ(regs->driver);
|
|
|
|
I915_WRITE(regs->driver, val & ~HSW_PWR_WELL_CTL_REQ(pw_idx));
|
2018-06-26 22:22:32 +08:00
|
|
|
|
|
|
|
hsw_wait_for_power_well_disable(dev_priv, power_well);
|
|
|
|
}
|
|
|
|
|
2018-11-01 22:04:26 +08:00
|
|
|
#define ICL_AUX_PW_TO_CH(pw_idx) \
|
|
|
|
((pw_idx) - ICL_PW_CTL_IDX_AUX_A + AUX_CH_A)
|
|
|
|
|
|
|
|
static void
|
|
|
|
icl_tc_phy_aux_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
enum aux_ch aux_ch = ICL_AUX_PW_TO_CH(power_well->desc->hsw.idx);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = I915_READ(DP_AUX_CH_CTL(aux_ch));
|
|
|
|
val &= ~DP_AUX_CH_CTL_TBT_IO;
|
|
|
|
if (power_well->desc->hsw.is_tc_tbt)
|
|
|
|
val |= DP_AUX_CH_CTL_TBT_IO;
|
|
|
|
I915_WRITE(DP_AUX_CH_CTL(aux_ch), val);
|
|
|
|
|
|
|
|
hsw_power_well_enable(dev_priv, power_well);
|
|
|
|
}
|
|
|
|
|
2017-07-06 22:40:39 +08:00
|
|
|
/*
|
|
|
|
* We should only use the power well if we explicitly asked the hardware to
|
|
|
|
* enable it, so check if it's enabled and also check if we've requested it to
|
|
|
|
* be enabled.
|
|
|
|
*/
|
|
|
|
static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
2018-11-09 22:58:20 +08:00
|
|
|
enum i915_power_well_id id = power_well->desc->id;
|
2018-08-06 17:58:39 +08:00
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
|
|
|
u32 mask = HSW_PWR_WELL_CTL_REQ(pw_idx) |
|
|
|
|
HSW_PWR_WELL_CTL_STATE(pw_idx);
|
2018-11-09 22:58:20 +08:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = I915_READ(regs->driver);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On GEN9 big core due to a DMC bug the driver's request bits for PW1
|
|
|
|
* and the MISC_IO PW will be not restored, so check instead for the
|
|
|
|
* BIOS's own request bits, which are forced-on for these power wells
|
|
|
|
* when exiting DC5/6.
|
|
|
|
*/
|
|
|
|
if (IS_GEN9(dev_priv) && !IS_GEN9_LP(dev_priv) &&
|
|
|
|
(id == SKL_DISP_PW_1 || id == SKL_DISP_PW_MISC_IO))
|
|
|
|
val |= I915_READ(regs->bios);
|
2017-07-06 22:40:39 +08:00
|
|
|
|
2018-11-09 22:58:20 +08:00
|
|
|
return (val & mask) == mask;
|
2017-07-06 22:40:39 +08:00
|
|
|
}
|
|
|
|
|
2014-11-24 16:07:44 +08:00
|
|
|
static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-04-01 21:02:37 +08:00
|
|
|
WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
|
|
|
|
"DC9 already programmed to be enabled.\n");
|
|
|
|
WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
|
|
|
|
"DC5 still not disabled to enable DC9.\n");
|
2018-08-06 17:58:39 +08:00
|
|
|
WARN_ONCE(I915_READ(HSW_PWR_WELL_CTL2) &
|
|
|
|
HSW_PWR_WELL_CTL_REQ(SKL_PW_CTL_IDX_PW_2),
|
2017-06-29 23:37:00 +08:00
|
|
|
"Power well 2 on.\n");
|
2016-04-01 21:02:37 +08:00
|
|
|
WARN_ONCE(intel_irqs_enabled(dev_priv),
|
|
|
|
"Interrupts not disabled yet.\n");
|
2014-11-24 16:07:44 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TODO: check for the following to verify the conditions to enter DC9
|
|
|
|
* state are satisfied:
|
|
|
|
* 1] Check relevant display engine registers to verify if mode set
|
|
|
|
* disable sequence was followed.
|
|
|
|
* 2] Check if display uninitialize sequence is initialized.
|
|
|
|
*/
|
|
|
|
}
|
|
|
|
|
|
|
|
static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-04-01 21:02:37 +08:00
|
|
|
WARN_ONCE(intel_irqs_enabled(dev_priv),
|
|
|
|
"Interrupts not disabled yet.\n");
|
|
|
|
WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
|
|
|
|
"DC5 still not disabled.\n");
|
2014-11-24 16:07:44 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TODO: check for the following to verify DC9 state was indeed
|
|
|
|
* entered before programming to disable it:
|
|
|
|
* 1] Check relevant display engine registers to verify if mode
|
|
|
|
* set disable sequence was followed.
|
|
|
|
* 2] Check if display uninitialize sequence is initialized.
|
|
|
|
*/
|
|
|
|
}
|
|
|
|
|
2016-02-18 23:58:09 +08:00
|
|
|
static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
|
|
|
|
u32 state)
|
|
|
|
{
|
|
|
|
int rewrites = 0;
|
|
|
|
int rereads = 0;
|
|
|
|
u32 v;
|
|
|
|
|
|
|
|
I915_WRITE(DC_STATE_EN, state);
|
|
|
|
|
|
|
|
/* It has been observed that disabling the dc6 state sometimes
|
|
|
|
* doesn't stick and dmc keeps returning old value. Make sure
|
|
|
|
* the write really sticks enough times and also force rewrite until
|
|
|
|
* we are confident that state is exactly what we want.
|
|
|
|
*/
|
|
|
|
do {
|
|
|
|
v = I915_READ(DC_STATE_EN);
|
|
|
|
|
|
|
|
if (v != state) {
|
|
|
|
I915_WRITE(DC_STATE_EN, state);
|
|
|
|
rewrites++;
|
|
|
|
rereads = 0;
|
|
|
|
} else if (rereads++ > 5) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
} while (rewrites < 100);
|
|
|
|
|
|
|
|
if (v != state)
|
|
|
|
DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
|
|
|
|
state, v);
|
|
|
|
|
|
|
|
/* Most of the times we need one retry, avoid spam */
|
|
|
|
if (rewrites > 1)
|
|
|
|
DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
|
|
|
|
state, rewrites);
|
|
|
|
}
|
|
|
|
|
2016-04-21 01:27:56 +08:00
|
|
|
static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
|
2014-11-24 16:07:44 +08:00
|
|
|
{
|
2016-04-21 01:27:56 +08:00
|
|
|
u32 mask;
|
2014-11-24 16:07:44 +08:00
|
|
|
|
2015-11-05 01:24:16 +08:00
|
|
|
mask = DC_STATE_EN_UPTO_DC5;
|
2018-10-30 06:14:10 +08:00
|
|
|
if (INTEL_GEN(dev_priv) >= 11)
|
|
|
|
mask |= DC_STATE_EN_UPTO_DC6 | DC_STATE_EN_DC9;
|
|
|
|
else if (IS_GEN9_LP(dev_priv))
|
2015-11-05 01:24:16 +08:00
|
|
|
mask |= DC_STATE_EN_DC9;
|
|
|
|
else
|
|
|
|
mask |= DC_STATE_EN_UPTO_DC6;
|
2014-11-24 16:07:44 +08:00
|
|
|
|
2016-04-21 01:27:56 +08:00
|
|
|
return mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
|
|
|
|
dev_priv->csr.dc_state, val);
|
|
|
|
dev_priv->csr.dc_state = val;
|
|
|
|
}
|
|
|
|
|
2018-04-17 19:31:47 +08:00
|
|
|
/**
|
|
|
|
* gen9_set_dc_state - set target display C power state
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
* @state: target DC power state
|
|
|
|
* - DC_STATE_DISABLE
|
|
|
|
* - DC_STATE_EN_UPTO_DC5
|
|
|
|
* - DC_STATE_EN_UPTO_DC6
|
|
|
|
* - DC_STATE_EN_DC9
|
|
|
|
*
|
|
|
|
* Signal to DMC firmware/HW the target DC power state passed in @state.
|
|
|
|
* DMC/HW can turn off individual display clocks and power rails when entering
|
|
|
|
* a deeper DC power state (higher in number) and turns these back when exiting
|
|
|
|
* that state to a shallower power state (lower in number). The HW will decide
|
|
|
|
* when to actually enter a given state on an on-demand basis, for instance
|
|
|
|
* depending on the active state of display pipes. The state of display
|
|
|
|
* registers backed by affected power rails are saved/restored as needed.
|
|
|
|
*
|
|
|
|
* Based on the above enabling a deeper DC power state is asynchronous wrt.
|
|
|
|
* enabling it. Disabling a deeper power state is synchronous: for instance
|
|
|
|
* setting %DC_STATE_DISABLE won't complete until all HW resources are turned
|
|
|
|
* back on and register state is restored. This is guaranteed by the MMIO write
|
|
|
|
* to DC_STATE_EN blocking until the state is restored.
|
|
|
|
*/
|
2016-04-21 01:27:56 +08:00
|
|
|
static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
|
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
uint32_t mask;
|
|
|
|
|
2016-03-01 04:49:03 +08:00
|
|
|
if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
|
|
|
|
state &= dev_priv->csr.allowed_dc_mask;
|
2015-11-16 22:01:06 +08:00
|
|
|
|
2014-11-24 16:07:44 +08:00
|
|
|
val = I915_READ(DC_STATE_EN);
|
2016-04-21 01:27:56 +08:00
|
|
|
mask = gen9_dc_mask(dev_priv);
|
2015-11-05 01:24:16 +08:00
|
|
|
DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
|
|
|
|
val & mask, state);
|
2016-02-18 23:21:11 +08:00
|
|
|
|
|
|
|
/* Check if DMC is ignoring our DC state requests */
|
|
|
|
if ((val & mask) != dev_priv->csr.dc_state)
|
|
|
|
DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
|
|
|
|
dev_priv->csr.dc_state, val & mask);
|
|
|
|
|
2015-11-05 01:24:16 +08:00
|
|
|
val &= ~mask;
|
|
|
|
val |= state;
|
2016-02-18 23:58:09 +08:00
|
|
|
|
|
|
|
gen9_write_dc_state(dev_priv, val);
|
2016-02-18 23:21:11 +08:00
|
|
|
|
|
|
|
dev_priv->csr.dc_state = val & mask;
|
2014-11-24 16:07:44 +08:00
|
|
|
}
|
|
|
|
|
2015-11-05 01:24:16 +08:00
|
|
|
void bxt_enable_dc9(struct drm_i915_private *dev_priv)
|
2014-11-24 16:07:44 +08:00
|
|
|
{
|
2015-11-05 01:24:16 +08:00
|
|
|
assert_can_enable_dc9(dev_priv);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Enabling DC9\n");
|
2018-10-30 06:14:10 +08:00
|
|
|
/*
|
|
|
|
* Power sequencer reset is not needed on
|
|
|
|
* platforms with South Display Engine on PCH,
|
|
|
|
* because PPS registers are always on.
|
|
|
|
*/
|
|
|
|
if (!HAS_PCH_SPLIT(dev_priv))
|
|
|
|
intel_power_sequencer_reset(dev_priv);
|
2015-11-05 01:24:16 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
|
|
|
|
}
|
|
|
|
|
|
|
|
void bxt_disable_dc9(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2014-11-24 16:07:44 +08:00
|
|
|
assert_can_disable_dc9(dev_priv);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Disabling DC9\n");
|
|
|
|
|
2015-11-05 01:24:16 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
2016-08-10 19:07:33 +08:00
|
|
|
|
|
|
|
intel_pps_unlock_regs_wa(dev_priv);
|
2014-11-24 16:07:44 +08:00
|
|
|
}
|
|
|
|
|
2015-10-29 05:58:57 +08:00
|
|
|
static void assert_csr_loaded(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
|
|
|
|
"CSR program storage start is NULL\n");
|
|
|
|
WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
|
|
|
|
WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
|
|
|
|
}
|
|
|
|
|
2018-08-21 07:31:38 +08:00
|
|
|
static struct i915_power_well *
|
|
|
|
lookup_power_well(struct drm_i915_private *dev_priv,
|
|
|
|
enum i915_power_well_id power_well_id)
|
|
|
|
{
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
|
|
|
|
for_each_power_well(dev_priv, power_well)
|
|
|
|
if (power_well->desc->id == power_well_id)
|
|
|
|
return power_well;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* It's not feasible to add error checking code to the callers since
|
|
|
|
* this condition really shouldn't happen and it doesn't even make sense
|
|
|
|
* to abort things like display initialization sequences. Just return
|
|
|
|
* the first power well and hope the WARN gets reported so we can fix
|
|
|
|
* our driver.
|
|
|
|
*/
|
|
|
|
WARN(1, "Power well %d not defined for this platform\n", power_well_id);
|
|
|
|
return &dev_priv->power_domains.power_wells[0];
|
|
|
|
}
|
|
|
|
|
2015-04-16 16:52:10 +08:00
|
|
|
static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
|
drm/i915/skl: Add DC5 Trigger Sequence
Add triggers as per expectations mentioned in gen9_enable_dc5
and gen9_disable_dc5 patch.
Also call POSTING_READ for every write to a register to ensure that
its written immediately.
v1: Remove POSTING_READ calls as they've already been added in previous patches.
v2: Rebase to move all runtime pm specific changes to intel_runtime_pm.c file.
Modified as per review comments from Imre:
1] Change variable name 'dc5_allowed' to 'dc5_enabled' to correspond to relevant
functions.
2] Move the check dc5_enabled in skl_set_power_well() to disable DC5 into
gen9_disable_DC5 which is a more appropriate place.
3] Convert checks for 'pm.dc5_enabled' and 'pm.suspended' in skl_set_power_well()
to warnings. However, removing them for now as they'll be included in a future patch
asserting DC-state entry/exit criteria.
4] Enable DC5, only when CSR firmware is verified to be loaded. Create new structure
to track 'enabled' and 'deferred' status of DC5.
5] Ensure runtime PM reference is obtained, if CSR is not loaded, to avoid entering
runtime-suspend and release it when it's loaded.
6] Protect necessary CSR-related code with locks.
7] Move CSR-loading call to runtime PM initialization, as power domains needed to be
accessed during deferred DC5-enabling, are not initialized earlier.
v3: Rebase to latest.
Modified as per review comments from Imre:
1] Use blocking wait for CSR-loading to finish to enable DC5 for simplicity, instead of
deferring enabling DC5 until CSR is loaded.
2] Obtain runtime PM reference during CSR-loading initialization itself as deferred DC5-
enabling is removed and release it at the end of CSR-loading functionality.
3] Revert calling CSR-loading functionality to the beginning of i915 driver-load
functionality to avoid any delay in loading.
4] Define another variable to track whether CSR-loading failed and use it to avoid enabling
DC5 if it's true.
5] Define CSR-load-status accessor functions for use later.
v4:
1] Disable DC5 before enabling PG2 instead of after it.
2] DC5 was being mistaken enabled even when CSR-loading timed-out. Fix that.
3] Enable DC5-related functionality using a macro.
4] Remove dc5_enabled tracking variable and its use as it's not needed now.
v5:
1] Mark CSR failed to load where necessary in finish_csr_load function.
2] Use mutex-protected accessor function to check if CSR loaded instead of directly
accessing the variable.
3] Prefix csr_load_status_get/set function names with intel_.
v6: rebase to latest.
v7: Rebase on top of nightly (Damien)
v8: Squashed the patch from Imre - added csr helper pointers to simplify the code. (Imre)
v9: After adding dmc ver 1.0 support rebased on top of nightly. (Animesh)
v10: Added a enum for different csr states, suggested by Imre. (Animesh)
v11: Based on review comments from Imre, Damien and Daniel following changes done
- enum name chnaged to csr_state (singular form).
- FW_UNINITIALIZED used as zeroth element in enum csr_state.
- Prototype changed for helper function(set/get csr status), using enum csr_state instead of bool.
v12: Based on review comment from Imre, introduced bool fw_loaded local to finish_csr_load() which helps
calling once to set the csr status. The same flag used to fail RPM if find any issue during
firmware loading.
Issue: VIZ-2819
Signed-off-by: A.Sunil Kamath <sunil.kamath@intel.com>
Signed-off-by: Suketu Shah <suketu.j.shah@intel.com>
Signed-off-by: Damien Lespiau <damien.lespiau@intel.com>
Signed-off-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Animesh Manna <animesh.manna@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-04-17 22:16:16 +08:00
|
|
|
{
|
2015-04-16 16:52:10 +08:00
|
|
|
bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
|
|
|
|
SKL_DISP_PW_2);
|
|
|
|
|
2015-09-10 23:20:28 +08:00
|
|
|
WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
|
2015-04-16 16:52:10 +08:00
|
|
|
|
2015-09-10 23:20:28 +08:00
|
|
|
WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
|
|
|
|
"DC5 already programmed to be enabled.\n");
|
2015-12-16 02:10:34 +08:00
|
|
|
assert_rpm_wakelock_held(dev_priv);
|
2015-04-16 16:52:10 +08:00
|
|
|
|
|
|
|
assert_csr_loaded(dev_priv);
|
|
|
|
}
|
|
|
|
|
2016-04-21 01:27:57 +08:00
|
|
|
void gen9_enable_dc5(struct drm_i915_private *dev_priv)
|
2015-04-16 16:52:10 +08:00
|
|
|
{
|
|
|
|
assert_can_enable_dc5(dev_priv);
|
2015-04-16 16:52:09 +08:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Enabling DC5\n");
|
|
|
|
|
2017-12-05 07:22:10 +08:00
|
|
|
/* Wa Display #1183: skl,kbl,cfl */
|
|
|
|
if (IS_GEN9_BC(dev_priv))
|
|
|
|
I915_WRITE(GEN8_CHICKEN_DCPR_1, I915_READ(GEN8_CHICKEN_DCPR_1) |
|
|
|
|
SKL_SELECT_ALTERNATE_DC_EXIT);
|
|
|
|
|
2015-11-05 01:24:16 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
|
drm/i915/skl: Add DC5 Trigger Sequence
Add triggers as per expectations mentioned in gen9_enable_dc5
and gen9_disable_dc5 patch.
Also call POSTING_READ for every write to a register to ensure that
its written immediately.
v1: Remove POSTING_READ calls as they've already been added in previous patches.
v2: Rebase to move all runtime pm specific changes to intel_runtime_pm.c file.
Modified as per review comments from Imre:
1] Change variable name 'dc5_allowed' to 'dc5_enabled' to correspond to relevant
functions.
2] Move the check dc5_enabled in skl_set_power_well() to disable DC5 into
gen9_disable_DC5 which is a more appropriate place.
3] Convert checks for 'pm.dc5_enabled' and 'pm.suspended' in skl_set_power_well()
to warnings. However, removing them for now as they'll be included in a future patch
asserting DC-state entry/exit criteria.
4] Enable DC5, only when CSR firmware is verified to be loaded. Create new structure
to track 'enabled' and 'deferred' status of DC5.
5] Ensure runtime PM reference is obtained, if CSR is not loaded, to avoid entering
runtime-suspend and release it when it's loaded.
6] Protect necessary CSR-related code with locks.
7] Move CSR-loading call to runtime PM initialization, as power domains needed to be
accessed during deferred DC5-enabling, are not initialized earlier.
v3: Rebase to latest.
Modified as per review comments from Imre:
1] Use blocking wait for CSR-loading to finish to enable DC5 for simplicity, instead of
deferring enabling DC5 until CSR is loaded.
2] Obtain runtime PM reference during CSR-loading initialization itself as deferred DC5-
enabling is removed and release it at the end of CSR-loading functionality.
3] Revert calling CSR-loading functionality to the beginning of i915 driver-load
functionality to avoid any delay in loading.
4] Define another variable to track whether CSR-loading failed and use it to avoid enabling
DC5 if it's true.
5] Define CSR-load-status accessor functions for use later.
v4:
1] Disable DC5 before enabling PG2 instead of after it.
2] DC5 was being mistaken enabled even when CSR-loading timed-out. Fix that.
3] Enable DC5-related functionality using a macro.
4] Remove dc5_enabled tracking variable and its use as it's not needed now.
v5:
1] Mark CSR failed to load where necessary in finish_csr_load function.
2] Use mutex-protected accessor function to check if CSR loaded instead of directly
accessing the variable.
3] Prefix csr_load_status_get/set function names with intel_.
v6: rebase to latest.
v7: Rebase on top of nightly (Damien)
v8: Squashed the patch from Imre - added csr helper pointers to simplify the code. (Imre)
v9: After adding dmc ver 1.0 support rebased on top of nightly. (Animesh)
v10: Added a enum for different csr states, suggested by Imre. (Animesh)
v11: Based on review comments from Imre, Damien and Daniel following changes done
- enum name chnaged to csr_state (singular form).
- FW_UNINITIALIZED used as zeroth element in enum csr_state.
- Prototype changed for helper function(set/get csr status), using enum csr_state instead of bool.
v12: Based on review comment from Imre, introduced bool fw_loaded local to finish_csr_load() which helps
calling once to set the csr status. The same flag used to fail RPM if find any issue during
firmware loading.
Issue: VIZ-2819
Signed-off-by: A.Sunil Kamath <sunil.kamath@intel.com>
Signed-off-by: Suketu Shah <suketu.j.shah@intel.com>
Signed-off-by: Damien Lespiau <damien.lespiau@intel.com>
Signed-off-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Animesh Manna <animesh.manna@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-04-17 22:16:16 +08:00
|
|
|
}
|
|
|
|
|
2015-04-16 16:52:13 +08:00
|
|
|
static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
|
2015-04-16 16:52:11 +08:00
|
|
|
{
|
2015-09-10 23:20:28 +08:00
|
|
|
WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
|
|
|
|
"Backlight is not disabled.\n");
|
|
|
|
WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
|
|
|
|
"DC6 already programmed to be enabled.\n");
|
2015-04-16 16:52:13 +08:00
|
|
|
|
|
|
|
assert_csr_loaded(dev_priv);
|
|
|
|
}
|
|
|
|
|
2018-10-30 06:14:10 +08:00
|
|
|
void skl_enable_dc6(struct drm_i915_private *dev_priv)
|
2015-04-16 16:52:13 +08:00
|
|
|
{
|
|
|
|
assert_can_enable_dc6(dev_priv);
|
2015-04-16 16:52:12 +08:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Enabling DC6\n");
|
|
|
|
|
2018-04-19 23:51:09 +08:00
|
|
|
/* Wa Display #1183: skl,kbl,cfl */
|
|
|
|
if (IS_GEN9_BC(dev_priv))
|
|
|
|
I915_WRITE(GEN8_CHICKEN_DCPR_1, I915_READ(GEN8_CHICKEN_DCPR_1) |
|
|
|
|
SKL_SELECT_ALTERNATE_DC_EXIT);
|
2015-11-05 01:24:16 +08:00
|
|
|
|
2018-04-19 23:51:09 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
|
2015-04-16 16:52:11 +08:00
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
|
|
|
|
int pw_idx = power_well->desc->hsw.idx;
|
|
|
|
u32 mask = HSW_PWR_WELL_CTL_REQ(pw_idx);
|
|
|
|
u32 bios_req = I915_READ(regs->bios);
|
2017-07-06 22:40:34 +08:00
|
|
|
|
2017-02-17 23:39:45 +08:00
|
|
|
/* Take over the request bit if set by BIOS. */
|
2017-07-06 22:40:34 +08:00
|
|
|
if (bios_req & mask) {
|
2018-08-06 17:58:39 +08:00
|
|
|
u32 drv_req = I915_READ(regs->driver);
|
2017-07-06 22:40:34 +08:00
|
|
|
|
|
|
|
if (!(drv_req & mask))
|
2018-08-06 17:58:39 +08:00
|
|
|
I915_WRITE(regs->driver, drv_req | mask);
|
|
|
|
I915_WRITE(regs->bios, bios_req & ~mask);
|
2017-02-17 23:39:45 +08:00
|
|
|
}
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2016-06-13 21:44:34 +08:00
|
|
|
static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:37 +08:00
|
|
|
bxt_ddi_phy_init(dev_priv, power_well->desc->bxt.phy);
|
2016-06-13 21:44:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:37 +08:00
|
|
|
bxt_ddi_phy_uninit(dev_priv, power_well->desc->bxt.phy);
|
2016-06-13 21:44:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:37 +08:00
|
|
|
return bxt_ddi_phy_is_enabled(dev_priv, power_well->desc->bxt.phy);
|
2016-06-13 21:44:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
|
2018-08-06 17:58:41 +08:00
|
|
|
power_well = lookup_power_well(dev_priv, BXT_DISP_PW_DPIO_CMN_A);
|
2016-06-13 21:44:34 +08:00
|
|
|
if (power_well->count > 0)
|
2018-08-06 17:58:37 +08:00
|
|
|
bxt_ddi_phy_verify_state(dev_priv, power_well->desc->bxt.phy);
|
2016-06-13 21:44:34 +08:00
|
|
|
|
2018-08-06 17:58:42 +08:00
|
|
|
power_well = lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
|
2016-06-13 21:44:34 +08:00
|
|
|
if (power_well->count > 0)
|
2018-08-06 17:58:37 +08:00
|
|
|
bxt_ddi_phy_verify_state(dev_priv, power_well->desc->bxt.phy);
|
2016-12-02 16:23:51 +08:00
|
|
|
|
|
|
|
if (IS_GEMINILAKE(dev_priv)) {
|
2018-08-06 17:58:41 +08:00
|
|
|
power_well = lookup_power_well(dev_priv,
|
|
|
|
GLK_DISP_PW_DPIO_CMN_C);
|
2016-12-02 16:23:51 +08:00
|
|
|
if (power_well->count > 0)
|
2018-08-06 17:58:37 +08:00
|
|
|
bxt_ddi_phy_verify_state(dev_priv,
|
|
|
|
power_well->desc->bxt.phy);
|
2016-12-02 16:23:51 +08:00
|
|
|
}
|
2016-06-13 21:44:34 +08:00
|
|
|
}
|
|
|
|
|
2015-11-16 23:20:01 +08:00
|
|
|
static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
|
|
|
|
}
|
|
|
|
|
2016-05-16 21:59:40 +08:00
|
|
|
static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
u32 tmp = I915_READ(DBUF_CTL);
|
|
|
|
|
|
|
|
WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
|
|
|
|
(DBUF_POWER_STATE | DBUF_POWER_REQUEST),
|
|
|
|
"Unexpected DBuf power power state (0x%08x)\n", tmp);
|
|
|
|
}
|
|
|
|
|
2015-11-16 23:20:01 +08:00
|
|
|
static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2017-02-08 02:33:45 +08:00
|
|
|
struct intel_cdclk_state cdclk_state = {};
|
|
|
|
|
2016-03-01 04:49:05 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
2016-04-04 22:27:10 +08:00
|
|
|
|
2017-02-08 02:33:45 +08:00
|
|
|
dev_priv->display.get_cdclk(dev_priv, &cdclk_state);
|
2017-10-24 17:52:08 +08:00
|
|
|
/* Can't read out voltage_level so can't use intel_cdclk_changed() */
|
|
|
|
WARN_ON(intel_cdclk_needs_modeset(&dev_priv->cdclk.hw, &cdclk_state));
|
2016-05-14 04:41:39 +08:00
|
|
|
|
2016-05-16 21:59:40 +08:00
|
|
|
gen9_assert_dbuf_enabled(dev_priv);
|
|
|
|
|
2016-12-02 16:23:49 +08:00
|
|
|
if (IS_GEN9_LP(dev_priv))
|
2016-06-13 21:44:34 +08:00
|
|
|
bxt_verify_ddi_phy_power_wells(dev_priv);
|
2018-11-07 00:06:21 +08:00
|
|
|
|
|
|
|
if (INTEL_GEN(dev_priv) >= 11)
|
|
|
|
/*
|
|
|
|
* DMC retains HW context only for port A, the other combo
|
|
|
|
* PHY's HW context for port B is lost after DC transitions,
|
|
|
|
* so we need to restore it manually.
|
|
|
|
*/
|
|
|
|
icl_combo_phys_init(dev_priv);
|
2015-11-16 23:20:01 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2016-04-18 19:48:21 +08:00
|
|
|
if (!dev_priv->csr.dmc_payload)
|
|
|
|
return;
|
|
|
|
|
2016-03-01 04:49:03 +08:00
|
|
|
if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
|
2015-11-16 23:20:01 +08:00
|
|
|
skl_enable_dc6(dev_priv);
|
2016-03-01 04:49:03 +08:00
|
|
|
else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
|
2015-11-16 23:20:01 +08:00
|
|
|
gen9_enable_dc5(dev_priv);
|
|
|
|
}
|
|
|
|
|
2017-02-17 23:39:42 +08:00
|
|
|
static void i9xx_power_well_sync_hw_noop(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
2015-11-16 23:20:01 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2017-06-01 22:36:16 +08:00
|
|
|
static void i830_pipes_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
if ((I915_READ(PIPECONF(PIPE_A)) & PIPECONF_ENABLE) == 0)
|
|
|
|
i830_enable_pipe(dev_priv, PIPE_A);
|
|
|
|
if ((I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE) == 0)
|
|
|
|
i830_enable_pipe(dev_priv, PIPE_B);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void i830_pipes_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
i830_disable_pipe(dev_priv, PIPE_B);
|
|
|
|
i830_disable_pipe(dev_priv, PIPE_A);
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool i830_pipes_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
return I915_READ(PIPECONF(PIPE_A)) & PIPECONF_ENABLE &&
|
|
|
|
I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void i830_pipes_power_well_sync_hw(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
if (power_well->count > 0)
|
|
|
|
i830_pipes_power_well_enable(dev_priv, power_well);
|
|
|
|
else
|
|
|
|
i830_pipes_power_well_disable(dev_priv, power_well);
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static void vlv_set_power_well(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well, bool enable)
|
|
|
|
{
|
2018-08-06 17:58:38 +08:00
|
|
|
int pw_idx = power_well->desc->vlv.idx;
|
2014-09-30 16:56:38 +08:00
|
|
|
u32 mask;
|
|
|
|
u32 state;
|
|
|
|
u32 ctrl;
|
|
|
|
|
2018-08-06 17:58:38 +08:00
|
|
|
mask = PUNIT_PWRGT_MASK(pw_idx);
|
|
|
|
state = enable ? PUNIT_PWRGT_PWR_ON(pw_idx) :
|
|
|
|
PUNIT_PWRGT_PWR_GATE(pw_idx);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_lock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define COND \
|
|
|
|
((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
|
|
|
|
|
|
|
|
if (COND)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
|
|
|
|
ctrl &= ~mask;
|
|
|
|
ctrl |= state;
|
|
|
|
vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
|
|
|
|
|
|
|
|
if (wait_for(COND, 100))
|
2015-05-10 00:00:23 +08:00
|
|
|
DRM_ERROR("timeout setting power well state %08x (%08x)\n",
|
2014-09-30 16:56:38 +08:00
|
|
|
state,
|
|
|
|
vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
|
|
|
|
|
|
|
|
#undef COND
|
|
|
|
|
|
|
|
out:
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_unlock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
vlv_set_power_well(dev_priv, power_well, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
vlv_set_power_well(dev_priv, power_well, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2018-08-06 17:58:38 +08:00
|
|
|
int pw_idx = power_well->desc->vlv.idx;
|
2014-09-30 16:56:38 +08:00
|
|
|
bool enabled = false;
|
|
|
|
u32 mask;
|
|
|
|
u32 state;
|
|
|
|
u32 ctrl;
|
|
|
|
|
2018-08-06 17:58:38 +08:00
|
|
|
mask = PUNIT_PWRGT_MASK(pw_idx);
|
|
|
|
ctrl = PUNIT_PWRGT_PWR_ON(pw_idx);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_lock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
|
|
|
|
/*
|
|
|
|
* We only ever set the power-on and power-gate states, anything
|
|
|
|
* else is unexpected.
|
|
|
|
*/
|
2018-08-06 17:58:38 +08:00
|
|
|
WARN_ON(state != PUNIT_PWRGT_PWR_ON(pw_idx) &&
|
|
|
|
state != PUNIT_PWRGT_PWR_GATE(pw_idx));
|
2014-09-30 16:56:38 +08:00
|
|
|
if (state == ctrl)
|
|
|
|
enabled = true;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A transient state at this point would mean some unexpected party
|
|
|
|
* is poking at the power controls too.
|
|
|
|
*/
|
|
|
|
ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
|
|
|
|
WARN_ON(ctrl != state);
|
|
|
|
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_unlock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
return enabled;
|
|
|
|
}
|
|
|
|
|
2016-04-11 21:56:30 +08:00
|
|
|
static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-12-02 22:29:04 +08:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On driver load, a pipe may be active and driving a DSI display.
|
|
|
|
* Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
|
|
|
|
* (and never recovering) in this case. intel_dsi_post_disable() will
|
|
|
|
* clear it when we turn off the display.
|
|
|
|
*/
|
|
|
|
val = I915_READ(DSPCLK_GATE_D);
|
|
|
|
val &= DPOUNIT_CLOCK_GATE_DISABLE;
|
|
|
|
val |= VRHUNIT_CLOCK_GATE_DISABLE;
|
|
|
|
I915_WRITE(DSPCLK_GATE_D, val);
|
2016-04-11 21:56:30 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable trickle feed and enable pnd deadline calculation
|
|
|
|
*/
|
|
|
|
I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
|
|
|
|
I915_WRITE(CBR1_VLV, 0);
|
2016-04-27 22:43:22 +08:00
|
|
|
|
|
|
|
WARN_ON(dev_priv->rawclk_freq == 0);
|
|
|
|
|
|
|
|
I915_WRITE(RAWCLK_FREQ_VLV,
|
|
|
|
DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
|
2016-04-11 21:56:30 +08:00
|
|
|
}
|
|
|
|
|
2015-06-29 20:25:51 +08:00
|
|
|
static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
2016-06-22 05:03:42 +08:00
|
|
|
struct intel_encoder *encoder;
|
2015-06-29 20:25:53 +08:00
|
|
|
enum pipe pipe;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable the CRI clock source so we can get at the
|
|
|
|
* display and the reference clock for VGA
|
|
|
|
* hotplug / manual detection. Supposedly DSI also
|
|
|
|
* needs the ref clock up and running.
|
|
|
|
*
|
|
|
|
* CHV DPLL B/C have some issues if VGA mode is enabled.
|
|
|
|
*/
|
2016-11-16 16:55:44 +08:00
|
|
|
for_each_pipe(dev_priv, pipe) {
|
2015-06-29 20:25:53 +08:00
|
|
|
u32 val = I915_READ(DPLL(pipe));
|
|
|
|
|
|
|
|
val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
|
|
|
|
if (pipe != PIPE_A)
|
|
|
|
val |= DPLL_INTEGRATED_CRI_CLK_VLV;
|
|
|
|
|
|
|
|
I915_WRITE(DPLL(pipe), val);
|
|
|
|
}
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2016-04-11 21:56:30 +08:00
|
|
|
vlv_init_display_clock_gating(dev_priv);
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
spin_lock_irq(&dev_priv->irq_lock);
|
|
|
|
valleyview_enable_display_irqs(dev_priv);
|
|
|
|
spin_unlock_irq(&dev_priv->irq_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* During driver initialization/resume we can avoid restoring the
|
|
|
|
* part of the HW/SW state that will be inited anyway explicitly.
|
|
|
|
*/
|
|
|
|
if (dev_priv->power_domains.initializing)
|
|
|
|
return;
|
|
|
|
|
2014-09-30 16:56:44 +08:00
|
|
|
intel_hpd_init(dev_priv);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2016-06-22 05:03:42 +08:00
|
|
|
/* Re-enable the ADPA, if we have one */
|
|
|
|
for_each_intel_encoder(&dev_priv->drm, encoder) {
|
|
|
|
if (encoder->type == INTEL_OUTPUT_ANALOG)
|
|
|
|
intel_crt_reset(&encoder->base);
|
|
|
|
}
|
|
|
|
|
2016-11-16 16:55:39 +08:00
|
|
|
i915_redisable_vga_power_on(dev_priv);
|
2016-08-10 19:07:33 +08:00
|
|
|
|
|
|
|
intel_pps_unlock_regs_wa(dev_priv);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2015-06-29 20:25:51 +08:00
|
|
|
static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
spin_lock_irq(&dev_priv->irq_lock);
|
|
|
|
valleyview_disable_display_irqs(dev_priv);
|
|
|
|
spin_unlock_irq(&dev_priv->irq_lock);
|
|
|
|
|
2016-02-20 00:41:52 +08:00
|
|
|
/* make sure we're done processing display irqs */
|
2016-07-05 17:40:23 +08:00
|
|
|
synchronize_irq(dev_priv->drm.irq);
|
2016-02-20 00:41:52 +08:00
|
|
|
|
2016-06-16 21:37:20 +08:00
|
|
|
intel_power_sequencer_reset(dev_priv);
|
2016-06-22 05:03:44 +08:00
|
|
|
|
2016-10-27 00:36:09 +08:00
|
|
|
/* Prevent us from re-enabling polling on accident in late suspend */
|
|
|
|
if (!dev_priv->drm.dev->power.is_suspended)
|
|
|
|
intel_hpd_poll_init(dev_priv);
|
2015-06-29 20:25:51 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
vlv_set_power_well(dev_priv, power_well, true);
|
|
|
|
|
|
|
|
vlv_display_power_well_init(dev_priv);
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2015-06-29 20:25:51 +08:00
|
|
|
vlv_display_power_well_deinit(dev_priv);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
vlv_set_power_well(dev_priv, power_well, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2015-06-29 20:25:53 +08:00
|
|
|
/* since ref/cri clock was enabled */
|
2014-09-30 16:56:38 +08:00
|
|
|
udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
|
|
|
|
|
|
|
|
vlv_set_power_well(dev_priv, power_well, true);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
|
|
|
|
* 6. De-assert cmn_reset/side_reset. Same as VLV X0.
|
|
|
|
* a. GUnit 0x2110 bit[0] set to 1 (def 0)
|
|
|
|
* b. The other bits such as sfr settings / modesel may all
|
|
|
|
* be set to 0.
|
|
|
|
*
|
|
|
|
* This should only be done on init and resume from S3 with
|
|
|
|
* both PLLs disabled, or we risk losing DPIO and PLL
|
|
|
|
* synchronization.
|
|
|
|
*/
|
|
|
|
I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
enum pipe pipe;
|
|
|
|
|
|
|
|
for_each_pipe(dev_priv, pipe)
|
|
|
|
assert_pll_disabled(dev_priv, pipe);
|
|
|
|
|
|
|
|
/* Assert common reset */
|
|
|
|
I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
|
|
|
|
|
|
|
|
vlv_set_power_well(dev_priv, power_well, false);
|
|
|
|
}
|
|
|
|
|
2017-02-09 17:31:21 +08:00
|
|
|
#define POWER_DOMAIN_MASK (GENMASK_ULL(POWER_DOMAIN_NUM - 1, 0))
|
2015-07-09 04:46:01 +08:00
|
|
|
|
|
|
|
#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
|
|
|
|
|
|
|
|
static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_well *cmn_bc =
|
2018-08-06 17:58:41 +08:00
|
|
|
lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
|
2015-07-09 04:46:01 +08:00
|
|
|
struct i915_power_well *cmn_d =
|
2018-08-06 17:58:41 +08:00
|
|
|
lookup_power_well(dev_priv, CHV_DISP_PW_DPIO_CMN_D);
|
2015-07-09 04:46:01 +08:00
|
|
|
u32 phy_control = dev_priv->chv_phy_control;
|
|
|
|
u32 phy_status = 0;
|
2015-09-08 23:05:45 +08:00
|
|
|
u32 phy_status_mask = 0xffffffff;
|
2015-07-09 04:46:01 +08:00
|
|
|
|
2015-09-08 23:05:45 +08:00
|
|
|
/*
|
|
|
|
* The BIOS can leave the PHY is some weird state
|
|
|
|
* where it doesn't fully power down some parts.
|
|
|
|
* Disable the asserts until the PHY has been fully
|
|
|
|
* reset (ie. the power well has been disabled at
|
|
|
|
* least once).
|
|
|
|
*/
|
|
|
|
if (!dev_priv->chv_phy_assert[DPIO_PHY0])
|
|
|
|
phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
|
|
|
|
PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
|
|
|
|
PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
|
|
|
|
PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
|
|
|
|
PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
|
|
|
|
PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
|
|
|
|
|
|
|
|
if (!dev_priv->chv_phy_assert[DPIO_PHY1])
|
|
|
|
phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
|
|
|
|
PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
|
|
|
|
PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
if (cmn_bc->desc->ops->is_enabled(dev_priv, cmn_bc)) {
|
2015-07-09 04:46:01 +08:00
|
|
|
phy_status |= PHY_POWERGOOD(DPIO_PHY0);
|
|
|
|
|
|
|
|
/* this assumes override is only used to enable lanes */
|
|
|
|
if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
|
|
|
|
phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
|
|
|
|
|
|
|
|
if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
|
|
|
|
phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
|
|
|
|
|
|
|
|
/* CL1 is on whenever anything is on in either channel */
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
|
|
|
|
phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The DPLLB check accounts for the pipe B + port A usage
|
|
|
|
* with CL2 powered up but all the lanes in the second channel
|
|
|
|
* powered down.
|
|
|
|
*/
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
|
|
|
|
(I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
|
|
|
|
phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
|
|
|
|
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
|
|
|
|
phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
|
|
|
|
phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
|
|
|
|
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
|
|
|
|
phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
|
|
|
|
phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
|
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
if (cmn_d->desc->ops->is_enabled(dev_priv, cmn_d)) {
|
2015-07-09 04:46:01 +08:00
|
|
|
phy_status |= PHY_POWERGOOD(DPIO_PHY1);
|
|
|
|
|
|
|
|
/* this assumes override is only used to enable lanes */
|
|
|
|
if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
|
|
|
|
phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
|
|
|
|
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
|
|
|
|
phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
|
|
|
|
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
|
|
|
|
phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
|
|
|
|
if (BITS_SET(phy_control,
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
|
|
|
|
phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
|
|
|
|
}
|
|
|
|
|
2015-09-08 23:05:45 +08:00
|
|
|
phy_status &= phy_status_mask;
|
|
|
|
|
2015-07-09 04:46:01 +08:00
|
|
|
/*
|
|
|
|
* The PHY may be busy with some initial calibration and whatnot,
|
|
|
|
* so the power state can take a while to actually change.
|
|
|
|
*/
|
2016-06-30 22:33:35 +08:00
|
|
|
if (intel_wait_for_register(dev_priv,
|
|
|
|
DISPLAY_PHY_STATUS,
|
|
|
|
phy_status_mask,
|
|
|
|
phy_status,
|
|
|
|
10))
|
|
|
|
DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
|
|
|
|
I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
|
|
|
|
phy_status, dev_priv->chv_phy_control);
|
2015-07-09 04:46:01 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#undef BITS_SET
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
enum dpio_phy phy;
|
2015-07-09 04:45:54 +08:00
|
|
|
enum pipe pipe;
|
|
|
|
uint32_t tmp;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2018-08-06 17:58:41 +08:00
|
|
|
WARN_ON_ONCE(power_well->desc->id != VLV_DISP_PW_DPIO_CMN_BC &&
|
|
|
|
power_well->desc->id != CHV_DISP_PW_DPIO_CMN_D);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2018-08-06 17:58:41 +08:00
|
|
|
if (power_well->desc->id == VLV_DISP_PW_DPIO_CMN_BC) {
|
2015-07-09 04:45:54 +08:00
|
|
|
pipe = PIPE_A;
|
2014-09-30 16:56:38 +08:00
|
|
|
phy = DPIO_PHY0;
|
2015-07-09 04:45:54 +08:00
|
|
|
} else {
|
|
|
|
pipe = PIPE_C;
|
2014-09-30 16:56:38 +08:00
|
|
|
phy = DPIO_PHY1;
|
2015-07-09 04:45:54 +08:00
|
|
|
}
|
2015-06-29 20:25:53 +08:00
|
|
|
|
|
|
|
/* since ref/cri clock was enabled */
|
2014-09-30 16:56:38 +08:00
|
|
|
udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
|
|
|
|
vlv_set_power_well(dev_priv, power_well, true);
|
|
|
|
|
|
|
|
/* Poll for phypwrgood signal */
|
2016-06-30 22:33:36 +08:00
|
|
|
if (intel_wait_for_register(dev_priv,
|
|
|
|
DISPLAY_PHY_STATUS,
|
|
|
|
PHY_POWERGOOD(phy),
|
|
|
|
PHY_POWERGOOD(phy),
|
|
|
|
1))
|
2014-09-30 16:56:38 +08:00
|
|
|
DRM_ERROR("Display PHY %d is not power up\n", phy);
|
|
|
|
|
2015-07-09 04:45:54 +08:00
|
|
|
mutex_lock(&dev_priv->sb_lock);
|
|
|
|
|
|
|
|
/* Enable dynamic power down */
|
|
|
|
tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
|
2015-07-09 04:45:57 +08:00
|
|
|
tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
|
|
|
|
DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
|
2015-07-09 04:45:54 +08:00
|
|
|
vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
|
|
|
|
|
2018-08-06 17:58:41 +08:00
|
|
|
if (power_well->desc->id == VLV_DISP_PW_DPIO_CMN_BC) {
|
2015-07-09 04:45:54 +08:00
|
|
|
tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
|
|
|
|
tmp |= DPIO_DYNPWRDOWNEN_CH1;
|
|
|
|
vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
|
2015-07-09 04:45:58 +08:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Force the non-existing CL2 off. BXT does this
|
|
|
|
* too, so maybe it saves some power even though
|
|
|
|
* CL2 doesn't exist?
|
|
|
|
*/
|
|
|
|
tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
|
|
|
|
tmp |= DPIO_CL2_LDOFUSE_PWRENB;
|
|
|
|
vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
|
2015-07-09 04:45:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&dev_priv->sb_lock);
|
|
|
|
|
2015-04-10 23:21:28 +08:00
|
|
|
dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
|
|
|
|
I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
|
2015-07-09 04:45:54 +08:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
|
|
|
|
phy, dev_priv->chv_phy_control);
|
2015-07-09 04:46:01 +08:00
|
|
|
|
|
|
|
assert_chv_phy_status(dev_priv);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
enum dpio_phy phy;
|
|
|
|
|
2018-08-06 17:58:41 +08:00
|
|
|
WARN_ON_ONCE(power_well->desc->id != VLV_DISP_PW_DPIO_CMN_BC &&
|
|
|
|
power_well->desc->id != CHV_DISP_PW_DPIO_CMN_D);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2018-08-06 17:58:41 +08:00
|
|
|
if (power_well->desc->id == VLV_DISP_PW_DPIO_CMN_BC) {
|
2014-09-30 16:56:38 +08:00
|
|
|
phy = DPIO_PHY0;
|
|
|
|
assert_pll_disabled(dev_priv, PIPE_A);
|
|
|
|
assert_pll_disabled(dev_priv, PIPE_B);
|
|
|
|
} else {
|
|
|
|
phy = DPIO_PHY1;
|
|
|
|
assert_pll_disabled(dev_priv, PIPE_C);
|
|
|
|
}
|
|
|
|
|
2015-04-10 23:21:28 +08:00
|
|
|
dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
|
|
|
|
I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
vlv_set_power_well(dev_priv, power_well, false);
|
2015-07-09 04:45:54 +08:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
|
|
|
|
phy, dev_priv->chv_phy_control);
|
2015-07-09 04:46:01 +08:00
|
|
|
|
2015-09-08 23:05:45 +08:00
|
|
|
/* PHY is fully reset now, so we can enable the PHY state asserts */
|
|
|
|
dev_priv->chv_phy_assert[phy] = true;
|
|
|
|
|
2015-07-09 04:46:01 +08:00
|
|
|
assert_chv_phy_status(dev_priv);
|
2015-07-09 04:45:54 +08:00
|
|
|
}
|
|
|
|
|
2015-07-09 04:46:00 +08:00
|
|
|
static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
|
|
|
|
enum dpio_channel ch, bool override, unsigned int mask)
|
|
|
|
{
|
|
|
|
enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
|
|
|
|
u32 reg, val, expected, actual;
|
|
|
|
|
2015-09-08 23:05:45 +08:00
|
|
|
/*
|
|
|
|
* The BIOS can leave the PHY is some weird state
|
|
|
|
* where it doesn't fully power down some parts.
|
|
|
|
* Disable the asserts until the PHY has been fully
|
|
|
|
* reset (ie. the power well has been disabled at
|
|
|
|
* least once).
|
|
|
|
*/
|
|
|
|
if (!dev_priv->chv_phy_assert[phy])
|
|
|
|
return;
|
|
|
|
|
2015-07-09 04:46:00 +08:00
|
|
|
if (ch == DPIO_CH0)
|
|
|
|
reg = _CHV_CMN_DW0_CH0;
|
|
|
|
else
|
|
|
|
reg = _CHV_CMN_DW6_CH1;
|
|
|
|
|
|
|
|
mutex_lock(&dev_priv->sb_lock);
|
|
|
|
val = vlv_dpio_read(dev_priv, pipe, reg);
|
|
|
|
mutex_unlock(&dev_priv->sb_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This assumes !override is only used when the port is disabled.
|
|
|
|
* All lanes should power down even without the override when
|
|
|
|
* the port is disabled.
|
|
|
|
*/
|
|
|
|
if (!override || mask == 0xf) {
|
|
|
|
expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
|
|
|
|
/*
|
|
|
|
* If CH1 common lane is not active anymore
|
|
|
|
* (eg. for pipe B DPLL) the entire channel will
|
|
|
|
* shut down, which causes the common lane registers
|
|
|
|
* to read as 0. That means we can't actually check
|
|
|
|
* the lane power down status bits, but as the entire
|
|
|
|
* register reads as 0 it's a good indication that the
|
|
|
|
* channel is indeed entirely powered down.
|
|
|
|
*/
|
|
|
|
if (ch == DPIO_CH1 && val == 0)
|
|
|
|
expected = 0;
|
|
|
|
} else if (mask != 0x0) {
|
|
|
|
expected = DPIO_ANYDL_POWERDOWN;
|
|
|
|
} else {
|
|
|
|
expected = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ch == DPIO_CH0)
|
|
|
|
actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
|
|
|
|
else
|
|
|
|
actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
|
|
|
|
actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
|
|
|
|
|
|
|
|
WARN(actual != expected,
|
|
|
|
"Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
|
|
|
|
!!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
|
|
|
|
!!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
|
|
|
|
reg, val);
|
|
|
|
}
|
|
|
|
|
drm/i915: Trick CL2 into life on CHV when using pipe B with port B
Normmally the common lane in a PHY channel gets powered up when some
of the data lanes get powered up. But when we're driving port B with
pipe B we don't want to enabled any of the data lanes, and just want
the DPLL in the common lane to be active.
To make that happens we have to temporarily enable some data lanes
after which we can access the DPLL registers in the common lane. Once
the pipe is up and running we can drop the power override on the data
lanes allowing them to shut down. From this point forward the common
lane will in fact stay powered on until the data lanes in the other
channel get powered down.
Ville's extended explanation from the review thread:
On Wed, Aug 19, 2015 at 07:47:41AM +0530, Deepak wrote:
> One Q, why only for port B? Port C is also in same common lane right?
Port B is in the first PHY channel which also houses CL1. CL1 always
powers up whenever any lanes in either PHY channel are powered up.
CL2 only powers up if lanes in the second channel (ie. the one with
port C) powers up.
So in this scenario (pipe B->port B) we want the DPLL from CL2, but
ideally we only want to power up the lanes for port B. Powering up
port B lanes will only power up CL1, but as we need CL2 instead we
need to, temporarily, power up some lanes in port C as well.
Crossing the streams the other way (pipe A->port C) is not a problem
since CL1 powers up whenever anything else powers up. So powering up
some port C lanes is enough on its own to make the CL1 DPLL
operational, even though CL1 and the lanes live in separate channels.
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Deepak S <deepak.s@linux.intel.com>
[danvet: Amend commit message with extended explanation.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-07-09 04:45:55 +08:00
|
|
|
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
|
|
|
|
enum dpio_channel ch, bool override)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
bool was_override;
|
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
|
|
|
was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
|
|
|
|
|
|
|
|
if (override == was_override)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
if (override)
|
|
|
|
dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
|
|
|
|
else
|
|
|
|
dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
|
|
|
|
|
|
|
|
I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
|
|
|
|
phy, ch, dev_priv->chv_phy_control);
|
|
|
|
|
2015-07-09 04:46:01 +08:00
|
|
|
assert_chv_phy_status(dev_priv);
|
|
|
|
|
drm/i915: Trick CL2 into life on CHV when using pipe B with port B
Normmally the common lane in a PHY channel gets powered up when some
of the data lanes get powered up. But when we're driving port B with
pipe B we don't want to enabled any of the data lanes, and just want
the DPLL in the common lane to be active.
To make that happens we have to temporarily enable some data lanes
after which we can access the DPLL registers in the common lane. Once
the pipe is up and running we can drop the power override on the data
lanes allowing them to shut down. From this point forward the common
lane will in fact stay powered on until the data lanes in the other
channel get powered down.
Ville's extended explanation from the review thread:
On Wed, Aug 19, 2015 at 07:47:41AM +0530, Deepak wrote:
> One Q, why only for port B? Port C is also in same common lane right?
Port B is in the first PHY channel which also houses CL1. CL1 always
powers up whenever any lanes in either PHY channel are powered up.
CL2 only powers up if lanes in the second channel (ie. the one with
port C) powers up.
So in this scenario (pipe B->port B) we want the DPLL from CL2, but
ideally we only want to power up the lanes for port B. Powering up
port B lanes will only power up CL1, but as we need CL2 instead we
need to, temporarily, power up some lanes in port C as well.
Crossing the streams the other way (pipe A->port C) is not a problem
since CL1 powers up whenever anything else powers up. So powering up
some port C lanes is enough on its own to make the CL1 DPLL
operational, even though CL1 and the lanes live in separate channels.
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Deepak S <deepak.s@linux.intel.com>
[danvet: Amend commit message with extended explanation.]
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-07-09 04:45:55 +08:00
|
|
|
out:
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
|
|
|
return was_override;
|
|
|
|
}
|
|
|
|
|
2015-07-09 04:45:54 +08:00
|
|
|
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
|
|
|
|
bool override, unsigned int mask)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
|
|
|
|
enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
|
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
|
|
|
dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
|
|
|
|
dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
|
|
|
|
|
|
|
|
if (override)
|
|
|
|
dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
|
|
|
|
else
|
|
|
|
dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
|
|
|
|
|
|
|
|
I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
|
|
|
|
phy, ch, mask, dev_priv->chv_phy_control);
|
|
|
|
|
2015-07-09 04:46:01 +08:00
|
|
|
assert_chv_phy_status(dev_priv);
|
|
|
|
|
2015-07-09 04:46:00 +08:00
|
|
|
assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
|
|
|
|
|
2015-07-09 04:45:54 +08:00
|
|
|
mutex_unlock(&power_domains->lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2017-07-06 22:40:23 +08:00
|
|
|
enum pipe pipe = PIPE_A;
|
2014-09-30 16:56:38 +08:00
|
|
|
bool enabled;
|
|
|
|
u32 state, ctrl;
|
|
|
|
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_lock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
|
|
|
|
/*
|
|
|
|
* We only ever set the power-on and power-gate states, anything
|
|
|
|
* else is unexpected.
|
|
|
|
*/
|
|
|
|
WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
|
|
|
|
enabled = state == DP_SSS_PWR_ON(pipe);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A transient state at this point would mean some unexpected party
|
|
|
|
* is poking at the power controls too.
|
|
|
|
*/
|
|
|
|
ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
|
|
|
|
WARN_ON(ctrl << 16 != state);
|
|
|
|
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_unlock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
return enabled;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well,
|
|
|
|
bool enable)
|
|
|
|
{
|
2017-07-06 22:40:23 +08:00
|
|
|
enum pipe pipe = PIPE_A;
|
2014-09-30 16:56:38 +08:00
|
|
|
u32 state;
|
|
|
|
u32 ctrl;
|
|
|
|
|
|
|
|
state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
|
|
|
|
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_lock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define COND \
|
|
|
|
((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
|
|
|
|
|
|
|
|
if (COND)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
|
|
|
|
ctrl &= ~DP_SSC_MASK(pipe);
|
|
|
|
ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
|
|
|
|
vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
|
|
|
|
|
|
|
|
if (wait_for(COND, 100))
|
2015-05-10 00:00:23 +08:00
|
|
|
DRM_ERROR("timeout setting power well state %08x (%08x)\n",
|
2014-09-30 16:56:38 +08:00
|
|
|
state,
|
|
|
|
vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
|
|
|
|
|
|
|
|
#undef COND
|
|
|
|
|
|
|
|
out:
|
2017-10-11 05:30:05 +08:00
|
|
|
mutex_unlock(&dev_priv->pcu_lock);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
|
|
|
chv_set_pipe_power_well(dev_priv, power_well, true);
|
2014-10-31 01:43:03 +08:00
|
|
|
|
2015-06-29 20:25:51 +08:00
|
|
|
vlv_display_power_well_init(dev_priv);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
|
|
|
|
struct i915_power_well *power_well)
|
|
|
|
{
|
2015-06-29 20:25:51 +08:00
|
|
|
vlv_display_power_well_deinit(dev_priv);
|
2014-10-31 01:43:03 +08:00
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
chv_set_pipe_power_well(dev_priv, power_well, false);
|
|
|
|
}
|
|
|
|
|
2016-02-17 20:17:42 +08:00
|
|
|
static void
|
|
|
|
__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
|
2017-02-17 23:39:43 +08:00
|
|
|
for_each_power_domain_well(dev_priv, power_well, BIT_ULL(domain))
|
2016-06-13 21:44:33 +08:00
|
|
|
intel_power_well_get(dev_priv, power_well);
|
2016-02-17 20:17:42 +08:00
|
|
|
|
|
|
|
power_domains->domain_use_count[domain]++;
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_display_power_get - grab a power domain reference
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
* @domain: power domain to reference
|
|
|
|
*
|
|
|
|
* This function grabs a power domain reference for @domain and ensures that the
|
|
|
|
* power domain and all its parents are powered up. Therefore users should only
|
|
|
|
* grab a reference to the innermost power domain they need.
|
|
|
|
*
|
|
|
|
* Any power domain reference obtained by this function must have a symmetric
|
|
|
|
* call to intel_display_power_put() to release the reference again.
|
|
|
|
*/
|
2014-09-30 16:56:38 +08:00
|
|
|
void intel_display_power_get(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain)
|
|
|
|
{
|
2016-02-17 20:17:42 +08:00
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
intel_runtime_pm_get(dev_priv);
|
|
|
|
|
2016-02-17 20:17:42 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
|
|
|
__intel_display_power_get_domain(dev_priv, domain);
|
|
|
|
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
* @domain: power domain to reference
|
|
|
|
*
|
|
|
|
* This function grabs a power domain reference for @domain and ensures that the
|
|
|
|
* power domain and all its parents are powered up. Therefore users should only
|
|
|
|
* grab a reference to the innermost power domain they need.
|
|
|
|
*
|
|
|
|
* Any power domain reference obtained by this function must have a symmetric
|
|
|
|
* call to intel_display_power_put() to release the reference again.
|
|
|
|
*/
|
|
|
|
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
bool is_enabled;
|
|
|
|
|
|
|
|
if (!intel_runtime_pm_get_if_in_use(dev_priv))
|
|
|
|
return false;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
2016-02-17 20:17:42 +08:00
|
|
|
if (__intel_display_power_is_enabled(dev_priv, domain)) {
|
|
|
|
__intel_display_power_get_domain(dev_priv, domain);
|
|
|
|
is_enabled = true;
|
|
|
|
} else {
|
|
|
|
is_enabled = false;
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&power_domains->lock);
|
2016-02-17 20:17:42 +08:00
|
|
|
|
|
|
|
if (!is_enabled)
|
|
|
|
intel_runtime_pm_put(dev_priv);
|
|
|
|
|
|
|
|
return is_enabled;
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_display_power_put - release a power domain reference
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
* @domain: power domain to reference
|
|
|
|
*
|
|
|
|
* This function drops the power domain reference obtained by
|
|
|
|
* intel_display_power_get() and might power down the corresponding hardware
|
|
|
|
* block right away if this is the last reference.
|
|
|
|
*/
|
2014-09-30 16:56:38 +08:00
|
|
|
void intel_display_power_put(struct drm_i915_private *dev_priv,
|
|
|
|
enum intel_display_power_domain domain)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains;
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
|
|
|
|
power_domains = &dev_priv->power_domains;
|
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
2015-11-20 23:55:34 +08:00
|
|
|
WARN(!power_domains->domain_use_count[domain],
|
|
|
|
"Use count on domain %s is already zero\n",
|
|
|
|
intel_display_power_domain_str(domain));
|
2014-09-30 16:56:38 +08:00
|
|
|
power_domains->domain_use_count[domain]--;
|
|
|
|
|
2018-11-14 09:15:09 +08:00
|
|
|
for_each_power_domain_well_reverse(dev_priv, power_well, BIT_ULL(domain))
|
2016-06-13 21:44:33 +08:00
|
|
|
intel_power_well_put(dev_priv, power_well);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
|
|
|
intel_runtime_pm_put(dev_priv);
|
|
|
|
}
|
|
|
|
|
2017-07-06 22:40:40 +08:00
|
|
|
#define I830_PIPES_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2016-04-18 19:02:27 +08:00
|
|
|
#define VLV_DISPLAY_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DSI) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_CRT) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_GMBUS) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_CRT) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2016-04-18 19:02:27 +08:00
|
|
|
#define CHV_DISPLAY_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DSI) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_GMBUS) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2016-04-18 19:02:27 +08:00
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
|
2017-02-09 17:31:21 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2017-07-06 22:40:40 +08:00
|
|
|
#define HSW_DISPLAY_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
|
|
|
#define BDW_DISPLAY_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
|
|
|
#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_E_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define SKL_DISPLAY_DDI_IO_A_E_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define SKL_DISPLAY_DDI_IO_B_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define SKL_DISPLAY_DDI_IO_C_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define SKL_DISPLAY_DDI_IO_D_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
|
|
|
|
SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
|
2017-12-05 21:28:54 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_MODESET) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
|
|
|
#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
|
|
|
|
BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
|
2017-12-05 21:28:54 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_MODESET) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
2017-12-09 05:37:37 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_GMBUS) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_A_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
|
|
|
#define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DISPLAY_DDI_IO_A_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO))
|
|
|
|
#define GLK_DISPLAY_DDI_IO_B_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO))
|
|
|
|
#define GLK_DISPLAY_DDI_IO_C_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO))
|
|
|
|
#define GLK_DPIO_CMN_A_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_A_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DPIO_CMN_B_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DPIO_CMN_C_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
2018-06-22 02:44:49 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_IO_A) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
|
|
|
|
GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
|
2017-12-05 21:28:54 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_MODESET) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
2017-12-09 05:37:36 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_GMBUS) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
|
|
|
#define CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
2018-01-30 07:22:22 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_F_LANES) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D) | \
|
2018-01-30 07:22:15 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_F) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_DDI_A_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_DDI_B_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_DDI_C_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_DDI_D_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_AUX_A_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
2018-02-24 06:15:15 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_IO_A) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_AUX_B_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_AUX_C_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
#define CNL_DISPLAY_AUX_D_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2018-01-30 07:22:15 +08:00
|
|
|
#define CNL_DISPLAY_AUX_F_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_F) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2018-01-30 07:22:22 +08:00
|
|
|
#define CNL_DISPLAY_DDI_F_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_F_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
2017-07-06 22:40:40 +08:00
|
|
|
#define CNL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
|
|
|
|
CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
|
2018-01-11 16:24:17 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
|
2017-07-06 22:40:40 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_MODESET) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
2017-06-01 22:36:16 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
2018-06-26 22:22:32 +08:00
|
|
|
/*
|
|
|
|
* ICL PW_0/PG_0 domains (HW/DMC control):
|
|
|
|
* - PCI
|
|
|
|
* - clocks except port PLL
|
|
|
|
* - central power except FBC
|
|
|
|
* - shared functions except pipe interrupts, pipe MBUS, DBUF registers
|
|
|
|
* ICL PW_1/PG_1 domains (HW/DMC control):
|
|
|
|
* - DBUF function
|
|
|
|
* - PIPE_A and its planes, except VGA
|
|
|
|
* - transcoder EDP + PSR
|
|
|
|
* - transcoder DSI
|
|
|
|
* - DDI_A
|
|
|
|
* - FBC
|
|
|
|
*/
|
|
|
|
#define ICL_PW_4_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
/* VDSC/joining */
|
|
|
|
#define ICL_PW_3_POWER_DOMAINS ( \
|
|
|
|
ICL_PW_4_POWER_DOMAINS | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_E_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_F_LANES) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_F_IO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_E) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_F) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT1) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT2) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT3) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT4) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_VGA) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUDIO) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
/*
|
|
|
|
* - transcoder WD
|
|
|
|
* - KVMR (HW control)
|
|
|
|
*/
|
|
|
|
#define ICL_PW_2_POWER_DOMAINS ( \
|
|
|
|
ICL_PW_3_POWER_DOMAINS | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
/*
|
|
|
|
* - eDP/DSI VDSC
|
|
|
|
* - KVMR (HW control)
|
|
|
|
*/
|
|
|
|
#define ICL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
|
|
|
|
ICL_PW_2_POWER_DOMAINS | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_MODESET) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A) | \
|
|
|
|
BIT_ULL(POWER_DOMAIN_INIT))
|
|
|
|
|
|
|
|
#define ICL_DDI_IO_A_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO))
|
|
|
|
#define ICL_DDI_IO_B_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO))
|
|
|
|
#define ICL_DDI_IO_C_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO))
|
|
|
|
#define ICL_DDI_IO_D_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO))
|
|
|
|
#define ICL_DDI_IO_E_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO))
|
|
|
|
#define ICL_DDI_IO_F_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_PORT_DDI_F_IO))
|
|
|
|
|
|
|
|
#define ICL_AUX_A_IO_POWER_DOMAINS ( \
|
2018-09-14 08:18:22 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_IO_A) | \
|
2018-06-26 22:22:32 +08:00
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_A))
|
|
|
|
#define ICL_AUX_B_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_B))
|
|
|
|
#define ICL_AUX_C_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_C))
|
|
|
|
#define ICL_AUX_D_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_D))
|
|
|
|
#define ICL_AUX_E_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_E))
|
|
|
|
#define ICL_AUX_F_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_F))
|
|
|
|
#define ICL_AUX_TBT1_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT1))
|
|
|
|
#define ICL_AUX_TBT2_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT2))
|
|
|
|
#define ICL_AUX_TBT3_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT3))
|
|
|
|
#define ICL_AUX_TBT4_IO_POWER_DOMAINS ( \
|
|
|
|
BIT_ULL(POWER_DOMAIN_AUX_TBT4))
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2014-09-30 16:56:38 +08:00
|
|
|
.enable = i9xx_always_on_power_well_noop,
|
|
|
|
.disable = i9xx_always_on_power_well_noop,
|
|
|
|
.is_enabled = i9xx_always_on_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct i915_power_well_ops chv_pipe_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2014-09-30 16:56:38 +08:00
|
|
|
.enable = chv_pipe_power_well_enable,
|
|
|
|
.disable = chv_pipe_power_well_disable,
|
|
|
|
.is_enabled = chv_pipe_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2014-09-30 16:56:38 +08:00
|
|
|
.enable = chv_dpio_cmn_power_well_enable,
|
|
|
|
.disable = chv_dpio_cmn_power_well_disable,
|
|
|
|
.is_enabled = vlv_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc i9xx_always_on_power_well[] = {
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2014-09-30 16:56:38 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-06-01 22:36:16 +08:00
|
|
|
static const struct i915_power_well_ops i830_pipes_power_well_ops = {
|
|
|
|
.sync_hw = i830_pipes_power_well_sync_hw,
|
|
|
|
.enable = i830_pipes_power_well_enable,
|
|
|
|
.disable = i830_pipes_power_well_disable,
|
|
|
|
.is_enabled = i830_pipes_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc i830_power_wells[] = {
|
2017-06-01 22:36:16 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2017-06-01 22:36:16 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2017-06-01 22:36:16 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "pipes",
|
|
|
|
.domains = I830_PIPES_POWER_DOMAINS,
|
|
|
|
.ops = &i830_pipes_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2017-06-01 22:36:16 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static const struct i915_power_well_ops hsw_power_well_ops = {
|
|
|
|
.sync_hw = hsw_power_well_sync_hw,
|
|
|
|
.enable = hsw_power_well_enable,
|
|
|
|
.disable = hsw_power_well_disable,
|
|
|
|
.is_enabled = hsw_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2015-11-16 23:20:01 +08:00
|
|
|
static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2015-11-16 23:20:01 +08:00
|
|
|
.enable = gen9_dc_off_power_well_enable,
|
|
|
|
.disable = gen9_dc_off_power_well_disable,
|
|
|
|
.is_enabled = gen9_dc_off_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2016-06-13 21:44:34 +08:00
|
|
|
static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2016-06-13 21:44:34 +08:00
|
|
|
.enable = bxt_dpio_cmn_power_well_enable,
|
|
|
|
.disable = bxt_dpio_cmn_power_well_disable,
|
|
|
|
.is_enabled = bxt_dpio_cmn_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
static const struct i915_power_well_regs hsw_power_well_regs = {
|
|
|
|
.bios = HSW_PWR_WELL_CTL1,
|
|
|
|
.driver = HSW_PWR_WELL_CTL2,
|
|
|
|
.kvmr = HSW_PWR_WELL_CTL3,
|
|
|
|
.debug = HSW_PWR_WELL_CTL4,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc hsw_power_wells[] = {
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-04-18 19:02:26 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "display",
|
|
|
|
.domains = HSW_DISPLAY_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2017-07-12 04:42:32 +08:00
|
|
|
.id = HSW_DISP_PW_GLOBAL,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = HSW_PW_CTL_IDX_GLOBAL,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.has_vga = true,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc bdw_power_wells[] = {
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-04-18 19:02:26 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "display",
|
|
|
|
.domains = BDW_DISPLAY_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2017-07-12 04:42:32 +08:00
|
|
|
.id = HSW_DISP_PW_GLOBAL,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = HSW_PW_CTL_IDX_GLOBAL,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
|
|
|
|
.hsw.has_vga = true,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct i915_power_well_ops vlv_display_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2014-09-30 16:56:38 +08:00
|
|
|
.enable = vlv_display_power_well_enable,
|
|
|
|
.disable = vlv_display_power_well_disable,
|
|
|
|
.is_enabled = vlv_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2014-09-30 16:56:38 +08:00
|
|
|
.enable = vlv_dpio_cmn_power_well_enable,
|
|
|
|
.disable = vlv_dpio_cmn_power_well_disable,
|
|
|
|
.is_enabled = vlv_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
|
2017-02-17 23:39:42 +08:00
|
|
|
.sync_hw = i9xx_power_well_sync_hw_noop,
|
2014-09-30 16:56:38 +08:00
|
|
|
.enable = vlv_power_well_enable,
|
|
|
|
.disable = vlv_power_well_disable,
|
|
|
|
.is_enabled = vlv_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc vlv_power_wells[] = {
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-04-18 19:02:26 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "display",
|
|
|
|
.domains = VLV_DISPLAY_POWER_DOMAINS,
|
|
|
|
.ops = &vlv_display_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = VLV_DISP_PW_DISP2D,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DISP2D,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-tx-b-01",
|
|
|
|
.domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
|
|
|
|
.ops = &vlv_dpio_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-tx-b-23",
|
|
|
|
.domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
|
|
|
|
.ops = &vlv_dpio_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-tx-c-01",
|
|
|
|
.domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
|
|
|
|
.ops = &vlv_dpio_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-tx-c-23",
|
|
|
|
.domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
|
|
|
|
VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
|
|
|
|
.ops = &vlv_dpio_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-common",
|
|
|
|
.domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
|
|
|
|
.ops = &vlv_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = VLV_DISP_PW_DPIO_CMN_BC,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_CMN_BC,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc chv_power_wells[] = {
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-04-18 19:02:26 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "display",
|
2014-10-27 22:07:32 +08:00
|
|
|
/*
|
2015-05-27 01:22:39 +08:00
|
|
|
* Pipe A power well is the new disp2d well. Pipe B and C
|
|
|
|
* power wells don't actually exist. Pipe A power well is
|
|
|
|
* required for any pipe to work.
|
2014-10-27 22:07:32 +08:00
|
|
|
*/
|
2016-04-18 19:02:27 +08:00
|
|
|
.domains = CHV_DISPLAY_POWER_DOMAINS,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &chv_pipe_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-common-bc",
|
2015-04-10 23:21:29 +08:00
|
|
|
.domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &chv_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = VLV_DISP_PW_DPIO_CMN_BC,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_CMN_BC,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-common-d",
|
2015-04-10 23:21:29 +08:00
|
|
|
.domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
|
2014-09-30 16:56:38 +08:00
|
|
|
.ops = &chv_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = CHV_DISP_PW_DPIO_CMN_D,
|
2018-08-06 17:58:38 +08:00
|
|
|
{
|
|
|
|
.vlv.idx = PUNIT_PWGT_IDX_DPIO_CMN_D,
|
|
|
|
},
|
2014-09-30 16:56:38 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2015-04-16 16:52:10 +08:00
|
|
|
bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
|
2017-07-12 04:42:30 +08:00
|
|
|
enum i915_power_well_id power_well_id)
|
2015-04-16 16:52:10 +08:00
|
|
|
{
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
bool ret;
|
|
|
|
|
|
|
|
power_well = lookup_power_well(dev_priv, power_well_id);
|
2018-08-06 17:58:37 +08:00
|
|
|
ret = power_well->desc->ops->is_enabled(dev_priv, power_well);
|
2015-04-16 16:52:10 +08:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc skl_power_wells[] = {
|
2015-02-04 21:57:44 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-04-18 19:02:26 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
2015-02-04 21:57:44 +08:00
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 1",
|
2015-11-05 01:24:15 +08:00
|
|
|
/* Handled by the DMC firmware */
|
2018-11-09 22:58:22 +08:00
|
|
|
.always_on = true,
|
2015-11-05 01:24:15 +08:00
|
|
|
.domains = 0,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-10-07 00:22:14 +08:00
|
|
|
.id = SKL_DISP_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "MISC IO power well",
|
2015-11-05 01:24:15 +08:00
|
|
|
/* Handled by the DMC firmware */
|
2018-11-09 22:58:22 +08:00
|
|
|
.always_on = true,
|
2015-11-05 01:24:15 +08:00
|
|
|
.domains = 0,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-10-07 00:22:14 +08:00
|
|
|
.id = SKL_DISP_PW_MISC_IO,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_MISC_IO,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
2015-11-16 23:20:01 +08:00
|
|
|
{
|
|
|
|
.name = "DC off",
|
|
|
|
.domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
|
|
|
|
.ops = &gen9_dc_off_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2015-11-16 23:20:01 +08:00
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
{
|
|
|
|
.name = "power well 2",
|
|
|
|
.domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-10-07 00:22:14 +08:00
|
|
|
.id = SKL_DISP_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
|
|
|
|
.hsw.has_vga = true,
|
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI A/E IO power well",
|
|
|
|
.domains = SKL_DISPLAY_DDI_IO_A_E_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_A_E,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI B IO power well",
|
|
|
|
.domains = SKL_DISPLAY_DDI_IO_B_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_B,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI C IO power well",
|
|
|
|
.domains = SKL_DISPLAY_DDI_IO_C_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_C,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI D IO power well",
|
|
|
|
.domains = SKL_DISPLAY_DDI_IO_D_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_D,
|
|
|
|
},
|
2015-02-04 21:57:44 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc bxt_power_wells[] = {
|
2014-07-11 17:21:13 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-04-18 19:02:26 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
2014-07-11 17:21:13 +08:00
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2014-07-11 17:21:13 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 1",
|
2018-11-09 22:58:22 +08:00
|
|
|
/* Handled by the DMC firmware */
|
|
|
|
.always_on = true,
|
2016-04-01 21:02:42 +08:00
|
|
|
.domains = 0,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-10-07 00:22:14 +08:00
|
|
|
.id = SKL_DISP_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2014-07-11 17:21:13 +08:00
|
|
|
},
|
2015-11-16 23:20:01 +08:00
|
|
|
{
|
|
|
|
.name = "DC off",
|
|
|
|
.domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
|
|
|
|
.ops = &gen9_dc_off_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2015-11-16 23:20:01 +08:00
|
|
|
},
|
2014-07-11 17:21:13 +08:00
|
|
|
{
|
|
|
|
.name = "power well 2",
|
|
|
|
.domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-10-07 00:22:14 +08:00
|
|
|
.id = SKL_DISP_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
|
|
|
|
.hsw.has_vga = true,
|
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2015-11-16 23:20:01 +08:00
|
|
|
},
|
2016-06-13 21:44:34 +08:00
|
|
|
{
|
|
|
|
.name = "dpio-common-a",
|
|
|
|
.domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
|
|
|
|
.ops = &bxt_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = BXT_DISP_PW_DPIO_CMN_A,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
|
|
|
.bxt.phy = DPIO_PHY1,
|
|
|
|
},
|
2016-06-13 21:44:34 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-common-bc",
|
|
|
|
.domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
|
|
|
|
.ops = &bxt_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:42 +08:00
|
|
|
.id = VLV_DISP_PW_DPIO_CMN_BC,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
|
|
|
.bxt.phy = DPIO_PHY0,
|
|
|
|
},
|
2016-06-13 21:44:34 +08:00
|
|
|
},
|
2014-07-11 17:21:13 +08:00
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc glk_power_wells[] = {
|
2016-12-02 16:23:50 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2016-12-02 16:23:50 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 1",
|
|
|
|
/* Handled by the DMC firmware */
|
2018-11-09 22:58:22 +08:00
|
|
|
.always_on = true,
|
2016-12-02 16:23:50 +08:00
|
|
|
.domains = 0,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-12-02 16:23:50 +08:00
|
|
|
.id = SKL_DISP_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DC off",
|
|
|
|
.domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
|
|
|
|
.ops = &gen9_dc_off_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 2",
|
|
|
|
.domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2016-12-02 16:23:50 +08:00
|
|
|
.id = SKL_DISP_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
|
|
|
|
.hsw.has_vga = true,
|
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
2016-12-02 16:23:51 +08:00
|
|
|
{
|
|
|
|
.name = "dpio-common-a",
|
|
|
|
.domains = GLK_DPIO_CMN_A_POWER_DOMAINS,
|
|
|
|
.ops = &bxt_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = BXT_DISP_PW_DPIO_CMN_A,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
|
|
|
.bxt.phy = DPIO_PHY1,
|
|
|
|
},
|
2016-12-02 16:23:51 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-common-b",
|
|
|
|
.domains = GLK_DPIO_CMN_B_POWER_DOMAINS,
|
|
|
|
.ops = &bxt_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:42 +08:00
|
|
|
.id = VLV_DISP_PW_DPIO_CMN_BC,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
|
|
|
.bxt.phy = DPIO_PHY0,
|
|
|
|
},
|
2016-12-02 16:23:51 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "dpio-common-c",
|
|
|
|
.domains = GLK_DPIO_CMN_C_POWER_DOMAINS,
|
|
|
|
.ops = &bxt_dpio_cmn_power_well_ops,
|
2018-08-06 17:58:41 +08:00
|
|
|
.id = GLK_DISP_PW_DPIO_CMN_C,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
|
|
|
.bxt.phy = DPIO_PHY2,
|
|
|
|
},
|
2016-12-02 16:23:51 +08:00
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
{
|
|
|
|
.name = "AUX A",
|
|
|
|
.domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_AUX_A,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX B",
|
|
|
|
.domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_AUX_B,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX C",
|
|
|
|
.domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_AUX_C,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI A IO power well",
|
|
|
|
.domains = GLK_DISPLAY_DDI_IO_A_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_DDI_A,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI B IO power well",
|
|
|
|
.domains = GLK_DISPLAY_DDI_IO_B_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_B,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
{
|
2017-02-24 22:19:59 +08:00
|
|
|
.name = "DDI C IO power well",
|
|
|
|
.domains = GLK_DISPLAY_DDI_IO_C_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_C,
|
|
|
|
},
|
2016-12-02 16:23:50 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc cnl_power_wells[] = {
|
2017-06-07 04:30:39 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2017-06-07 04:30:39 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 1",
|
|
|
|
/* Handled by the DMC firmware */
|
2018-11-09 22:58:22 +08:00
|
|
|
.always_on = true,
|
2017-06-07 04:30:39 +08:00
|
|
|
.domains = 0,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2017-06-07 04:30:39 +08:00
|
|
|
.id = SKL_DISP_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_1,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX A",
|
|
|
|
.domains = CNL_DISPLAY_AUX_A_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_AUX_A,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX B",
|
|
|
|
.domains = CNL_DISPLAY_AUX_B_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_AUX_B,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX C",
|
|
|
|
.domains = CNL_DISPLAY_AUX_C_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_AUX_C,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX D",
|
|
|
|
.domains = CNL_DISPLAY_AUX_D_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = CNL_PW_CTL_IDX_AUX_D,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DC off",
|
|
|
|
.domains = CNL_DISPLAY_DC_OFF_POWER_DOMAINS,
|
|
|
|
.ops = &gen9_dc_off_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 2",
|
|
|
|
.domains = CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2017-06-07 04:30:39 +08:00
|
|
|
.id = SKL_DISP_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_PW_2,
|
2017-08-14 23:15:29 +08:00
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
|
|
|
|
.hsw.has_vga = true,
|
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI A IO power well",
|
|
|
|
.domains = CNL_DISPLAY_DDI_A_IO_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = GLK_PW_CTL_IDX_DDI_A,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI B IO power well",
|
|
|
|
.domains = CNL_DISPLAY_DDI_B_IO_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_B,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI C IO power well",
|
|
|
|
.domains = CNL_DISPLAY_DDI_C_IO_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_C,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI D IO power well",
|
|
|
|
.domains = CNL_DISPLAY_DDI_D_IO_POWER_DOMAINS,
|
2017-07-12 04:42:36 +08:00
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = SKL_PW_CTL_IDX_DDI_D,
|
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
},
|
2018-01-30 07:22:22 +08:00
|
|
|
{
|
|
|
|
.name = "DDI F IO power well",
|
|
|
|
.domains = CNL_DISPLAY_DDI_F_IO_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = CNL_PW_CTL_IDX_DDI_F,
|
|
|
|
},
|
2018-01-30 07:22:22 +08:00
|
|
|
},
|
2018-01-30 07:22:15 +08:00
|
|
|
{
|
|
|
|
.name = "AUX F",
|
|
|
|
.domains = CNL_DISPLAY_AUX_F_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = CNL_PW_CTL_IDX_AUX_F,
|
|
|
|
},
|
2018-01-30 07:22:15 +08:00
|
|
|
},
|
2017-06-07 04:30:39 +08:00
|
|
|
};
|
|
|
|
|
2018-06-26 22:22:32 +08:00
|
|
|
static const struct i915_power_well_ops icl_combo_phy_aux_power_well_ops = {
|
|
|
|
.sync_hw = hsw_power_well_sync_hw,
|
|
|
|
.enable = icl_combo_phy_aux_power_well_enable,
|
|
|
|
.disable = icl_combo_phy_aux_power_well_disable,
|
|
|
|
.is_enabled = hsw_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2018-11-01 22:04:26 +08:00
|
|
|
static const struct i915_power_well_ops icl_tc_phy_aux_power_well_ops = {
|
|
|
|
.sync_hw = hsw_power_well_sync_hw,
|
|
|
|
.enable = icl_tc_phy_aux_power_well_enable,
|
|
|
|
.disable = hsw_power_well_disable,
|
|
|
|
.is_enabled = hsw_power_well_enabled,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:39 +08:00
|
|
|
static const struct i915_power_well_regs icl_aux_power_well_regs = {
|
|
|
|
.bios = ICL_PWR_WELL_CTL_AUX1,
|
|
|
|
.driver = ICL_PWR_WELL_CTL_AUX2,
|
|
|
|
.debug = ICL_PWR_WELL_CTL_AUX4,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct i915_power_well_regs icl_ddi_power_well_regs = {
|
|
|
|
.bios = ICL_PWR_WELL_CTL_DDI1,
|
|
|
|
.driver = ICL_PWR_WELL_CTL_DDI2,
|
|
|
|
.debug = ICL_PWR_WELL_CTL_DDI4,
|
|
|
|
};
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static const struct i915_power_well_desc icl_power_wells[] = {
|
2018-06-26 22:22:32 +08:00
|
|
|
{
|
|
|
|
.name = "always-on",
|
2018-11-09 22:58:21 +08:00
|
|
|
.always_on = true,
|
2018-06-26 22:22:32 +08:00
|
|
|
.domains = POWER_DOMAIN_MASK,
|
|
|
|
.ops = &i9xx_always_on_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 1",
|
|
|
|
/* Handled by the DMC firmware */
|
2018-11-09 22:58:22 +08:00
|
|
|
.always_on = true,
|
2018-06-26 22:22:32 +08:00
|
|
|
.domains = 0,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:42 +08:00
|
|
|
.id = SKL_DISP_PW_1,
|
2018-08-06 17:58:34 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_PW_1,
|
2018-08-06 17:58:34 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
2018-11-03 02:22:00 +08:00
|
|
|
{
|
|
|
|
.name = "DC off",
|
|
|
|
.domains = ICL_DISPLAY_DC_OFF_POWER_DOMAINS,
|
|
|
|
.ops = &gen9_dc_off_power_well_ops,
|
|
|
|
.id = DISP_PW_ID_NONE,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
{
|
|
|
|
.name = "power well 2",
|
|
|
|
.domains = ICL_PW_2_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:42 +08:00
|
|
|
.id = SKL_DISP_PW_2,
|
2018-08-06 17:58:34 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_PW_2,
|
2018-08-06 17:58:34 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 3",
|
|
|
|
.domains = ICL_PW_3_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:34 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_PW_3,
|
2018-08-06 17:58:34 +08:00
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_B),
|
|
|
|
.hsw.has_vga = true,
|
|
|
|
.hsw.has_fuses = true,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI A IO",
|
|
|
|
.domains = ICL_DDI_IO_A_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_ddi_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_DDI_A,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI B IO",
|
|
|
|
.domains = ICL_DDI_IO_B_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_ddi_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_DDI_B,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI C IO",
|
|
|
|
.domains = ICL_DDI_IO_C_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_ddi_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_DDI_C,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI D IO",
|
|
|
|
.domains = ICL_DDI_IO_D_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_ddi_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_DDI_D,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI E IO",
|
|
|
|
.domains = ICL_DDI_IO_E_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_ddi_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_DDI_E,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "DDI F IO",
|
|
|
|
.domains = ICL_DDI_IO_F_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_ddi_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_DDI_F,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX A",
|
|
|
|
.domains = ICL_AUX_A_IO_POWER_DOMAINS,
|
|
|
|
.ops = &icl_combo_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_A,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX B",
|
|
|
|
.domains = ICL_AUX_B_IO_POWER_DOMAINS,
|
|
|
|
.ops = &icl_combo_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_B,
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX C",
|
|
|
|
.domains = ICL_AUX_C_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_C,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = false,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX D",
|
|
|
|
.domains = ICL_AUX_D_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_D,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = false,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX E",
|
|
|
|
.domains = ICL_AUX_E_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_E,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = false,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX F",
|
|
|
|
.domains = ICL_AUX_F_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_F,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = false,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX TBT1",
|
|
|
|
.domains = ICL_AUX_TBT1_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_TBT1,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = true,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX TBT2",
|
|
|
|
.domains = ICL_AUX_TBT2_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_TBT2,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = true,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX TBT3",
|
|
|
|
.domains = ICL_AUX_TBT3_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_TBT3,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = true,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "AUX TBT4",
|
|
|
|
.domains = ICL_AUX_TBT4_IO_POWER_DOMAINS,
|
2018-11-01 22:04:26 +08:00
|
|
|
.ops = &icl_tc_phy_aux_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:39 +08:00
|
|
|
{
|
|
|
|
.hsw.regs = &icl_aux_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_AUX_TBT4,
|
2018-11-01 22:04:26 +08:00
|
|
|
.hsw.is_tc_tbt = true,
|
2018-08-06 17:58:39 +08:00
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.name = "power well 4",
|
|
|
|
.domains = ICL_PW_4_POWER_DOMAINS,
|
|
|
|
.ops = &hsw_power_well_ops,
|
2018-08-06 17:58:40 +08:00
|
|
|
.id = DISP_PW_ID_NONE,
|
2018-08-06 17:58:34 +08:00
|
|
|
{
|
2018-08-06 17:58:39 +08:00
|
|
|
.hsw.regs = &hsw_power_well_regs,
|
|
|
|
.hsw.idx = ICL_PW_CTL_IDX_PW_4,
|
2018-08-06 17:58:34 +08:00
|
|
|
.hsw.has_fuses = true,
|
|
|
|
.hsw.irq_pipe_mask = BIT(PIPE_C),
|
|
|
|
},
|
2018-06-26 22:22:32 +08:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2015-11-06 05:04:11 +08:00
|
|
|
static int
|
|
|
|
sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
|
|
|
|
int disable_power_well)
|
|
|
|
{
|
|
|
|
if (disable_power_well >= 0)
|
|
|
|
return !!disable_power_well;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2016-03-01 04:49:03 +08:00
|
|
|
static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
|
|
|
|
int enable_dc)
|
|
|
|
{
|
|
|
|
uint32_t mask;
|
|
|
|
int requested_dc;
|
|
|
|
int max_dc;
|
|
|
|
|
2018-10-30 06:14:10 +08:00
|
|
|
if (INTEL_GEN(dev_priv) >= 11) {
|
2016-03-01 04:49:03 +08:00
|
|
|
max_dc = 2;
|
|
|
|
/*
|
|
|
|
* DC9 has a separate HW flow from the rest of the DC states,
|
|
|
|
* not depending on the DMC firmware. It's needed by system
|
|
|
|
* suspend/resume, so allow it unconditionally.
|
|
|
|
*/
|
|
|
|
mask = DC_STATE_EN_DC9;
|
2018-10-30 06:14:10 +08:00
|
|
|
} else if (IS_GEN10(dev_priv) || IS_GEN9_BC(dev_priv)) {
|
|
|
|
max_dc = 2;
|
|
|
|
mask = 0;
|
|
|
|
} else if (IS_GEN9_LP(dev_priv)) {
|
|
|
|
max_dc = 1;
|
|
|
|
mask = DC_STATE_EN_DC9;
|
2016-03-01 04:49:03 +08:00
|
|
|
} else {
|
|
|
|
max_dc = 0;
|
|
|
|
mask = 0;
|
|
|
|
}
|
|
|
|
|
2017-09-20 03:38:44 +08:00
|
|
|
if (!i915_modparams.disable_power_well)
|
2016-03-01 04:49:04 +08:00
|
|
|
max_dc = 0;
|
|
|
|
|
2016-03-01 04:49:03 +08:00
|
|
|
if (enable_dc >= 0 && enable_dc <= max_dc) {
|
|
|
|
requested_dc = enable_dc;
|
|
|
|
} else if (enable_dc == -1) {
|
|
|
|
requested_dc = max_dc;
|
|
|
|
} else if (enable_dc > max_dc && enable_dc <= 2) {
|
|
|
|
DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
|
|
|
|
enable_dc, max_dc);
|
|
|
|
requested_dc = max_dc;
|
|
|
|
} else {
|
|
|
|
DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
|
|
|
|
requested_dc = max_dc;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (requested_dc > 1)
|
|
|
|
mask |= DC_STATE_EN_UPTO_DC6;
|
|
|
|
if (requested_dc > 0)
|
|
|
|
mask |= DC_STATE_EN_UPTO_DC5;
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
|
|
|
|
|
|
|
|
return mask;
|
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
static int
|
|
|
|
__set_power_wells(struct i915_power_domains *power_domains,
|
|
|
|
const struct i915_power_well_desc *power_well_descs,
|
|
|
|
int power_well_count)
|
2017-07-12 04:42:33 +08:00
|
|
|
{
|
2018-08-06 17:58:37 +08:00
|
|
|
u64 power_well_ids = 0;
|
2017-07-12 04:42:33 +08:00
|
|
|
int i;
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
power_domains->power_well_count = power_well_count;
|
|
|
|
power_domains->power_wells =
|
|
|
|
kcalloc(power_well_count,
|
|
|
|
sizeof(*power_domains->power_wells),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!power_domains->power_wells)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
for (i = 0; i < power_well_count; i++) {
|
|
|
|
enum i915_power_well_id id = power_well_descs[i].id;
|
|
|
|
|
|
|
|
power_domains->power_wells[i].desc = &power_well_descs[i];
|
2017-07-12 04:42:33 +08:00
|
|
|
|
2018-08-06 17:58:40 +08:00
|
|
|
if (id == DISP_PW_ID_NONE)
|
|
|
|
continue;
|
|
|
|
|
2017-07-12 04:42:33 +08:00
|
|
|
WARN_ON(id >= sizeof(power_well_ids) * 8);
|
|
|
|
WARN_ON(power_well_ids & BIT_ULL(id));
|
|
|
|
power_well_ids |= BIT_ULL(id);
|
|
|
|
}
|
2018-08-06 17:58:37 +08:00
|
|
|
|
|
|
|
return 0;
|
2017-07-12 04:42:33 +08:00
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
#define set_power_wells(power_domains, __power_well_descs) \
|
|
|
|
__set_power_wells(power_domains, __power_well_descs, \
|
|
|
|
ARRAY_SIZE(__power_well_descs))
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_power_domains_init - initializes the power domain structures
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* Initializes the power domain structures for @dev_priv depending upon the
|
|
|
|
* supported platform.
|
|
|
|
*/
|
2014-09-30 16:56:38 +08:00
|
|
|
int intel_power_domains_init(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
2018-08-06 17:58:37 +08:00
|
|
|
int err;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2017-09-20 03:38:44 +08:00
|
|
|
i915_modparams.disable_power_well =
|
|
|
|
sanitize_disable_power_well_option(dev_priv,
|
|
|
|
i915_modparams.disable_power_well);
|
|
|
|
dev_priv->csr.allowed_dc_mask =
|
|
|
|
get_allowed_dc_mask(dev_priv, i915_modparams.enable_dc);
|
2015-11-06 05:04:11 +08:00
|
|
|
|
2017-02-09 17:31:21 +08:00
|
|
|
BUILD_BUG_ON(POWER_DOMAIN_NUM > 64);
|
2015-11-09 23:48:19 +08:00
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
mutex_init(&power_domains->lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The enabling order will be from lower to higher indexed wells,
|
|
|
|
* the disabling order is reversed.
|
|
|
|
*/
|
2018-06-26 22:22:32 +08:00
|
|
|
if (IS_ICELAKE(dev_priv)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, icl_power_wells);
|
2017-06-07 04:30:39 +08:00
|
|
|
} else if (IS_CANNONLAKE(dev_priv)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, cnl_power_wells);
|
2018-01-30 07:22:15 +08:00
|
|
|
|
|
|
|
/*
|
2018-01-30 07:22:22 +08:00
|
|
|
* DDI and Aux IO are getting enabled for all ports
|
2018-01-30 07:22:15 +08:00
|
|
|
* regardless the presence or use. So, in order to avoid
|
2018-01-30 07:22:22 +08:00
|
|
|
* timeouts, lets remove them from the list
|
2018-01-30 07:22:15 +08:00
|
|
|
* for the SKUs without port F.
|
|
|
|
*/
|
|
|
|
if (!IS_CNL_WITH_PORT_F(dev_priv))
|
2018-01-30 07:22:22 +08:00
|
|
|
power_domains->power_well_count -= 2;
|
2016-12-02 16:23:50 +08:00
|
|
|
} else if (IS_GEMINILAKE(dev_priv)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, glk_power_wells);
|
2018-10-23 01:15:25 +08:00
|
|
|
} else if (IS_BROXTON(dev_priv)) {
|
|
|
|
err = set_power_wells(power_domains, bxt_power_wells);
|
|
|
|
} else if (IS_GEN9_BC(dev_priv)) {
|
|
|
|
err = set_power_wells(power_domains, skl_power_wells);
|
2016-04-07 16:08:05 +08:00
|
|
|
} else if (IS_CHERRYVIEW(dev_priv)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, chv_power_wells);
|
2018-10-23 01:15:25 +08:00
|
|
|
} else if (IS_BROADWELL(dev_priv)) {
|
|
|
|
err = set_power_wells(power_domains, bdw_power_wells);
|
|
|
|
} else if (IS_HASWELL(dev_priv)) {
|
|
|
|
err = set_power_wells(power_domains, hsw_power_wells);
|
2016-04-07 16:08:05 +08:00
|
|
|
} else if (IS_VALLEYVIEW(dev_priv)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, vlv_power_wells);
|
2017-06-01 22:36:16 +08:00
|
|
|
} else if (IS_I830(dev_priv)) {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, i830_power_wells);
|
2014-09-30 16:56:38 +08:00
|
|
|
} else {
|
2018-08-06 17:58:37 +08:00
|
|
|
err = set_power_wells(power_domains, i9xx_always_on_power_well);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
return err;
|
|
|
|
}
|
2017-07-12 04:42:33 +08:00
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
/**
|
|
|
|
* intel_power_domains_cleanup - clean up power domains resources
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* Release any resources acquired by intel_power_domains_init()
|
|
|
|
*/
|
|
|
|
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
kfree(dev_priv->power_domains.power_wells);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2015-11-05 01:24:13 +08:00
|
|
|
static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
2017-02-17 23:39:43 +08:00
|
|
|
for_each_power_well(dev_priv, power_well) {
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->ops->sync_hw(dev_priv, power_well);
|
|
|
|
power_well->hw_enabled =
|
|
|
|
power_well->desc->ops->is_enabled(dev_priv, power_well);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
}
|
|
|
|
|
2018-04-26 22:25:16 +08:00
|
|
|
static inline
|
|
|
|
bool intel_dbuf_slice_set(struct drm_i915_private *dev_priv,
|
|
|
|
i915_reg_t reg, bool enable)
|
2016-05-14 04:41:30 +08:00
|
|
|
{
|
2018-04-26 22:25:16 +08:00
|
|
|
u32 val, status;
|
2016-05-14 04:41:30 +08:00
|
|
|
|
2018-04-26 22:25:16 +08:00
|
|
|
val = I915_READ(reg);
|
|
|
|
val = enable ? (val | DBUF_POWER_REQUEST) : (val & ~DBUF_POWER_REQUEST);
|
|
|
|
I915_WRITE(reg, val);
|
|
|
|
POSTING_READ(reg);
|
2016-05-14 04:41:30 +08:00
|
|
|
udelay(10);
|
|
|
|
|
2018-04-26 22:25:16 +08:00
|
|
|
status = I915_READ(reg) & DBUF_POWER_STATE;
|
|
|
|
if ((enable && !status) || (!enable && status)) {
|
|
|
|
DRM_ERROR("DBus power %s timeout!\n",
|
|
|
|
enable ? "enable" : "disable");
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
intel_dbuf_slice_set(dev_priv, DBUF_CTL, true);
|
2016-05-14 04:41:30 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2018-04-26 22:25:16 +08:00
|
|
|
intel_dbuf_slice_set(dev_priv, DBUF_CTL, false);
|
|
|
|
}
|
2016-05-14 04:41:30 +08:00
|
|
|
|
2018-04-26 22:25:16 +08:00
|
|
|
static u8 intel_dbuf_max_slices(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
if (INTEL_GEN(dev_priv) < 11)
|
|
|
|
return 1;
|
|
|
|
return 2;
|
|
|
|
}
|
2016-05-14 04:41:30 +08:00
|
|
|
|
2018-04-26 22:25:16 +08:00
|
|
|
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
|
|
|
|
u8 req_slices)
|
|
|
|
{
|
2018-11-09 22:09:23 +08:00
|
|
|
const u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
|
2018-04-26 22:25:16 +08:00
|
|
|
bool ret;
|
|
|
|
|
|
|
|
if (req_slices > intel_dbuf_max_slices(dev_priv)) {
|
|
|
|
DRM_ERROR("Invalid number of dbuf slices requested\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (req_slices == hw_enabled_slices || req_slices == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (req_slices > hw_enabled_slices)
|
|
|
|
ret = intel_dbuf_slice_set(dev_priv, DBUF_CTL_S2, true);
|
|
|
|
else
|
|
|
|
ret = intel_dbuf_slice_set(dev_priv, DBUF_CTL_S2, false);
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
dev_priv->wm.skl_hw.ddb.enabled_slices = req_slices;
|
2016-05-14 04:41:30 +08:00
|
|
|
}
|
|
|
|
|
2018-02-05 23:40:44 +08:00
|
|
|
static void icl_dbuf_enable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
I915_WRITE(DBUF_CTL_S1, I915_READ(DBUF_CTL_S1) | DBUF_POWER_REQUEST);
|
|
|
|
I915_WRITE(DBUF_CTL_S2, I915_READ(DBUF_CTL_S2) | DBUF_POWER_REQUEST);
|
|
|
|
POSTING_READ(DBUF_CTL_S2);
|
|
|
|
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
if (!(I915_READ(DBUF_CTL_S1) & DBUF_POWER_STATE) ||
|
|
|
|
!(I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE))
|
|
|
|
DRM_ERROR("DBuf power enable timeout\n");
|
2018-04-26 22:25:15 +08:00
|
|
|
else
|
|
|
|
dev_priv->wm.skl_hw.ddb.enabled_slices = 2;
|
2018-02-05 23:40:44 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void icl_dbuf_disable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
I915_WRITE(DBUF_CTL_S1, I915_READ(DBUF_CTL_S1) & ~DBUF_POWER_REQUEST);
|
|
|
|
I915_WRITE(DBUF_CTL_S2, I915_READ(DBUF_CTL_S2) & ~DBUF_POWER_REQUEST);
|
|
|
|
POSTING_READ(DBUF_CTL_S2);
|
|
|
|
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
if ((I915_READ(DBUF_CTL_S1) & DBUF_POWER_STATE) ||
|
|
|
|
(I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE))
|
|
|
|
DRM_ERROR("DBuf power disable timeout!\n");
|
2018-04-26 22:25:15 +08:00
|
|
|
else
|
|
|
|
dev_priv->wm.skl_hw.ddb.enabled_slices = 0;
|
2018-02-05 23:40:44 +08:00
|
|
|
}
|
|
|
|
|
2018-02-05 23:40:45 +08:00
|
|
|
static void icl_mbus_init(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
|
|
|
|
val = MBUS_ABOX_BT_CREDIT_POOL1(16) |
|
|
|
|
MBUS_ABOX_BT_CREDIT_POOL2(16) |
|
|
|
|
MBUS_ABOX_B_CREDIT(1) |
|
|
|
|
MBUS_ABOX_BW_CREDIT(1);
|
|
|
|
|
|
|
|
I915_WRITE(MBUS_ABOX_CTL, val);
|
|
|
|
}
|
|
|
|
|
2018-09-19 04:47:09 +08:00
|
|
|
static void intel_pch_reset_handshake(struct drm_i915_private *dev_priv,
|
|
|
|
bool enable)
|
|
|
|
{
|
2018-09-19 04:47:10 +08:00
|
|
|
i915_reg_t reg;
|
|
|
|
u32 reset_bits, val;
|
|
|
|
|
|
|
|
if (IS_IVYBRIDGE(dev_priv)) {
|
|
|
|
reg = GEN7_MSG_CTL;
|
|
|
|
reset_bits = WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK;
|
|
|
|
} else {
|
|
|
|
reg = HSW_NDE_RSTWRN_OPT;
|
|
|
|
reset_bits = RESET_PCH_HANDSHAKE_ENABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
val = I915_READ(reg);
|
2018-09-19 04:47:09 +08:00
|
|
|
|
|
|
|
if (enable)
|
2018-09-19 04:47:10 +08:00
|
|
|
val |= reset_bits;
|
2018-09-19 04:47:09 +08:00
|
|
|
else
|
2018-09-19 04:47:10 +08:00
|
|
|
val &= ~reset_bits;
|
2018-09-19 04:47:09 +08:00
|
|
|
|
2018-09-19 04:47:10 +08:00
|
|
|
I915_WRITE(reg, val);
|
2018-09-19 04:47:09 +08:00
|
|
|
}
|
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
static void skl_display_core_init(struct drm_i915_private *dev_priv,
|
2016-04-04 20:42:57 +08:00
|
|
|
bool resume)
|
2015-11-17 23:33:53 +08:00
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
2016-04-04 20:42:57 +08:00
|
|
|
struct i915_power_well *well;
|
2015-11-17 23:33:53 +08:00
|
|
|
|
2015-11-05 01:24:17 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
/* enable PCH reset handshake */
|
2018-09-19 04:47:10 +08:00
|
|
|
intel_pch_reset_handshake(dev_priv, !HAS_PCH_NOP(dev_priv));
|
2015-11-17 23:33:53 +08:00
|
|
|
|
|
|
|
/* enable PG1 and Misc I/O */
|
|
|
|
mutex_lock(&power_domains->lock);
|
2016-04-04 20:42:57 +08:00
|
|
|
|
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
|
|
|
intel_power_well_enable(dev_priv, well);
|
|
|
|
|
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
|
|
|
|
intel_power_well_enable(dev_priv, well);
|
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
|
|
|
skl_init_cdclk(dev_priv);
|
|
|
|
|
2016-05-14 04:41:30 +08:00
|
|
|
gen9_dbuf_enable(dev_priv);
|
|
|
|
|
2016-05-14 04:41:29 +08:00
|
|
|
if (resume && dev_priv->csr.dmc_payload)
|
2016-03-05 03:57:41 +08:00
|
|
|
intel_csr_load_program(dev_priv);
|
2015-11-17 23:33:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
2016-04-04 20:42:57 +08:00
|
|
|
struct i915_power_well *well;
|
2015-11-17 23:33:53 +08:00
|
|
|
|
2015-11-05 01:24:17 +08:00
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
2016-05-14 04:41:30 +08:00
|
|
|
gen9_dbuf_disable(dev_priv);
|
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
skl_uninit_cdclk(dev_priv);
|
|
|
|
|
|
|
|
/* The spec doesn't call for removing the reset handshake flag */
|
|
|
|
/* disable PG1 and Misc I/O */
|
2016-04-04 20:42:57 +08:00
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
2016-04-04 20:42:57 +08:00
|
|
|
|
2017-06-29 23:36:59 +08:00
|
|
|
/*
|
|
|
|
* BSpec says to keep the MISC IO power well enabled here, only
|
|
|
|
* remove our request for power well 1.
|
2017-06-29 23:37:01 +08:00
|
|
|
* Note that even though the driver's request is removed power well 1
|
|
|
|
* may stay enabled after this due to DMC's own request on it.
|
2017-06-29 23:36:59 +08:00
|
|
|
*/
|
2016-04-04 20:42:57 +08:00
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
|
|
|
intel_power_well_disable(dev_priv, well);
|
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
mutex_unlock(&power_domains->lock);
|
2017-06-29 23:36:58 +08:00
|
|
|
|
|
|
|
usleep_range(10, 30); /* 10 us delay per Bspec */
|
2015-11-17 23:33:53 +08:00
|
|
|
}
|
|
|
|
|
2016-04-01 21:02:42 +08:00
|
|
|
void bxt_display_core_init(struct drm_i915_private *dev_priv,
|
|
|
|
bool resume)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *well;
|
|
|
|
|
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
|
|
|
|
* or else the reset will hang because there is no PCH to respond.
|
|
|
|
* Move the handshake programming to initialization sequence.
|
|
|
|
* Previously was left up to BIOS.
|
|
|
|
*/
|
2018-09-19 04:47:09 +08:00
|
|
|
intel_pch_reset_handshake(dev_priv, false);
|
2016-04-01 21:02:42 +08:00
|
|
|
|
|
|
|
/* Enable PG1 */
|
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
|
|
|
intel_power_well_enable(dev_priv, well);
|
|
|
|
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
2016-06-13 21:44:36 +08:00
|
|
|
bxt_init_cdclk(dev_priv);
|
2016-05-14 04:41:30 +08:00
|
|
|
|
|
|
|
gen9_dbuf_enable(dev_priv);
|
|
|
|
|
2016-04-01 21:02:42 +08:00
|
|
|
if (resume && dev_priv->csr.dmc_payload)
|
|
|
|
intel_csr_load_program(dev_priv);
|
|
|
|
}
|
|
|
|
|
|
|
|
void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *well;
|
|
|
|
|
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
2016-05-14 04:41:30 +08:00
|
|
|
gen9_dbuf_disable(dev_priv);
|
|
|
|
|
2016-06-13 21:44:36 +08:00
|
|
|
bxt_uninit_cdclk(dev_priv);
|
2016-04-01 21:02:42 +08:00
|
|
|
|
|
|
|
/* The spec doesn't call for removing the reset handshake flag */
|
|
|
|
|
2017-06-29 23:37:01 +08:00
|
|
|
/*
|
|
|
|
* Disable PW1 (PG1).
|
|
|
|
* Note that even though the driver's request is removed power well 1
|
|
|
|
* may stay enabled after this due to DMC's own request on it.
|
|
|
|
*/
|
2016-04-01 21:02:42 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
|
|
|
intel_power_well_disable(dev_priv, well);
|
|
|
|
|
|
|
|
mutex_unlock(&power_domains->lock);
|
2017-06-29 23:36:58 +08:00
|
|
|
|
|
|
|
usleep_range(10, 30); /* 10 us delay per Bspec */
|
2016-04-01 21:02:42 +08:00
|
|
|
}
|
|
|
|
|
2017-08-22 08:03:56 +08:00
|
|
|
static void cnl_display_core_init(struct drm_i915_private *dev_priv, bool resume)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *well;
|
|
|
|
|
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
|
|
|
/* 1. Enable PCH Reset Handshake */
|
2018-09-19 04:47:10 +08:00
|
|
|
intel_pch_reset_handshake(dev_priv, !HAS_PCH_NOP(dev_priv));
|
2017-08-22 08:03:56 +08:00
|
|
|
|
2018-11-07 00:06:18 +08:00
|
|
|
/* 2-3. */
|
|
|
|
cnl_combo_phys_init(dev_priv);
|
2017-06-10 06:26:00 +08:00
|
|
|
|
2017-06-29 23:37:02 +08:00
|
|
|
/*
|
|
|
|
* 4. Enable Power Well 1 (PG1).
|
|
|
|
* The AUX IO power wells will be enabled on demand.
|
|
|
|
*/
|
2017-06-10 06:26:00 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
|
|
|
intel_power_well_enable(dev_priv, well);
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
|
|
|
/* 5. Enable CD clock */
|
|
|
|
cnl_init_cdclk(dev_priv);
|
|
|
|
|
|
|
|
/* 6. Enable DBUF */
|
|
|
|
gen9_dbuf_enable(dev_priv);
|
2017-10-03 17:51:58 +08:00
|
|
|
|
|
|
|
if (resume && dev_priv->csr.dmc_payload)
|
|
|
|
intel_csr_load_program(dev_priv);
|
2017-06-10 06:26:00 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void cnl_display_core_uninit(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *well;
|
|
|
|
|
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
|
|
|
/* 1. Disable all display engine functions -> aready done */
|
|
|
|
|
|
|
|
/* 2. Disable DBUF */
|
|
|
|
gen9_dbuf_disable(dev_priv);
|
|
|
|
|
|
|
|
/* 3. Disable CD clock */
|
|
|
|
cnl_uninit_cdclk(dev_priv);
|
|
|
|
|
2017-06-29 23:37:02 +08:00
|
|
|
/*
|
|
|
|
* 4. Disable Power Well 1 (PG1).
|
|
|
|
* The AUX IO power wells are toggled on demand, so they are already
|
|
|
|
* disabled at this point.
|
|
|
|
*/
|
2017-06-10 06:26:00 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
|
|
|
intel_power_well_disable(dev_priv, well);
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
|
2017-06-29 23:36:58 +08:00
|
|
|
usleep_range(10, 30); /* 10 us delay per Bspec */
|
|
|
|
|
2018-11-07 00:06:18 +08:00
|
|
|
/* 5. */
|
|
|
|
cnl_combo_phys_uninit(dev_priv);
|
2017-06-10 06:26:00 +08:00
|
|
|
}
|
|
|
|
|
2018-10-30 06:14:10 +08:00
|
|
|
void icl_display_core_init(struct drm_i915_private *dev_priv,
|
|
|
|
bool resume)
|
2018-02-05 23:40:43 +08:00
|
|
|
{
|
2018-06-26 22:22:32 +08:00
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *well;
|
2018-02-05 23:40:43 +08:00
|
|
|
|
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
|
|
|
/* 1. Enable PCH reset handshake. */
|
2018-09-19 04:47:10 +08:00
|
|
|
intel_pch_reset_handshake(dev_priv, !HAS_PCH_NOP(dev_priv));
|
2018-02-05 23:40:43 +08:00
|
|
|
|
2018-11-07 00:06:18 +08:00
|
|
|
/* 2-3. */
|
|
|
|
icl_combo_phys_init(dev_priv);
|
2018-02-05 23:40:43 +08:00
|
|
|
|
2018-06-26 22:22:32 +08:00
|
|
|
/*
|
|
|
|
* 4. Enable Power Well 1 (PG1).
|
|
|
|
* The AUX IO power wells will be enabled on demand.
|
|
|
|
*/
|
|
|
|
mutex_lock(&power_domains->lock);
|
2018-08-06 17:58:42 +08:00
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
2018-06-26 22:22:32 +08:00
|
|
|
intel_power_well_enable(dev_priv, well);
|
|
|
|
mutex_unlock(&power_domains->lock);
|
2018-02-05 23:40:43 +08:00
|
|
|
|
|
|
|
/* 5. Enable CDCLK. */
|
|
|
|
icl_init_cdclk(dev_priv);
|
|
|
|
|
|
|
|
/* 6. Enable DBUF. */
|
2018-02-05 23:40:44 +08:00
|
|
|
icl_dbuf_enable(dev_priv);
|
2018-02-05 23:40:43 +08:00
|
|
|
|
|
|
|
/* 7. Setup MBUS. */
|
2018-02-05 23:40:45 +08:00
|
|
|
icl_mbus_init(dev_priv);
|
2018-08-28 08:38:44 +08:00
|
|
|
|
|
|
|
if (resume && dev_priv->csr.dmc_payload)
|
|
|
|
intel_csr_load_program(dev_priv);
|
2018-02-05 23:40:43 +08:00
|
|
|
}
|
|
|
|
|
2018-10-30 06:14:10 +08:00
|
|
|
void icl_display_core_uninit(struct drm_i915_private *dev_priv)
|
2018-02-05 23:40:43 +08:00
|
|
|
{
|
2018-06-26 22:22:32 +08:00
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *well;
|
2018-02-05 23:40:43 +08:00
|
|
|
|
|
|
|
gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
|
|
|
|
|
|
|
|
/* 1. Disable all display engine functions -> aready done */
|
|
|
|
|
|
|
|
/* 2. Disable DBUF */
|
2018-02-05 23:40:44 +08:00
|
|
|
icl_dbuf_disable(dev_priv);
|
2018-02-05 23:40:43 +08:00
|
|
|
|
|
|
|
/* 3. Disable CD clock */
|
|
|
|
icl_uninit_cdclk(dev_priv);
|
|
|
|
|
2018-06-26 22:22:32 +08:00
|
|
|
/*
|
|
|
|
* 4. Disable Power Well 1 (PG1).
|
|
|
|
* The AUX IO power wells are toggled on demand, so they are already
|
|
|
|
* disabled at this point.
|
|
|
|
*/
|
|
|
|
mutex_lock(&power_domains->lock);
|
2018-08-06 17:58:42 +08:00
|
|
|
well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
|
2018-06-26 22:22:32 +08:00
|
|
|
intel_power_well_disable(dev_priv, well);
|
|
|
|
mutex_unlock(&power_domains->lock);
|
2018-02-05 23:40:43 +08:00
|
|
|
|
2018-11-07 00:06:18 +08:00
|
|
|
/* 5. */
|
|
|
|
icl_combo_phys_uninit(dev_priv);
|
2018-02-05 23:40:43 +08:00
|
|
|
}
|
|
|
|
|
2015-04-10 23:21:28 +08:00
|
|
|
static void chv_phy_control_init(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_well *cmn_bc =
|
2018-08-06 17:58:41 +08:00
|
|
|
lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
|
2015-04-10 23:21:28 +08:00
|
|
|
struct i915_power_well *cmn_d =
|
2018-08-06 17:58:41 +08:00
|
|
|
lookup_power_well(dev_priv, CHV_DISP_PW_DPIO_CMN_D);
|
2015-04-10 23:21:28 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* DISPLAY_PHY_CONTROL can get corrupted if read. As a
|
|
|
|
* workaround never ever read DISPLAY_PHY_CONTROL, and
|
|
|
|
* instead maintain a shadow copy ourselves. Use the actual
|
2015-07-09 04:45:54 +08:00
|
|
|
* power well state and lane status to reconstruct the
|
|
|
|
* expected initial value.
|
2015-04-10 23:21:28 +08:00
|
|
|
*/
|
|
|
|
dev_priv->chv_phy_control =
|
2015-05-27 01:22:38 +08:00
|
|
|
PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
|
|
|
|
PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
|
2015-07-09 04:45:54 +08:00
|
|
|
PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
|
|
|
|
PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
|
|
|
|
PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If all lanes are disabled we leave the override disabled
|
|
|
|
* with all power down bits cleared to match the state we
|
|
|
|
* would use after disabling the port. Otherwise enable the
|
|
|
|
* override and set the lane powerdown bits accding to the
|
|
|
|
* current lane status.
|
|
|
|
*/
|
2018-08-06 17:58:37 +08:00
|
|
|
if (cmn_bc->desc->ops->is_enabled(dev_priv, cmn_bc)) {
|
2015-07-09 04:45:54 +08:00
|
|
|
uint32_t status = I915_READ(DPLL(PIPE_A));
|
|
|
|
unsigned int mask;
|
|
|
|
|
|
|
|
mask = status & DPLL_PORTB_READY_MASK;
|
|
|
|
if (mask == 0xf)
|
|
|
|
mask = 0x0;
|
|
|
|
else
|
|
|
|
dev_priv->chv_phy_control |=
|
|
|
|
PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
|
|
|
|
|
|
|
|
dev_priv->chv_phy_control |=
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
|
|
|
|
|
|
|
|
mask = (status & DPLL_PORTC_READY_MASK) >> 4;
|
|
|
|
if (mask == 0xf)
|
|
|
|
mask = 0x0;
|
|
|
|
else
|
|
|
|
dev_priv->chv_phy_control |=
|
|
|
|
PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
|
|
|
|
|
|
|
|
dev_priv->chv_phy_control |=
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
|
|
|
|
|
2015-04-10 23:21:28 +08:00
|
|
|
dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
|
2015-09-08 23:05:45 +08:00
|
|
|
|
|
|
|
dev_priv->chv_phy_assert[DPIO_PHY0] = false;
|
|
|
|
} else {
|
|
|
|
dev_priv->chv_phy_assert[DPIO_PHY0] = true;
|
2015-07-09 04:45:54 +08:00
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
if (cmn_d->desc->ops->is_enabled(dev_priv, cmn_d)) {
|
2015-07-09 04:45:54 +08:00
|
|
|
uint32_t status = I915_READ(DPIO_PHY_STATUS);
|
|
|
|
unsigned int mask;
|
|
|
|
|
|
|
|
mask = status & DPLL_PORTD_READY_MASK;
|
|
|
|
|
|
|
|
if (mask == 0xf)
|
|
|
|
mask = 0x0;
|
|
|
|
else
|
|
|
|
dev_priv->chv_phy_control |=
|
|
|
|
PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
|
|
|
|
|
|
|
|
dev_priv->chv_phy_control |=
|
|
|
|
PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
|
|
|
|
|
2015-04-10 23:21:28 +08:00
|
|
|
dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
|
2015-09-08 23:05:45 +08:00
|
|
|
|
|
|
|
dev_priv->chv_phy_assert[DPIO_PHY1] = false;
|
|
|
|
} else {
|
|
|
|
dev_priv->chv_phy_assert[DPIO_PHY1] = true;
|
2015-07-09 04:45:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
|
|
|
|
dev_priv->chv_phy_control);
|
2015-04-10 23:21:28 +08:00
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:38 +08:00
|
|
|
static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_well *cmn =
|
2018-08-06 17:58:41 +08:00
|
|
|
lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
|
2014-09-30 16:56:38 +08:00
|
|
|
struct i915_power_well *disp2d =
|
2018-08-06 17:58:41 +08:00
|
|
|
lookup_power_well(dev_priv, VLV_DISP_PW_DISP2D);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
/* If the display might be already active skip this */
|
2018-08-06 17:58:37 +08:00
|
|
|
if (cmn->desc->ops->is_enabled(dev_priv, cmn) &&
|
|
|
|
disp2d->desc->ops->is_enabled(dev_priv, disp2d) &&
|
2014-09-30 16:56:38 +08:00
|
|
|
I915_READ(DPIO_CTL) & DPIO_CMNRST)
|
|
|
|
return;
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("toggling display PHY side reset\n");
|
|
|
|
|
|
|
|
/* cmnlane needs DPLL registers */
|
2018-08-06 17:58:37 +08:00
|
|
|
disp2d->desc->ops->enable(dev_priv, disp2d);
|
2014-09-30 16:56:38 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
|
|
|
|
* Need to assert and de-assert PHY SB reset by gating the
|
|
|
|
* common lane power, then un-gating it.
|
|
|
|
* Simply ungating isn't enough to reset the PHY enough to get
|
|
|
|
* ports and lanes running.
|
|
|
|
*/
|
2018-08-06 17:58:37 +08:00
|
|
|
cmn->desc->ops->disable(dev_priv, cmn);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2018-08-17 03:34:14 +08:00
|
|
|
static void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_power_domains_init_hw - initialize hardware power domain state
|
|
|
|
* @dev_priv: i915 device instance
|
2016-06-03 21:02:17 +08:00
|
|
|
* @resume: Called from resume code paths or not
|
2014-09-30 16:56:42 +08:00
|
|
|
*
|
|
|
|
* This function initializes the hardware power domain state and enables all
|
2017-02-17 23:39:46 +08:00
|
|
|
* power wells belonging to the INIT power domain. Power wells in other
|
2018-08-28 20:22:31 +08:00
|
|
|
* domains (and not in the INIT domain) are referenced or disabled by
|
|
|
|
* intel_modeset_readout_hw_state(). After that the reference count of each
|
|
|
|
* power well must match its HW enabled state, see
|
|
|
|
* intel_power_domains_verify_state().
|
2018-08-16 20:37:57 +08:00
|
|
|
*
|
|
|
|
* It will return with power domains disabled (to be enabled later by
|
|
|
|
* intel_power_domains_enable()) and must be paired with
|
|
|
|
* intel_power_domains_fini_hw().
|
2014-09-30 16:56:42 +08:00
|
|
|
*/
|
2015-11-17 23:33:53 +08:00
|
|
|
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
|
|
|
|
power_domains->initializing = true;
|
|
|
|
|
2018-02-05 23:40:43 +08:00
|
|
|
if (IS_ICELAKE(dev_priv)) {
|
|
|
|
icl_display_core_init(dev_priv, resume);
|
|
|
|
} else if (IS_CANNONLAKE(dev_priv)) {
|
2017-06-10 06:26:00 +08:00
|
|
|
cnl_display_core_init(dev_priv, resume);
|
|
|
|
} else if (IS_GEN9_BC(dev_priv)) {
|
2015-11-17 23:33:53 +08:00
|
|
|
skl_display_core_init(dev_priv, resume);
|
2016-12-02 16:23:56 +08:00
|
|
|
} else if (IS_GEN9_LP(dev_priv)) {
|
2016-04-01 21:02:42 +08:00
|
|
|
bxt_display_core_init(dev_priv, resume);
|
2016-10-14 17:13:44 +08:00
|
|
|
} else if (IS_CHERRYVIEW(dev_priv)) {
|
2015-07-09 04:45:51 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
2015-04-10 23:21:28 +08:00
|
|
|
chv_phy_control_init(dev_priv);
|
2015-07-09 04:45:51 +08:00
|
|
|
mutex_unlock(&power_domains->lock);
|
2016-10-13 18:03:08 +08:00
|
|
|
} else if (IS_VALLEYVIEW(dev_priv)) {
|
2014-09-30 16:56:38 +08:00
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
vlv_cmnlane_wa(dev_priv);
|
|
|
|
mutex_unlock(&power_domains->lock);
|
2018-09-19 04:47:10 +08:00
|
|
|
} else if (IS_IVYBRIDGE(dev_priv) || INTEL_GEN(dev_priv) >= 7)
|
|
|
|
intel_pch_reset_handshake(dev_priv, !HAS_PCH_NOP(dev_priv));
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2018-08-16 20:37:57 +08:00
|
|
|
/*
|
|
|
|
* Keep all power wells enabled for any dependent HW access during
|
|
|
|
* initialization and to make sure we keep BIOS enabled display HW
|
|
|
|
* resources powered until display HW readout is complete. We drop
|
|
|
|
* this reference in intel_power_domains_enable().
|
|
|
|
*/
|
|
|
|
intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
|
2015-11-17 23:44:23 +08:00
|
|
|
/* Disable power support if the user asked so. */
|
2017-09-20 03:38:44 +08:00
|
|
|
if (!i915_modparams.disable_power_well)
|
2015-11-17 23:44:23 +08:00
|
|
|
intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
|
2015-11-05 01:24:13 +08:00
|
|
|
intel_power_domains_sync_hw(dev_priv);
|
2018-08-17 03:34:14 +08:00
|
|
|
|
2018-08-28 20:22:31 +08:00
|
|
|
power_domains->initializing = false;
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2018-08-06 17:58:35 +08:00
|
|
|
/**
|
|
|
|
* intel_power_domains_fini_hw - deinitialize hw power domain state
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* De-initializes the display power domain HW state. It also ensures that the
|
|
|
|
* device stays powered up so that the driver can be reloaded.
|
2018-08-16 20:37:57 +08:00
|
|
|
*
|
|
|
|
* It must be called with power domains already disabled (after a call to
|
|
|
|
* intel_power_domains_disable()) and must be paired with
|
|
|
|
* intel_power_domains_init_hw().
|
2018-08-06 17:58:35 +08:00
|
|
|
*/
|
|
|
|
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2018-08-16 20:37:56 +08:00
|
|
|
/* Keep the power well enabled, but cancel its rpm wakeref. */
|
|
|
|
intel_runtime_pm_put(dev_priv);
|
2018-08-06 17:58:35 +08:00
|
|
|
|
|
|
|
/* Remove the refcount we took to keep power well support disabled. */
|
|
|
|
if (!i915_modparams.disable_power_well)
|
|
|
|
intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
|
2018-08-17 03:34:14 +08:00
|
|
|
|
|
|
|
intel_power_domains_verify_state(dev_priv);
|
2018-08-06 17:58:35 +08:00
|
|
|
}
|
|
|
|
|
2018-08-16 20:37:57 +08:00
|
|
|
/**
|
|
|
|
* intel_power_domains_enable - enable toggling of display power wells
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* Enable the ondemand enabling/disabling of the display power wells. Note that
|
|
|
|
* power wells not belonging to POWER_DOMAIN_INIT are allowed to be toggled
|
|
|
|
* only at specific points of the display modeset sequence, thus they are not
|
|
|
|
* affected by the intel_power_domains_enable()/disable() calls. The purpose
|
|
|
|
* of these function is to keep the rest of power wells enabled until the end
|
|
|
|
* of display HW readout (which will acquire the power references reflecting
|
|
|
|
* the current HW state).
|
|
|
|
*/
|
|
|
|
void intel_power_domains_enable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
|
2018-08-17 03:34:14 +08:00
|
|
|
|
|
|
|
intel_power_domains_verify_state(dev_priv);
|
2018-08-16 20:37:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_power_domains_disable - disable toggling of display power wells
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* Disable the ondemand enabling/disabling of the display power wells. See
|
|
|
|
* intel_power_domains_enable() for which power wells this call controls.
|
|
|
|
*/
|
|
|
|
void intel_power_domains_disable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
|
2018-08-17 03:34:14 +08:00
|
|
|
|
|
|
|
intel_power_domains_verify_state(dev_priv);
|
2018-08-16 20:37:57 +08:00
|
|
|
}
|
|
|
|
|
2015-11-17 23:33:53 +08:00
|
|
|
/**
|
|
|
|
* intel_power_domains_suspend - suspend power domain state
|
|
|
|
* @dev_priv: i915 device instance
|
2018-08-16 20:37:57 +08:00
|
|
|
* @suspend_mode: specifies the target suspend state (idle, mem, hibernation)
|
2015-11-17 23:33:53 +08:00
|
|
|
*
|
|
|
|
* This function prepares the hardware power domain state before entering
|
2018-08-16 20:37:57 +08:00
|
|
|
* system suspend.
|
|
|
|
*
|
|
|
|
* It must be called with power domains already disabled (after a call to
|
|
|
|
* intel_power_domains_disable()) and paired with intel_power_domains_resume().
|
2015-11-17 23:33:53 +08:00
|
|
|
*/
|
2018-08-16 20:37:57 +08:00
|
|
|
void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
|
|
|
|
enum i915_drm_suspend_mode suspend_mode)
|
2015-11-17 23:33:53 +08:00
|
|
|
{
|
2018-08-16 20:37:57 +08:00
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
|
|
|
|
intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
|
|
|
|
|
|
|
|
/*
|
2018-08-22 19:26:02 +08:00
|
|
|
* In case of suspend-to-idle (aka S0ix) on a DMC platform without DC9
|
|
|
|
* support don't manually deinit the power domains. This also means the
|
|
|
|
* CSR/DMC firmware will stay active, it will power down any HW
|
|
|
|
* resources as required and also enable deeper system power states
|
|
|
|
* that would be blocked if the firmware was inactive.
|
2018-08-16 20:37:57 +08:00
|
|
|
*/
|
2018-08-22 19:26:02 +08:00
|
|
|
if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC9) &&
|
|
|
|
suspend_mode == I915_DRM_SUSPEND_IDLE &&
|
2018-08-17 03:34:14 +08:00
|
|
|
dev_priv->csr.dmc_payload != NULL) {
|
|
|
|
intel_power_domains_verify_state(dev_priv);
|
2018-08-16 20:37:57 +08:00
|
|
|
return;
|
2018-08-17 03:34:14 +08:00
|
|
|
}
|
2018-08-16 20:37:57 +08:00
|
|
|
|
2015-11-17 23:44:23 +08:00
|
|
|
/*
|
|
|
|
* Even if power well support was disabled we still want to disable
|
2018-08-16 20:37:57 +08:00
|
|
|
* power wells if power domains must be deinitialized for suspend.
|
2015-11-17 23:44:23 +08:00
|
|
|
*/
|
2018-08-17 03:34:14 +08:00
|
|
|
if (!i915_modparams.disable_power_well) {
|
2015-11-17 23:44:23 +08:00
|
|
|
intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
|
2018-08-17 03:34:14 +08:00
|
|
|
intel_power_domains_verify_state(dev_priv);
|
|
|
|
}
|
2016-03-01 04:49:02 +08:00
|
|
|
|
2018-02-05 23:40:43 +08:00
|
|
|
if (IS_ICELAKE(dev_priv))
|
|
|
|
icl_display_core_uninit(dev_priv);
|
|
|
|
else if (IS_CANNONLAKE(dev_priv))
|
2017-06-10 06:26:00 +08:00
|
|
|
cnl_display_core_uninit(dev_priv);
|
|
|
|
else if (IS_GEN9_BC(dev_priv))
|
2016-03-01 04:49:02 +08:00
|
|
|
skl_display_core_uninit(dev_priv);
|
2016-12-02 16:23:56 +08:00
|
|
|
else if (IS_GEN9_LP(dev_priv))
|
2016-04-01 21:02:42 +08:00
|
|
|
bxt_display_core_uninit(dev_priv);
|
2018-08-16 20:37:57 +08:00
|
|
|
|
|
|
|
power_domains->display_core_suspended = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_power_domains_resume - resume power domain state
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function resume the hardware power domain state during system resume.
|
|
|
|
*
|
|
|
|
* It will return with power domain support disabled (to be enabled later by
|
|
|
|
* intel_power_domains_enable()) and must be paired with
|
|
|
|
* intel_power_domains_suspend().
|
|
|
|
*/
|
|
|
|
void intel_power_domains_resume(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
|
|
|
|
if (power_domains->display_core_suspended) {
|
|
|
|
intel_power_domains_init_hw(dev_priv, true);
|
|
|
|
power_domains->display_core_suspended = false;
|
2018-08-17 03:34:14 +08:00
|
|
|
} else {
|
|
|
|
intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
|
2018-08-16 20:37:57 +08:00
|
|
|
}
|
|
|
|
|
2018-08-17 03:34:14 +08:00
|
|
|
intel_power_domains_verify_state(dev_priv);
|
2015-11-17 23:33:53 +08:00
|
|
|
}
|
|
|
|
|
2018-08-17 03:34:14 +08:00
|
|
|
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
|
|
|
|
|
2017-02-17 23:39:46 +08:00
|
|
|
static void intel_power_domains_dump_info(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
|
|
|
|
for_each_power_well(dev_priv, power_well) {
|
|
|
|
enum intel_display_power_domain domain;
|
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("%-25s %d\n",
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->name, power_well->count);
|
2017-02-17 23:39:46 +08:00
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
for_each_power_domain(domain, power_well->desc->domains)
|
2017-02-17 23:39:46 +08:00
|
|
|
DRM_DEBUG_DRIVER(" %-23s %d\n",
|
|
|
|
intel_display_power_domain_str(domain),
|
|
|
|
power_domains->domain_use_count[domain]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_power_domains_verify_state - verify the HW/SW state for all power wells
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* Verify if the reference count of each power well matches its HW enabled
|
|
|
|
* state and the total refcount of the domains it belongs to. This must be
|
|
|
|
* called after modeset HW state sanitization, which is responsible for
|
|
|
|
* acquiring reference counts for any power wells in use and disabling the
|
|
|
|
* ones left on by BIOS but not required by any active output.
|
|
|
|
*/
|
2018-08-17 03:34:14 +08:00
|
|
|
static void intel_power_domains_verify_state(struct drm_i915_private *dev_priv)
|
2017-02-17 23:39:46 +08:00
|
|
|
{
|
|
|
|
struct i915_power_domains *power_domains = &dev_priv->power_domains;
|
|
|
|
struct i915_power_well *power_well;
|
|
|
|
bool dump_domain_info;
|
|
|
|
|
|
|
|
mutex_lock(&power_domains->lock);
|
|
|
|
|
|
|
|
dump_domain_info = false;
|
|
|
|
for_each_power_well(dev_priv, power_well) {
|
|
|
|
enum intel_display_power_domain domain;
|
|
|
|
int domains_count;
|
|
|
|
bool enabled;
|
|
|
|
|
2018-08-06 17:58:37 +08:00
|
|
|
enabled = power_well->desc->ops->is_enabled(dev_priv,
|
|
|
|
power_well);
|
|
|
|
if ((power_well->count || power_well->desc->always_on) !=
|
|
|
|
enabled)
|
2017-02-17 23:39:46 +08:00
|
|
|
DRM_ERROR("power well %s state mismatch (refcount %d/enabled %d)",
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->name,
|
|
|
|
power_well->count, enabled);
|
2017-02-17 23:39:46 +08:00
|
|
|
|
|
|
|
domains_count = 0;
|
2018-08-06 17:58:37 +08:00
|
|
|
for_each_power_domain(domain, power_well->desc->domains)
|
2017-02-17 23:39:46 +08:00
|
|
|
domains_count += power_domains->domain_use_count[domain];
|
|
|
|
|
|
|
|
if (power_well->count != domains_count) {
|
|
|
|
DRM_ERROR("power well %s refcount/domain refcount mismatch "
|
|
|
|
"(refcount %d/domains refcount %d)\n",
|
2018-08-06 17:58:37 +08:00
|
|
|
power_well->desc->name, power_well->count,
|
2017-02-17 23:39:46 +08:00
|
|
|
domains_count);
|
|
|
|
dump_domain_info = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (dump_domain_info) {
|
|
|
|
static bool dumped;
|
|
|
|
|
|
|
|
if (!dumped) {
|
|
|
|
intel_power_domains_dump_info(dev_priv);
|
|
|
|
dumped = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&power_domains->lock);
|
|
|
|
}
|
|
|
|
|
2018-08-17 03:34:14 +08:00
|
|
|
#else
|
|
|
|
|
|
|
|
static void intel_power_domains_verify_state(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_runtime_pm_get - grab a runtime pm reference
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function grabs a device-level runtime pm reference (mostly used for GEM
|
|
|
|
* code to ensure the GTT or GT is on) and ensures that it is powered up.
|
|
|
|
*
|
|
|
|
* Any runtime pm reference obtained by this function must have a symmetric
|
|
|
|
* call to intel_runtime_pm_put() to release the reference again.
|
|
|
|
*/
|
2014-09-30 16:56:38 +08:00
|
|
|
void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-08-22 18:32:44 +08:00
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
|
|
|
struct device *kdev = &pdev->dev;
|
2017-03-28 17:38:55 +08:00
|
|
|
int ret;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2017-03-28 17:38:55 +08:00
|
|
|
ret = pm_runtime_get_sync(kdev);
|
|
|
|
WARN_ONCE(ret < 0, "pm_runtime_get_sync() failed: %d\n", ret);
|
2015-12-16 08:52:19 +08:00
|
|
|
|
2017-10-11 05:30:04 +08:00
|
|
|
atomic_inc(&dev_priv->runtime_pm.wakeref_count);
|
2015-12-16 02:10:34 +08:00
|
|
|
assert_rpm_wakelock_held(dev_priv);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2016-02-17 20:17:42 +08:00
|
|
|
/**
|
|
|
|
* intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function grabs a device-level runtime pm reference if the device is
|
2018-02-19 20:50:46 +08:00
|
|
|
* already in use and ensures that it is powered up. It is illegal to try
|
|
|
|
* and access the HW should intel_runtime_pm_get_if_in_use() report failure.
|
2016-02-17 20:17:42 +08:00
|
|
|
*
|
|
|
|
* Any runtime pm reference obtained by this function must have a symmetric
|
|
|
|
* call to intel_runtime_pm_put() to release the reference again.
|
2018-02-19 20:50:46 +08:00
|
|
|
*
|
|
|
|
* Returns: True if the wakeref was acquired, or False otherwise.
|
2016-02-17 20:17:42 +08:00
|
|
|
*/
|
|
|
|
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-02-26 05:10:28 +08:00
|
|
|
if (IS_ENABLED(CONFIG_PM)) {
|
2018-02-19 20:50:46 +08:00
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
|
|
|
struct device *kdev = &pdev->dev;
|
2016-02-17 20:17:42 +08:00
|
|
|
|
2016-02-26 05:10:28 +08:00
|
|
|
/*
|
|
|
|
* In cases runtime PM is disabled by the RPM core and we get
|
|
|
|
* an -EINVAL return value we are not supposed to call this
|
|
|
|
* function, since the power state is undefined. This applies
|
|
|
|
* atm to the late/early system suspend/resume handlers.
|
|
|
|
*/
|
2018-02-19 20:50:46 +08:00
|
|
|
if (pm_runtime_get_if_in_use(kdev) <= 0)
|
2016-02-26 05:10:28 +08:00
|
|
|
return false;
|
|
|
|
}
|
2016-02-17 20:17:42 +08:00
|
|
|
|
2017-10-11 05:30:04 +08:00
|
|
|
atomic_inc(&dev_priv->runtime_pm.wakeref_count);
|
2016-02-17 20:17:42 +08:00
|
|
|
assert_rpm_wakelock_held(dev_priv);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_runtime_pm_get_noresume - grab a runtime pm reference
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function grabs a device-level runtime pm reference (mostly used for GEM
|
|
|
|
* code to ensure the GTT or GT is on).
|
|
|
|
*
|
|
|
|
* It will _not_ power up the device but instead only check that it's powered
|
|
|
|
* on. Therefore it is only valid to call this functions from contexts where
|
|
|
|
* the device is known to be powered up and where trying to power it up would
|
|
|
|
* result in hilarity and deadlocks. That pretty much means only the system
|
|
|
|
* suspend/resume code where this is used to grab runtime pm references for
|
|
|
|
* delayed setup down in work items.
|
|
|
|
*
|
|
|
|
* Any runtime pm reference obtained by this function must have a symmetric
|
|
|
|
* call to intel_runtime_pm_put() to release the reference again.
|
|
|
|
*/
|
2014-09-30 16:56:38 +08:00
|
|
|
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-08-22 18:32:44 +08:00
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
|
|
|
struct device *kdev = &pdev->dev;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2015-12-16 02:10:34 +08:00
|
|
|
assert_rpm_wakelock_held(dev_priv);
|
2016-08-22 18:32:42 +08:00
|
|
|
pm_runtime_get_noresume(kdev);
|
2015-12-16 08:52:19 +08:00
|
|
|
|
2017-10-11 05:30:04 +08:00
|
|
|
atomic_inc(&dev_priv->runtime_pm.wakeref_count);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_runtime_pm_put - release a runtime pm reference
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function drops the device-level runtime pm reference obtained by
|
|
|
|
* intel_runtime_pm_get() and might power down the corresponding
|
|
|
|
* hardware block right away if this is the last reference.
|
|
|
|
*/
|
2014-09-30 16:56:38 +08:00
|
|
|
void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2016-08-22 18:32:44 +08:00
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
|
|
|
struct device *kdev = &pdev->dev;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2015-12-16 02:10:36 +08:00
|
|
|
assert_rpm_wakelock_held(dev_priv);
|
2017-10-11 05:30:04 +08:00
|
|
|
atomic_dec(&dev_priv->runtime_pm.wakeref_count);
|
2015-12-16 08:52:19 +08:00
|
|
|
|
2016-08-22 18:32:42 +08:00
|
|
|
pm_runtime_mark_last_busy(kdev);
|
|
|
|
pm_runtime_put_autosuspend(kdev);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
|
|
|
|
2014-09-30 16:56:42 +08:00
|
|
|
/**
|
|
|
|
* intel_runtime_pm_enable - enable runtime pm
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This function enables runtime pm at the end of the driver load sequence.
|
|
|
|
*
|
|
|
|
* Note that this function does currently not enable runtime pm for the
|
2018-08-16 20:37:57 +08:00
|
|
|
* subordinate display power domains. That is done by
|
|
|
|
* intel_power_domains_enable().
|
2014-09-30 16:56:42 +08:00
|
|
|
*/
|
2014-09-30 16:56:39 +08:00
|
|
|
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
|
2014-09-30 16:56:38 +08:00
|
|
|
{
|
2016-08-22 18:32:44 +08:00
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
|
|
|
struct device *kdev = &pdev->dev;
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2018-08-16 20:37:56 +08:00
|
|
|
/*
|
|
|
|
* Disable the system suspend direct complete optimization, which can
|
|
|
|
* leave the device suspended skipping the driver's suspend handlers
|
|
|
|
* if the device was already runtime suspended. This is needed due to
|
|
|
|
* the difference in our runtime and system suspend sequence and
|
|
|
|
* becaue the HDA driver may require us to enable the audio power
|
|
|
|
* domain during system suspend.
|
|
|
|
*/
|
|
|
|
dev_pm_set_driver_flags(kdev, DPM_FLAG_NEVER_SKIP);
|
|
|
|
|
2016-08-22 18:32:42 +08:00
|
|
|
pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
|
|
|
|
pm_runtime_mark_last_busy(kdev);
|
2015-12-18 01:04:33 +08:00
|
|
|
|
2015-12-17 19:44:56 +08:00
|
|
|
/*
|
|
|
|
* Take a permanent reference to disable the RPM functionality and drop
|
|
|
|
* it only when unloading the driver. Use the low level get/put helpers,
|
|
|
|
* so the driver's own RPM reference tracking asserts also work on
|
|
|
|
* platforms without RPM support.
|
|
|
|
*/
|
2016-10-13 18:02:55 +08:00
|
|
|
if (!HAS_RUNTIME_PM(dev_priv)) {
|
2017-03-28 17:38:55 +08:00
|
|
|
int ret;
|
|
|
|
|
2016-08-22 18:32:42 +08:00
|
|
|
pm_runtime_dont_use_autosuspend(kdev);
|
2017-03-28 17:38:55 +08:00
|
|
|
ret = pm_runtime_get_sync(kdev);
|
|
|
|
WARN(ret < 0, "pm_runtime_get_sync() failed: %d\n", ret);
|
2015-12-18 01:04:33 +08:00
|
|
|
} else {
|
2016-08-22 18:32:42 +08:00
|
|
|
pm_runtime_use_autosuspend(kdev);
|
2015-12-18 01:04:33 +08:00
|
|
|
}
|
2014-09-30 16:56:38 +08:00
|
|
|
|
2015-12-16 02:10:29 +08:00
|
|
|
/*
|
|
|
|
* The core calls the driver load handler with an RPM reference held.
|
|
|
|
* We drop that here and will reacquire it during unloading in
|
|
|
|
* intel_power_domains_fini().
|
|
|
|
*/
|
2016-08-22 18:32:42 +08:00
|
|
|
pm_runtime_put_autosuspend(kdev);
|
2014-09-30 16:56:38 +08:00
|
|
|
}
|
2018-08-16 20:37:56 +08:00
|
|
|
|
|
|
|
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = dev_priv->drm.pdev;
|
|
|
|
struct device *kdev = &pdev->dev;
|
|
|
|
|
|
|
|
/* Transfer rpm ownership back to core */
|
|
|
|
WARN(pm_runtime_get_sync(&dev_priv->drm.pdev->dev) < 0,
|
|
|
|
"Failed to pass rpm ownership back to core\n");
|
|
|
|
|
|
|
|
pm_runtime_dont_use_autosuspend(kdev);
|
|
|
|
|
|
|
|
if (!HAS_RUNTIME_PM(dev_priv))
|
|
|
|
pm_runtime_put(kdev);
|
|
|
|
}
|